context_rvds.S 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. ;/*
  2. ; * File : context_rvds.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-17 Bernard first version.
  13. ; * 2012-01-01 aozima support context switch load/store FPU register.
  14. ; */
  15. ;/**
  16. ; * @addtogroup STM32
  17. ; */
  18. ;/*@{*/
  19. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  20. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  21. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  22. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  23. AREA |.text|, CODE, READONLY, ALIGN=2
  24. THUMB
  25. REQUIRE8
  26. PRESERVE8
  27. IMPORT rt_thread_switch_interrupt_flag
  28. IMPORT rt_interrupt_from_thread
  29. IMPORT rt_interrupt_to_thread
  30. ;/*
  31. ; * rt_base_t rt_hw_interrupt_disable();
  32. ; */
  33. rt_hw_interrupt_disable PROC
  34. EXPORT rt_hw_interrupt_disable
  35. MRS r0, PRIMASK
  36. CPSID I
  37. BX LR
  38. ENDP
  39. ;/*
  40. ; * void rt_hw_interrupt_enable(rt_base_t level);
  41. ; */
  42. rt_hw_interrupt_enable PROC
  43. EXPORT rt_hw_interrupt_enable
  44. MSR PRIMASK, r0
  45. BX LR
  46. ENDP
  47. ;/*
  48. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  49. ; * r0 --> from
  50. ; * r1 --> to
  51. ; */
  52. rt_hw_context_switch_interrupt
  53. EXPORT rt_hw_context_switch_interrupt
  54. rt_hw_context_switch PROC
  55. EXPORT rt_hw_context_switch
  56. ; set rt_thread_switch_interrupt_flag to 1
  57. LDR r2, =rt_thread_switch_interrupt_flag
  58. LDR r3, [r2]
  59. CMP r3, #1
  60. BEQ _reswitch
  61. MOV r3, #1
  62. STR r3, [r2]
  63. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  64. STR r0, [r2]
  65. _reswitch
  66. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  67. STR r1, [r2]
  68. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  69. LDR r1, =NVIC_PENDSVSET
  70. STR r1, [r0]
  71. BX LR
  72. ENDP
  73. ; r0 --> swith from thread stack
  74. ; r1 --> swith to thread stack
  75. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  76. PendSV_Handler PROC
  77. EXPORT PendSV_Handler
  78. ; disable interrupt to protect context switch
  79. MRS r2, PRIMASK
  80. CPSID I
  81. ; get rt_thread_switch_interrupt_flag
  82. LDR r0, =rt_thread_switch_interrupt_flag
  83. LDR r1, [r0]
  84. CBZ r1, pendsv_exit ; pendsv already handled
  85. ; clear rt_thread_switch_interrupt_flag to 0
  86. MOV r1, #0x00
  87. STR r1, [r0]
  88. LDR r0, =rt_interrupt_from_thread
  89. LDR r1, [r0]
  90. CBZ r1, swtich_to_thread ; skip register save at the first time
  91. MRS r1, psp ; get from thread stack pointer
  92. VSTMFD r1!, {d8 - d15} ; push FPU register s16~s31
  93. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  94. LDR r0, [r0]
  95. STR r1, [r0] ; update from thread stack pointer
  96. swtich_to_thread
  97. LDR r1, =rt_interrupt_to_thread
  98. LDR r1, [r1]
  99. LDR r1, [r1] ; load thread stack pointer
  100. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  101. VLDMFD r1!, {d8 - d15} ; pop FPU register s16~s31
  102. MSR psp, r1 ; update stack pointer
  103. pendsv_exit
  104. ; restore interrupt
  105. MSR PRIMASK, r2
  106. ORR lr, lr, #0x04
  107. BX lr
  108. ENDP
  109. ;/*
  110. ; * void rt_hw_context_switch_to(rt_uint32 to);
  111. ; * r0 --> to
  112. ; * this fucntion is used to perform the first thread switch
  113. ; */
  114. rt_hw_context_switch_to PROC
  115. EXPORT rt_hw_context_switch_to
  116. ; set to thread
  117. LDR r1, =rt_interrupt_to_thread
  118. STR r0, [r1]
  119. ; set from thread to 0
  120. LDR r1, =rt_interrupt_from_thread
  121. MOV r0, #0x0
  122. STR r0, [r1]
  123. ; set interrupt flag to 1
  124. LDR r1, =rt_thread_switch_interrupt_flag
  125. MOV r0, #1
  126. STR r0, [r1]
  127. ; set the PendSV exception priority
  128. LDR r0, =NVIC_SYSPRI2
  129. LDR r1, =NVIC_PENDSV_PRI
  130. LDR.W r2, [r0,#0x00] ; read
  131. ORR r1,r1,r2 ; modify
  132. STR r1, [r0] ; write-back
  133. ; trigger the PendSV exception (causes context switch)
  134. LDR r0, =NVIC_INT_CTRL
  135. LDR r1, =NVIC_PENDSVSET
  136. STR r1, [r0]
  137. ; enable interrupts at processor level
  138. CPSIE I
  139. ; never reach here!
  140. ENDP
  141. ; compatible with old version
  142. rt_hw_interrupt_thread_switch PROC
  143. EXPORT rt_hw_interrupt_thread_switch
  144. BX lr
  145. NOP
  146. ENDP
  147. IMPORT rt_hw_hard_fault_exception
  148. EXPORT HardFault_Handler
  149. HardFault_Handler PROC
  150. ; get current context
  151. MRS r0, psp ; get fault thread stack pointer
  152. PUSH {lr}
  153. BL rt_hw_hard_fault_exception
  154. POP {lr}
  155. ORR lr, lr, #0x04
  156. BX lr
  157. ENDP
  158. END