usb_fsdev_reg.h 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684
  1. /*
  2. * Copyright (c) 2022, sakumisu
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. */
  6. #ifndef __USB_FSDEV_REG_H__
  7. #define __USB_FSDEV_REG_H__
  8. #define __IO volatile /*!< Defines 'read / write' permissions */
  9. /**
  10. * @brief Universal Serial Bus Full Speed Device
  11. */
  12. typedef struct
  13. {
  14. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  15. __IO uint16_t RESERVED0; /*!< Reserved */
  16. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  17. __IO uint16_t RESERVED1; /*!< Reserved */
  18. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  19. __IO uint16_t RESERVED2; /*!< Reserved */
  20. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  21. __IO uint16_t RESERVED3; /*!< Reserved */
  22. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  23. __IO uint16_t RESERVED4; /*!< Reserved */
  24. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  25. __IO uint16_t RESERVED5; /*!< Reserved */
  26. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  27. __IO uint16_t RESERVED6; /*!< Reserved */
  28. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  29. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  30. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  31. __IO uint16_t RESERVED8; /*!< Reserved */
  32. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  33. __IO uint16_t RESERVED9; /*!< Reserved */
  34. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  35. __IO uint16_t RESERVEDA; /*!< Reserved */
  36. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  37. __IO uint16_t RESERVEDB; /*!< Reserved */
  38. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  39. __IO uint16_t RESERVEDC; /*!< Reserved */
  40. __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
  41. __IO uint16_t RESERVEDD; /*!< Reserved */
  42. __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
  43. __IO uint16_t RESERVEDE; /*!< Reserved */
  44. } USB_TypeDef;
  45. /******************************************************************************/
  46. /* */
  47. /* USB Device FS */
  48. /* */
  49. /******************************************************************************/
  50. /*!< Endpoint-specific registers */
  51. #define USB_EP0R USB_BASE /*!< Endpoint 0 register address */
  52. #define USB_EP1R (USB_BASE + 0x00000004) /*!< Endpoint 1 register address */
  53. #define USB_EP2R (USB_BASE + 0x00000008) /*!< Endpoint 2 register address */
  54. #define USB_EP3R (USB_BASE + 0x0000000C) /*!< Endpoint 3 register address */
  55. #define USB_EP4R (USB_BASE + 0x00000010) /*!< Endpoint 4 register address */
  56. #define USB_EP5R (USB_BASE + 0x00000014) /*!< Endpoint 5 register address */
  57. #define USB_EP6R (USB_BASE + 0x00000018) /*!< Endpoint 6 register address */
  58. #define USB_EP7R (USB_BASE + 0x0000001C) /*!< Endpoint 7 register address */
  59. /* bit positions */
  60. #define USB_EP_CTR_RX_Pos (15U)
  61. #define USB_EP_CTR_RX_Msk (0x1UL << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */
  62. #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */
  63. #define USB_EP_DTOG_RX_Pos (14U)
  64. #define USB_EP_DTOG_RX_Msk (0x1UL << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */
  65. #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */
  66. #define USB_EPRX_STAT_Pos (12U)
  67. #define USB_EPRX_STAT_Msk (0x3UL << USB_EPRX_STAT_Pos) /*!< 0x00003000 */
  68. #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */
  69. #define USB_EP_SETUP_Pos (11U)
  70. #define USB_EP_SETUP_Msk (0x1UL << USB_EP_SETUP_Pos) /*!< 0x00000800 */
  71. #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */
  72. #define USB_EP_T_FIELD_Pos (9U)
  73. #define USB_EP_T_FIELD_Msk (0x3UL << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */
  74. #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */
  75. #define USB_EP_KIND_Pos (8U)
  76. #define USB_EP_KIND_Msk (0x1UL << USB_EP_KIND_Pos) /*!< 0x00000100 */
  77. #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */
  78. #define USB_EP_CTR_TX_Pos (7U)
  79. #define USB_EP_CTR_TX_Msk (0x1UL << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */
  80. #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */
  81. #define USB_EP_DTOG_TX_Pos (6U)
  82. #define USB_EP_DTOG_TX_Msk (0x1UL << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */
  83. #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */
  84. #define USB_EPTX_STAT_Pos (4U)
  85. #define USB_EPTX_STAT_Msk (0x3UL << USB_EPTX_STAT_Pos) /*!< 0x00000030 */
  86. #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */
  87. #define USB_EPADDR_FIELD_Pos (0U)
  88. #define USB_EPADDR_FIELD_Msk (0xFUL << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */
  89. #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */
  90. /* EndPoint REGister MASK (no toggle fields) */
  91. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  92. /*!< EP_TYPE[1:0] EndPoint TYPE */
  93. #define USB_EP_TYPE_MASK_Pos (9U)
  94. #define USB_EP_TYPE_MASK_Msk (0x3UL << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */
  95. #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */
  96. #define USB_EP_BULK 0x00000000U /*!< EndPoint BULK */
  97. #define USB_EP_CONTROL 0x00000200U /*!< EndPoint CONTROL */
  98. #define USB_EP_ISOCHRONOUS 0x00000400U /*!< EndPoint ISOCHRONOUS */
  99. #define USB_EP_INTERRUPT 0x00000600U /*!< EndPoint INTERRUPT */
  100. #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK)
  101. #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  102. /*!< STAT_TX[1:0] STATus for TX transfer */
  103. #define USB_EP_TX_DIS 0x00000000U /*!< EndPoint TX DISabled */
  104. #define USB_EP_TX_STALL 0x00000010U /*!< EndPoint TX STALLed */
  105. #define USB_EP_TX_NAK 0x00000020U /*!< EndPoint TX NAKed */
  106. #define USB_EP_TX_VALID 0x00000030U /*!< EndPoint TX VALID */
  107. #define USB_EPTX_DTOG1 0x00000010U /*!< EndPoint TX Data TOGgle bit1 */
  108. #define USB_EPTX_DTOG2 0x00000020U /*!< EndPoint TX Data TOGgle bit2 */
  109. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  110. /*!< STAT_RX[1:0] STATus for RX transfer */
  111. #define USB_EP_RX_DIS 0x00000000U /*!< EndPoint RX DISabled */
  112. #define USB_EP_RX_STALL 0x00001000U /*!< EndPoint RX STALLed */
  113. #define USB_EP_RX_NAK 0x00002000U /*!< EndPoint RX NAKed */
  114. #define USB_EP_RX_VALID 0x00003000U /*!< EndPoint RX VALID */
  115. #define USB_EPRX_DTOG1 0x00001000U /*!< EndPoint RX Data TOGgle bit1 */
  116. #define USB_EPRX_DTOG2 0x00002000U /*!< EndPoint RX Data TOGgle bit1 */
  117. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  118. /******************* Bit definition for USB_EP0R register *******************/
  119. #define USB_EP0R_EA_Pos (0U)
  120. #define USB_EP0R_EA_Msk (0xFUL << USB_EP0R_EA_Pos) /*!< 0x0000000F */
  121. #define USB_EP0R_EA USB_EP0R_EA_Msk /*!< Endpoint Address */
  122. #define USB_EP0R_STAT_TX_Pos (4U)
  123. #define USB_EP0R_STAT_TX_Msk (0x3UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */
  124. #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  125. #define USB_EP0R_STAT_TX_0 (0x1UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */
  126. #define USB_EP0R_STAT_TX_1 (0x2UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */
  127. #define USB_EP0R_DTOG_TX_Pos (6U)
  128. #define USB_EP0R_DTOG_TX_Msk (0x1UL << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */
  129. #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  130. #define USB_EP0R_CTR_TX_Pos (7U)
  131. #define USB_EP0R_CTR_TX_Msk (0x1UL << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */
  132. #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  133. #define USB_EP0R_EP_KIND_Pos (8U)
  134. #define USB_EP0R_EP_KIND_Msk (0x1UL << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */
  135. #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!< Endpoint Kind */
  136. #define USB_EP0R_EP_TYPE_Pos (9U)
  137. #define USB_EP0R_EP_TYPE_Msk (0x3UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */
  138. #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  139. #define USB_EP0R_EP_TYPE_0 (0x1UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */
  140. #define USB_EP0R_EP_TYPE_1 (0x2UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */
  141. #define USB_EP0R_SETUP_Pos (11U)
  142. #define USB_EP0R_SETUP_Msk (0x1UL << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */
  143. #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!< Setup transaction completed */
  144. #define USB_EP0R_STAT_RX_Pos (12U)
  145. #define USB_EP0R_STAT_RX_Msk (0x3UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */
  146. #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  147. #define USB_EP0R_STAT_RX_0 (0x1UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */
  148. #define USB_EP0R_STAT_RX_1 (0x2UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */
  149. #define USB_EP0R_DTOG_RX_Pos (14U)
  150. #define USB_EP0R_DTOG_RX_Msk (0x1UL << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */
  151. #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  152. #define USB_EP0R_CTR_RX_Pos (15U)
  153. #define USB_EP0R_CTR_RX_Msk (0x1UL << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */
  154. #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!< Correct Transfer for reception */
  155. /******************* Bit definition for USB_EP1R register *******************/
  156. #define USB_EP1R_EA_Pos (0U)
  157. #define USB_EP1R_EA_Msk (0xFUL << USB_EP1R_EA_Pos) /*!< 0x0000000F */
  158. #define USB_EP1R_EA USB_EP1R_EA_Msk /*!< Endpoint Address */
  159. #define USB_EP1R_STAT_TX_Pos (4U)
  160. #define USB_EP1R_STAT_TX_Msk (0x3UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */
  161. #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  162. #define USB_EP1R_STAT_TX_0 (0x1UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */
  163. #define USB_EP1R_STAT_TX_1 (0x2UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */
  164. #define USB_EP1R_DTOG_TX_Pos (6U)
  165. #define USB_EP1R_DTOG_TX_Msk (0x1UL << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */
  166. #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  167. #define USB_EP1R_CTR_TX_Pos (7U)
  168. #define USB_EP1R_CTR_TX_Msk (0x1UL << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */
  169. #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  170. #define USB_EP1R_EP_KIND_Pos (8U)
  171. #define USB_EP1R_EP_KIND_Msk (0x1UL << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */
  172. #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!< Endpoint Kind */
  173. #define USB_EP1R_EP_TYPE_Pos (9U)
  174. #define USB_EP1R_EP_TYPE_Msk (0x3UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */
  175. #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  176. #define USB_EP1R_EP_TYPE_0 (0x1UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */
  177. #define USB_EP1R_EP_TYPE_1 (0x2UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */
  178. #define USB_EP1R_SETUP_Pos (11U)
  179. #define USB_EP1R_SETUP_Msk (0x1UL << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */
  180. #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!< Setup transaction completed */
  181. #define USB_EP1R_STAT_RX_Pos (12U)
  182. #define USB_EP1R_STAT_RX_Msk (0x3UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */
  183. #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  184. #define USB_EP1R_STAT_RX_0 (0x1UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */
  185. #define USB_EP1R_STAT_RX_1 (0x2UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */
  186. #define USB_EP1R_DTOG_RX_Pos (14U)
  187. #define USB_EP1R_DTOG_RX_Msk (0x1UL << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */
  188. #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  189. #define USB_EP1R_CTR_RX_Pos (15U)
  190. #define USB_EP1R_CTR_RX_Msk (0x1UL << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */
  191. #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!< Correct Transfer for reception */
  192. /******************* Bit definition for USB_EP2R register *******************/
  193. #define USB_EP2R_EA_Pos (0U)
  194. #define USB_EP2R_EA_Msk (0xFUL << USB_EP2R_EA_Pos) /*!< 0x0000000F */
  195. #define USB_EP2R_EA USB_EP2R_EA_Msk /*!< Endpoint Address */
  196. #define USB_EP2R_STAT_TX_Pos (4U)
  197. #define USB_EP2R_STAT_TX_Msk (0x3UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */
  198. #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  199. #define USB_EP2R_STAT_TX_0 (0x1UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */
  200. #define USB_EP2R_STAT_TX_1 (0x2UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */
  201. #define USB_EP2R_DTOG_TX_Pos (6U)
  202. #define USB_EP2R_DTOG_TX_Msk (0x1UL << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */
  203. #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  204. #define USB_EP2R_CTR_TX_Pos (7U)
  205. #define USB_EP2R_CTR_TX_Msk (0x1UL << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */
  206. #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  207. #define USB_EP2R_EP_KIND_Pos (8U)
  208. #define USB_EP2R_EP_KIND_Msk (0x1UL << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */
  209. #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!< Endpoint Kind */
  210. #define USB_EP2R_EP_TYPE_Pos (9U)
  211. #define USB_EP2R_EP_TYPE_Msk (0x3UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */
  212. #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  213. #define USB_EP2R_EP_TYPE_0 (0x1UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */
  214. #define USB_EP2R_EP_TYPE_1 (0x2UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */
  215. #define USB_EP2R_SETUP_Pos (11U)
  216. #define USB_EP2R_SETUP_Msk (0x1UL << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */
  217. #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!< Setup transaction completed */
  218. #define USB_EP2R_STAT_RX_Pos (12U)
  219. #define USB_EP2R_STAT_RX_Msk (0x3UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */
  220. #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  221. #define USB_EP2R_STAT_RX_0 (0x1UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */
  222. #define USB_EP2R_STAT_RX_1 (0x2UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */
  223. #define USB_EP2R_DTOG_RX_Pos (14U)
  224. #define USB_EP2R_DTOG_RX_Msk (0x1UL << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */
  225. #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  226. #define USB_EP2R_CTR_RX_Pos (15U)
  227. #define USB_EP2R_CTR_RX_Msk (0x1UL << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */
  228. #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!< Correct Transfer for reception */
  229. /******************* Bit definition for USB_EP3R register *******************/
  230. #define USB_EP3R_EA_Pos (0U)
  231. #define USB_EP3R_EA_Msk (0xFUL << USB_EP3R_EA_Pos) /*!< 0x0000000F */
  232. #define USB_EP3R_EA USB_EP3R_EA_Msk /*!< Endpoint Address */
  233. #define USB_EP3R_STAT_TX_Pos (4U)
  234. #define USB_EP3R_STAT_TX_Msk (0x3UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */
  235. #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  236. #define USB_EP3R_STAT_TX_0 (0x1UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */
  237. #define USB_EP3R_STAT_TX_1 (0x2UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */
  238. #define USB_EP3R_DTOG_TX_Pos (6U)
  239. #define USB_EP3R_DTOG_TX_Msk (0x1UL << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */
  240. #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  241. #define USB_EP3R_CTR_TX_Pos (7U)
  242. #define USB_EP3R_CTR_TX_Msk (0x1UL << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */
  243. #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  244. #define USB_EP3R_EP_KIND_Pos (8U)
  245. #define USB_EP3R_EP_KIND_Msk (0x1UL << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */
  246. #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!< Endpoint Kind */
  247. #define USB_EP3R_EP_TYPE_Pos (9U)
  248. #define USB_EP3R_EP_TYPE_Msk (0x3UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */
  249. #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  250. #define USB_EP3R_EP_TYPE_0 (0x1UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */
  251. #define USB_EP3R_EP_TYPE_1 (0x2UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */
  252. #define USB_EP3R_SETUP_Pos (11U)
  253. #define USB_EP3R_SETUP_Msk (0x1UL << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */
  254. #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!< Setup transaction completed */
  255. #define USB_EP3R_STAT_RX_Pos (12U)
  256. #define USB_EP3R_STAT_RX_Msk (0x3UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */
  257. #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  258. #define USB_EP3R_STAT_RX_0 (0x1UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */
  259. #define USB_EP3R_STAT_RX_1 (0x2UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */
  260. #define USB_EP3R_DTOG_RX_Pos (14U)
  261. #define USB_EP3R_DTOG_RX_Msk (0x1UL << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */
  262. #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  263. #define USB_EP3R_CTR_RX_Pos (15U)
  264. #define USB_EP3R_CTR_RX_Msk (0x1UL << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */
  265. #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!< Correct Transfer for reception */
  266. /******************* Bit definition for USB_EP4R register *******************/
  267. #define USB_EP4R_EA_Pos (0U)
  268. #define USB_EP4R_EA_Msk (0xFUL << USB_EP4R_EA_Pos) /*!< 0x0000000F */
  269. #define USB_EP4R_EA USB_EP4R_EA_Msk /*!< Endpoint Address */
  270. #define USB_EP4R_STAT_TX_Pos (4U)
  271. #define USB_EP4R_STAT_TX_Msk (0x3UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */
  272. #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  273. #define USB_EP4R_STAT_TX_0 (0x1UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */
  274. #define USB_EP4R_STAT_TX_1 (0x2UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */
  275. #define USB_EP4R_DTOG_TX_Pos (6U)
  276. #define USB_EP4R_DTOG_TX_Msk (0x1UL << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */
  277. #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  278. #define USB_EP4R_CTR_TX_Pos (7U)
  279. #define USB_EP4R_CTR_TX_Msk (0x1UL << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */
  280. #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  281. #define USB_EP4R_EP_KIND_Pos (8U)
  282. #define USB_EP4R_EP_KIND_Msk (0x1UL << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */
  283. #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!< Endpoint Kind */
  284. #define USB_EP4R_EP_TYPE_Pos (9U)
  285. #define USB_EP4R_EP_TYPE_Msk (0x3UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */
  286. #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  287. #define USB_EP4R_EP_TYPE_0 (0x1UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */
  288. #define USB_EP4R_EP_TYPE_1 (0x2UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */
  289. #define USB_EP4R_SETUP_Pos (11U)
  290. #define USB_EP4R_SETUP_Msk (0x1UL << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */
  291. #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!< Setup transaction completed */
  292. #define USB_EP4R_STAT_RX_Pos (12U)
  293. #define USB_EP4R_STAT_RX_Msk (0x3UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */
  294. #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  295. #define USB_EP4R_STAT_RX_0 (0x1UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */
  296. #define USB_EP4R_STAT_RX_1 (0x2UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */
  297. #define USB_EP4R_DTOG_RX_Pos (14U)
  298. #define USB_EP4R_DTOG_RX_Msk (0x1UL << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */
  299. #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  300. #define USB_EP4R_CTR_RX_Pos (15U)
  301. #define USB_EP4R_CTR_RX_Msk (0x1UL << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */
  302. #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!< Correct Transfer for reception */
  303. /******************* Bit definition for USB_EP5R register *******************/
  304. #define USB_EP5R_EA_Pos (0U)
  305. #define USB_EP5R_EA_Msk (0xFUL << USB_EP5R_EA_Pos) /*!< 0x0000000F */
  306. #define USB_EP5R_EA USB_EP5R_EA_Msk /*!< Endpoint Address */
  307. #define USB_EP5R_STAT_TX_Pos (4U)
  308. #define USB_EP5R_STAT_TX_Msk (0x3UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */
  309. #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  310. #define USB_EP5R_STAT_TX_0 (0x1UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */
  311. #define USB_EP5R_STAT_TX_1 (0x2UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */
  312. #define USB_EP5R_DTOG_TX_Pos (6U)
  313. #define USB_EP5R_DTOG_TX_Msk (0x1UL << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */
  314. #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  315. #define USB_EP5R_CTR_TX_Pos (7U)
  316. #define USB_EP5R_CTR_TX_Msk (0x1UL << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */
  317. #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  318. #define USB_EP5R_EP_KIND_Pos (8U)
  319. #define USB_EP5R_EP_KIND_Msk (0x1UL << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */
  320. #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!< Endpoint Kind */
  321. #define USB_EP5R_EP_TYPE_Pos (9U)
  322. #define USB_EP5R_EP_TYPE_Msk (0x3UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */
  323. #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  324. #define USB_EP5R_EP_TYPE_0 (0x1UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */
  325. #define USB_EP5R_EP_TYPE_1 (0x2UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */
  326. #define USB_EP5R_SETUP_Pos (11U)
  327. #define USB_EP5R_SETUP_Msk (0x1UL << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */
  328. #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!< Setup transaction completed */
  329. #define USB_EP5R_STAT_RX_Pos (12U)
  330. #define USB_EP5R_STAT_RX_Msk (0x3UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */
  331. #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  332. #define USB_EP5R_STAT_RX_0 (0x1UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */
  333. #define USB_EP5R_STAT_RX_1 (0x2UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */
  334. #define USB_EP5R_DTOG_RX_Pos (14U)
  335. #define USB_EP5R_DTOG_RX_Msk (0x1UL << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */
  336. #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  337. #define USB_EP5R_CTR_RX_Pos (15U)
  338. #define USB_EP5R_CTR_RX_Msk (0x1UL << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */
  339. #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!< Correct Transfer for reception */
  340. /******************* Bit definition for USB_EP6R register *******************/
  341. #define USB_EP6R_EA_Pos (0U)
  342. #define USB_EP6R_EA_Msk (0xFUL << USB_EP6R_EA_Pos) /*!< 0x0000000F */
  343. #define USB_EP6R_EA USB_EP6R_EA_Msk /*!< Endpoint Address */
  344. #define USB_EP6R_STAT_TX_Pos (4U)
  345. #define USB_EP6R_STAT_TX_Msk (0x3UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */
  346. #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  347. #define USB_EP6R_STAT_TX_0 (0x1UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */
  348. #define USB_EP6R_STAT_TX_1 (0x2UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */
  349. #define USB_EP6R_DTOG_TX_Pos (6U)
  350. #define USB_EP6R_DTOG_TX_Msk (0x1UL << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */
  351. #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  352. #define USB_EP6R_CTR_TX_Pos (7U)
  353. #define USB_EP6R_CTR_TX_Msk (0x1UL << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */
  354. #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  355. #define USB_EP6R_EP_KIND_Pos (8U)
  356. #define USB_EP6R_EP_KIND_Msk (0x1UL << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */
  357. #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!< Endpoint Kind */
  358. #define USB_EP6R_EP_TYPE_Pos (9U)
  359. #define USB_EP6R_EP_TYPE_Msk (0x3UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */
  360. #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  361. #define USB_EP6R_EP_TYPE_0 (0x1UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */
  362. #define USB_EP6R_EP_TYPE_1 (0x2UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */
  363. #define USB_EP6R_SETUP_Pos (11U)
  364. #define USB_EP6R_SETUP_Msk (0x1UL << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */
  365. #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!< Setup transaction completed */
  366. #define USB_EP6R_STAT_RX_Pos (12U)
  367. #define USB_EP6R_STAT_RX_Msk (0x3UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */
  368. #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  369. #define USB_EP6R_STAT_RX_0 (0x1UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */
  370. #define USB_EP6R_STAT_RX_1 (0x2UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */
  371. #define USB_EP6R_DTOG_RX_Pos (14U)
  372. #define USB_EP6R_DTOG_RX_Msk (0x1UL << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */
  373. #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  374. #define USB_EP6R_CTR_RX_Pos (15U)
  375. #define USB_EP6R_CTR_RX_Msk (0x1UL << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */
  376. #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!< Correct Transfer for reception */
  377. /******************* Bit definition for USB_EP7R register *******************/
  378. #define USB_EP7R_EA_Pos (0U)
  379. #define USB_EP7R_EA_Msk (0xFUL << USB_EP7R_EA_Pos) /*!< 0x0000000F */
  380. #define USB_EP7R_EA USB_EP7R_EA_Msk /*!< Endpoint Address */
  381. #define USB_EP7R_STAT_TX_Pos (4U)
  382. #define USB_EP7R_STAT_TX_Msk (0x3UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */
  383. #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  384. #define USB_EP7R_STAT_TX_0 (0x1UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */
  385. #define USB_EP7R_STAT_TX_1 (0x2UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */
  386. #define USB_EP7R_DTOG_TX_Pos (6U)
  387. #define USB_EP7R_DTOG_TX_Msk (0x1UL << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */
  388. #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  389. #define USB_EP7R_CTR_TX_Pos (7U)
  390. #define USB_EP7R_CTR_TX_Msk (0x1UL << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */
  391. #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  392. #define USB_EP7R_EP_KIND_Pos (8U)
  393. #define USB_EP7R_EP_KIND_Msk (0x1UL << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */
  394. #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!< Endpoint Kind */
  395. #define USB_EP7R_EP_TYPE_Pos (9U)
  396. #define USB_EP7R_EP_TYPE_Msk (0x3UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */
  397. #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  398. #define USB_EP7R_EP_TYPE_0 (0x1UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */
  399. #define USB_EP7R_EP_TYPE_1 (0x2UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */
  400. #define USB_EP7R_SETUP_Pos (11U)
  401. #define USB_EP7R_SETUP_Msk (0x1UL << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */
  402. #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!< Setup transaction completed */
  403. #define USB_EP7R_STAT_RX_Pos (12U)
  404. #define USB_EP7R_STAT_RX_Msk (0x3UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */
  405. #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  406. #define USB_EP7R_STAT_RX_0 (0x1UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */
  407. #define USB_EP7R_STAT_RX_1 (0x2UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */
  408. #define USB_EP7R_DTOG_RX_Pos (14U)
  409. #define USB_EP7R_DTOG_RX_Msk (0x1UL << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */
  410. #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  411. #define USB_EP7R_CTR_RX_Pos (15U)
  412. #define USB_EP7R_CTR_RX_Msk (0x1UL << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */
  413. #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!< Correct Transfer for reception */
  414. /*!< Common registers */
  415. /******************* Bit definition for USB_CNTR register *******************/
  416. #define USB_CNTR_FRES_Pos (0U)
  417. #define USB_CNTR_FRES_Msk (0x1UL << USB_CNTR_FRES_Pos) /*!< 0x00000001 */
  418. #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!< Force USB Reset */
  419. #define USB_CNTR_PDWN_Pos (1U)
  420. #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */
  421. #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!< Power down */
  422. #define USB_CNTR_LP_MODE_Pos (2U)
  423. #define USB_CNTR_LP_MODE_Msk (0x1UL << USB_CNTR_LP_MODE_Pos) /*!< 0x00000004 */
  424. #define USB_CNTR_LP_MODE USB_CNTR_LP_MODE_Msk /*!< Low-power mode */
  425. #define USB_CNTR_FSUSP_Pos (3U)
  426. #define USB_CNTR_FSUSP_Msk (0x1UL << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */
  427. #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!< Force suspend */
  428. #define USB_CNTR_RESUME_Pos (4U)
  429. #define USB_CNTR_RESUME_Msk (0x1UL << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */
  430. #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!< Resume request */
  431. #define USB_CNTR_ESOFM_Pos (8U)
  432. #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */
  433. #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!< Expected Start Of Frame Interrupt Mask */
  434. #define USB_CNTR_SOFM_Pos (9U)
  435. #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */
  436. #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!< Start Of Frame Interrupt Mask */
  437. #define USB_CNTR_RESETM_Pos (10U)
  438. #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */
  439. #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!< RESET Interrupt Mask */
  440. #define USB_CNTR_SUSPM_Pos (11U)
  441. #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */
  442. #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!< Suspend mode Interrupt Mask */
  443. #define USB_CNTR_WKUPM_Pos (12U)
  444. #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */
  445. #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!< Wakeup Interrupt Mask */
  446. #define USB_CNTR_ERRM_Pos (13U)
  447. #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */
  448. #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!< Error Interrupt Mask */
  449. #define USB_CNTR_PMAOVRM_Pos (14U)
  450. #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */
  451. #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!< Packet Memory Area Over / Underrun Interrupt Mask */
  452. #define USB_CNTR_CTRM_Pos (15U)
  453. #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */
  454. #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!< Correct Transfer Interrupt Mask */
  455. /******************* Bit definition for USB_ISTR register *******************/
  456. #define USB_ISTR_EP_ID_Pos (0U)
  457. #define USB_ISTR_EP_ID_Msk (0xFUL << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */
  458. #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!< Endpoint Identifier */
  459. #define USB_ISTR_DIR_Pos (4U)
  460. #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos) /*!< 0x00000010 */
  461. #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!< Direction of transaction */
  462. #define USB_ISTR_ESOF_Pos (8U)
  463. #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */
  464. #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!< Expected Start Of Frame */
  465. #define USB_ISTR_SOF_Pos (9U)
  466. #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos) /*!< 0x00000200 */
  467. #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!< Start Of Frame */
  468. #define USB_ISTR_RESET_Pos (10U)
  469. #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos) /*!< 0x00000400 */
  470. #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!< USB RESET request */
  471. #define USB_ISTR_SUSP_Pos (11U)
  472. #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */
  473. #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!< Suspend mode request */
  474. #define USB_ISTR_WKUP_Pos (12U)
  475. #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */
  476. #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!< Wake up */
  477. #define USB_ISTR_ERR_Pos (13U)
  478. #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos) /*!< 0x00002000 */
  479. #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!< Error */
  480. #define USB_ISTR_PMAOVR_Pos (14U)
  481. #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */
  482. #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!< Packet Memory Area Over / Underrun */
  483. #define USB_ISTR_CTR_Pos (15U)
  484. #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos) /*!< 0x00008000 */
  485. #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!< Correct Transfer */
  486. /******************* Bit definition for USB_FNR register ********************/
  487. #define USB_FNR_FN_Pos (0U)
  488. #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos) /*!< 0x000007FF */
  489. #define USB_FNR_FN USB_FNR_FN_Msk /*!< Frame Number */
  490. #define USB_FNR_LSOF_Pos (11U)
  491. #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos) /*!< 0x00001800 */
  492. #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!< Lost SOF */
  493. #define USB_FNR_LCK_Pos (13U)
  494. #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos) /*!< 0x00002000 */
  495. #define USB_FNR_LCK USB_FNR_LCK_Msk /*!< Locked */
  496. #define USB_FNR_RXDM_Pos (14U)
  497. #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos) /*!< 0x00004000 */
  498. #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!< Receive Data - Line Status */
  499. #define USB_FNR_RXDP_Pos (15U)
  500. #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos) /*!< 0x00008000 */
  501. #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!< Receive Data + Line Status */
  502. /****************** Bit definition for USB_DADDR register *******************/
  503. #define USB_DADDR_ADD_Pos (0U)
  504. #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos) /*!< 0x0000007F */
  505. #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!< ADD[6:0] bits (Device Address) */
  506. #define USB_DADDR_ADD0_Pos (0U)
  507. #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */
  508. #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!< Bit 0 */
  509. #define USB_DADDR_ADD1_Pos (1U)
  510. #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */
  511. #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!< Bit 1 */
  512. #define USB_DADDR_ADD2_Pos (2U)
  513. #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */
  514. #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!< Bit 2 */
  515. #define USB_DADDR_ADD3_Pos (3U)
  516. #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */
  517. #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!< Bit 3 */
  518. #define USB_DADDR_ADD4_Pos (4U)
  519. #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */
  520. #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!< Bit 4 */
  521. #define USB_DADDR_ADD5_Pos (5U)
  522. #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */
  523. #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!< Bit 5 */
  524. #define USB_DADDR_ADD6_Pos (6U)
  525. #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */
  526. #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!< Bit 6 */
  527. #define USB_DADDR_EF_Pos (7U)
  528. #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos) /*!< 0x00000080 */
  529. #define USB_DADDR_EF USB_DADDR_EF_Msk /*!< Enable Function */
  530. /****************** Bit definition for USB_BTABLE register ******************/
  531. #define USB_BTABLE_BTABLE_Pos (3U)
  532. #define USB_BTABLE_BTABLE_Msk (0x1FFFUL << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */
  533. #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!< Buffer Table */
  534. /****************** Bits definition for USB_BCDR register *******************/
  535. #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
  536. #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
  537. #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
  538. #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
  539. #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
  540. #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
  541. #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
  542. #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
  543. #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
  544. /******************* Bit definition for LPMCSR register *********************/
  545. #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
  546. #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
  547. #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
  548. #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
  549. /*!< Buffer descriptor table */
  550. /***************** Bit definition for USB_ADDR0_TX register *****************/
  551. #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
  552. #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */
  553. #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */
  554. /***************** Bit definition for USB_ADDR1_TX register *****************/
  555. #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
  556. #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */
  557. #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */
  558. /***************** Bit definition for USB_ADDR2_TX register *****************/
  559. #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
  560. #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */
  561. #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */
  562. /***************** Bit definition for USB_ADDR3_TX register *****************/
  563. #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
  564. #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */
  565. #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */
  566. /***************** Bit definition for USB_ADDR4_TX register *****************/
  567. #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
  568. #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */
  569. #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */
  570. /***************** Bit definition for USB_ADDR5_TX register *****************/
  571. #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
  572. #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */
  573. #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */
  574. /***************** Bit definition for USB_ADDR6_TX register *****************/
  575. #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
  576. #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */
  577. #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */
  578. /***************** Bit definition for USB_ADDR7_TX register *****************/
  579. #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
  580. #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */
  581. #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */
  582. /*----------------------------------------------------------------------------*/
  583. /***************** Bit definition for USB_COUNT0_TX register ****************/
  584. #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
  585. #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */
  586. #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */
  587. /***************** Bit definition for USB_COUNT1_TX register ****************/
  588. #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
  589. #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */
  590. #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */
  591. /***************** Bit definition for USB_COUNT2_TX register ****************/
  592. #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
  593. #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */
  594. #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */
  595. /***************** Bit definition for USB_COUNT3_TX register ****************/
  596. #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
  597. #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */
  598. #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */
  599. /***************** Bit definition for USB_COUNT4_TX register ****************/
  600. #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
  601. #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */
  602. #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */
  603. /***************** Bit definition for USB_COUNT5_TX register ****************/
  604. #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
  605. #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */
  606. #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */
  607. /***************** Bit definition for USB_COUNT6_TX register ****************/
  608. #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
  609. #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */
  610. #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */
  611. /***************** Bit definition for USB_COUNT7_TX register ****************/
  612. #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
  613. #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */
  614. #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */
  615. /*----------------------------------------------------------------------------*/
  616. /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
  617. #define USB_COUNT0_TX_0_COUNT0_TX_0 0x000003FFU /*!< Transmission Byte Count 0 (low) */
  618. /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
  619. #define USB_COUNT0_TX_1_COUNT0_TX_1 0x03FF0000U /*!< Transmission Byte Count 0 (high) */
  620. /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
  621. #define USB_COUNT1_TX_0_COUNT1_TX_0 0x000003FFU /*!< Transmission Byte Count 1 (low) */
  622. /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
  623. #define USB_COUNT1_TX_1_COUNT1_TX_1 0x03FF0000U /*!< Transmission Byte Count 1 (high) */
  624. /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
  625. #define USB_COUNT2_TX_0_COUNT2_TX_0 0x000003FFU /*!< Transmission Byte Count 2 (low) */
  626. /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
  627. #define USB_COUNT2_TX_1_COUNT2_TX_1 0x03FF0000U /*!< Transmission Byte Count 2 (high) */
  628. /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
  629. #define USB_COUNT3_TX_0_COUNT3_TX_0 0x000003FFU /*!< Transmission Byte Count 3 (low) */
  630. /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
  631. #define USB_COUNT3_TX_1_COUNT3_TX_1 0x03FF0000U /*!< Transmission Byte Count 3 (high) */
  632. /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
  633. #define USB_COUNT4_TX_0_COUNT4_TX_0 0x000003FFU /*!< Transmission Byte Count 4 (low) */
  634. /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
  635. #define USB_COUNT4_TX_1_COUNT4_TX_1 0x03FF0000U /*!< Transmission Byte Count 4 (high) */
  636. /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
  637. #define USB_COUNT5_TX_0_COUNT5_TX_0 0x000003FFU /*!< Transmission Byte Count 5 (low) */
  638. /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
  639. #define USB_COUNT5_TX_1_COUNT5_TX_1 0x03FF0000U /*!< Transmission Byte Count 5 (high) */
  640. /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
  641. #define USB_COUNT6_TX_0_COUNT6_TX_0 0x000003FFU /*!< Transmission Byte Count 6 (low) */
  642. /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
  643. #define USB_COUNT6_TX_1_COUNT6_TX_1 0x03FF0000U /*!< Transmission Byte Count 6 (high) */
  644. /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
  645. #define USB_COUNT7_TX_0_COUNT7_TX_0 0x000003FFU /*!< Transmission Byte Count 7 (low) */
  646. /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
  647. #define USB_COUNT7_TX_1_COUNT7_TX_1 0x03FF0000U /*!< Transmission Byte Count 7 (high) */
  648. /*----------------------------------------------------------------------------*/
  649. /***************** Bit definition for USB_ADDR0_RX register *****************/
  650. #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
  651. #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */
  652. #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */
  653. /***************** Bit definition for USB_ADDR1_RX register *****************/
  654. #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
  655. #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */
  656. #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */
  657. /***************** Bit definition for USB_ADDR2_RX register *****************/
  658. #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
  659. #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */
  660. #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */
  661. /***************** Bit definition for USB_ADDR3_RX register *****************/
  662. #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
  663. #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */
  664. #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */
  665. /***************** Bit definition for USB_ADDR4_RX register *****************/
  666. #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
  667. #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */
  668. #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */
  669. /***************** Bit definition for USB_ADDR5_RX register *****************/
  670. #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
  671. #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */
  672. #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */
  673. /***************** Bit definition for USB_ADDR6_RX register *****************/
  674. #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
  675. #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */
  676. #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */
  677. /***************** Bit definition for USB_ADDR7_RX register *****************/
  678. #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
  679. #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */
  680. #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */
  681. /*----------------------------------------------------------------------------*/
  682. /***************** Bit definition for USB_COUNT0_RX register ****************/
  683. #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
  684. #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */
  685. #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */
  686. #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
  687. #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  688. #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  689. #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  690. #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  691. #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  692. #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  693. #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  694. #define USB_COUNT0_RX_BLSIZE_Pos (15U)
  695. #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */
  696. #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */
  697. /***************** Bit definition for USB_COUNT1_RX register ****************/
  698. #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
  699. #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */
  700. #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */
  701. #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
  702. #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  703. #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  704. #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  705. #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  706. #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  707. #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  708. #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  709. #define USB_COUNT1_RX_BLSIZE_Pos (15U)
  710. #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */
  711. #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */
  712. /***************** Bit definition for USB_COUNT2_RX register ****************/
  713. #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
  714. #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */
  715. #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */
  716. #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
  717. #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  718. #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  719. #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  720. #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  721. #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  722. #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  723. #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  724. #define USB_COUNT2_RX_BLSIZE_Pos (15U)
  725. #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */
  726. #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */
  727. /***************** Bit definition for USB_COUNT3_RX register ****************/
  728. #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
  729. #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */
  730. #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */
  731. #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
  732. #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  733. #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  734. #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  735. #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  736. #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  737. #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  738. #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  739. #define USB_COUNT3_RX_BLSIZE_Pos (15U)
  740. #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */
  741. #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */
  742. /***************** Bit definition for USB_COUNT4_RX register ****************/
  743. #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
  744. #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */
  745. #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */
  746. #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
  747. #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  748. #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  749. #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  750. #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  751. #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  752. #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  753. #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  754. #define USB_COUNT4_RX_BLSIZE_Pos (15U)
  755. #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */
  756. #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */
  757. /***************** Bit definition for USB_COUNT5_RX register ****************/
  758. #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
  759. #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */
  760. #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */
  761. #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
  762. #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  763. #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  764. #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  765. #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  766. #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  767. #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  768. #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  769. #define USB_COUNT5_RX_BLSIZE_Pos (15U)
  770. #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */
  771. #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */
  772. /***************** Bit definition for USB_COUNT6_RX register ****************/
  773. #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
  774. #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */
  775. #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */
  776. #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
  777. #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  778. #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  779. #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  780. #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  781. #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  782. #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  783. #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  784. #define USB_COUNT6_RX_BLSIZE_Pos (15U)
  785. #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */
  786. #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */
  787. /***************** Bit definition for USB_COUNT7_RX register ****************/
  788. #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
  789. #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */
  790. #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */
  791. #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
  792. #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  793. #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  794. #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  795. #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  796. #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  797. #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  798. #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  799. #define USB_COUNT7_RX_BLSIZE_Pos (15U)
  800. #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */
  801. #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */
  802. /*----------------------------------------------------------------------------*/
  803. /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
  804. #define USB_COUNT0_RX_0_COUNT0_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  805. #define USB_COUNT0_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  806. #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  807. #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  808. #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  809. #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  810. #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  811. #define USB_COUNT0_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  812. /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
  813. #define USB_COUNT0_RX_1_COUNT0_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  814. #define USB_COUNT0_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  815. #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 1 */
  816. #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  817. #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  818. #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  819. #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  820. #define USB_COUNT0_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  821. /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
  822. #define USB_COUNT1_RX_0_COUNT1_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  823. #define USB_COUNT1_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  824. #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  825. #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  826. #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  827. #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  828. #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  829. #define USB_COUNT1_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  830. /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
  831. #define USB_COUNT1_RX_1_COUNT1_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  832. #define USB_COUNT1_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  833. #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  834. #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  835. #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  836. #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  837. #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  838. #define USB_COUNT1_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  839. /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
  840. #define USB_COUNT2_RX_0_COUNT2_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  841. #define USB_COUNT2_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  842. #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  843. #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  844. #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  845. #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  846. #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  847. #define USB_COUNT2_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  848. /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
  849. #define USB_COUNT2_RX_1_COUNT2_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  850. #define USB_COUNT2_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  851. #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  852. #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  853. #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  854. #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  855. #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  856. #define USB_COUNT2_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  857. /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
  858. #define USB_COUNT3_RX_0_COUNT3_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  859. #define USB_COUNT3_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  860. #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  861. #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  862. #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  863. #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  864. #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  865. #define USB_COUNT3_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  866. /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
  867. #define USB_COUNT3_RX_1_COUNT3_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  868. #define USB_COUNT3_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  869. #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  870. #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  871. #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  872. #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  873. #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  874. #define USB_COUNT3_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  875. /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
  876. #define USB_COUNT4_RX_0_COUNT4_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  877. #define USB_COUNT4_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  878. #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  879. #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  880. #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  881. #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  882. #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  883. #define USB_COUNT4_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  884. /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
  885. #define USB_COUNT4_RX_1_COUNT4_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  886. #define USB_COUNT4_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  887. #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  888. #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  889. #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  890. #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  891. #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  892. #define USB_COUNT4_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  893. /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
  894. #define USB_COUNT5_RX_0_COUNT5_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  895. #define USB_COUNT5_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  896. #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  897. #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  898. #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  899. #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  900. #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  901. #define USB_COUNT5_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  902. /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
  903. #define USB_COUNT5_RX_1_COUNT5_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  904. #define USB_COUNT5_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  905. #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  906. #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  907. #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  908. #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  909. #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  910. #define USB_COUNT5_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  911. /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
  912. #define USB_COUNT6_RX_0_COUNT6_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  913. #define USB_COUNT6_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  914. #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  915. #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  916. #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  917. #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  918. #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  919. #define USB_COUNT6_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  920. /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
  921. #define USB_COUNT6_RX_1_COUNT6_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  922. #define USB_COUNT6_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  923. #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  924. #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  925. #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  926. #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  927. #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  928. #define USB_COUNT6_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  929. /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
  930. #define USB_COUNT7_RX_0_COUNT7_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  931. #define USB_COUNT7_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  932. #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  933. #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  934. #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  935. #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  936. #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  937. #define USB_COUNT7_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  938. /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
  939. #define USB_COUNT7_RX_1_COUNT7_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  940. #define USB_COUNT7_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  941. #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  942. #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  943. #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  944. #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  945. #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  946. #define USB_COUNT7_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  947. /**
  948. * @}
  949. */
  950. #define BTABLE_ADDRESS 0x000U
  951. #ifndef PMA_ACCESS
  952. #define PMA_ACCESS 2U
  953. #endif
  954. /******************** Bit definition for USB_COUNTn_RX register *************/
  955. #define USB_CNTRX_NBLK_MSK (0x1FU << 10)
  956. #define USB_CNTRX_BLSIZE (0x1U << 15)
  957. /* SetENDPOINT */
  958. #define PCD_SET_ENDPOINT(USBx, bEpNum, wRegValue) (*(__IO uint16_t *)(&(USBx)->EP0R + ((bEpNum) * 2U)) = (uint16_t)(wRegValue))
  959. /* GetENDPOINT */
  960. #define PCD_GET_ENDPOINT(USBx, bEpNum) (*(__IO uint16_t *)(&(USBx)->EP0R + ((bEpNum) * 2U)))
  961. /**
  962. * @brief sets the type in the endpoint register(bits EP_TYPE[1:0])
  963. * @param USBx USB peripheral instance register address.
  964. * @param bEpNum Endpoint Number.
  965. * @param wType Endpoint Type.
  966. * @retval None
  967. */
  968. #define PCD_SET_EPTYPE(USBx, bEpNum, wType) (PCD_SET_ENDPOINT((USBx), (bEpNum), ((PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EP_T_MASK) | (wType) | USB_EP_CTR_TX | USB_EP_CTR_RX)))
  969. /**
  970. * @brief gets the type in the endpoint register(bits EP_TYPE[1:0])
  971. * @param USBx USB peripheral instance register address.
  972. * @param bEpNum Endpoint Number.
  973. * @retval Endpoint Type
  974. */
  975. #define PCD_GET_EPTYPE(USBx, bEpNum) (PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EP_T_FIELD)
  976. /**
  977. * @brief free buffer used from the application realizing it to the line
  978. * toggles bit SW_BUF in the double buffered endpoint register
  979. * @param USBx USB device.
  980. * @param bEpNum, bDir
  981. * @retval None
  982. */
  983. #define PCD_FreeUserBuffer(USBx, bEpNum, bDir) \
  984. do { \
  985. if ((bDir) == 0U) \
  986. { \
  987. /* OUT double buffered endpoint */ \
  988. PCD_TX_DTOG((USBx), (bEpNum)); \
  989. } \
  990. else if ((bDir) == 1U) \
  991. { \
  992. /* IN double buffered endpoint */ \
  993. PCD_RX_DTOG((USBx), (bEpNum)); \
  994. } \
  995. } while(0)
  996. /**
  997. * @brief sets the status for tx transfer (bits STAT_TX[1:0]).
  998. * @param USBx USB peripheral instance register address.
  999. * @param bEpNum Endpoint Number.
  1000. * @param wState new state
  1001. * @retval None
  1002. */
  1003. #define PCD_SET_EP_TX_STATUS(USBx, bEpNum, wState) \
  1004. do { \
  1005. uint16_t _wRegVal; \
  1006. \
  1007. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPTX_DTOGMASK; \
  1008. /* toggle first bit ? */ \
  1009. if ((USB_EPTX_DTOG1 & (wState))!= 0U) \
  1010. { \
  1011. _wRegVal ^= USB_EPTX_DTOG1; \
  1012. } \
  1013. /* toggle second bit ? */ \
  1014. if ((USB_EPTX_DTOG2 & (wState))!= 0U) \
  1015. { \
  1016. _wRegVal ^= USB_EPTX_DTOG2; \
  1017. } \
  1018. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1019. } while(0) /* PCD_SET_EP_TX_STATUS */
  1020. /**
  1021. * @brief sets the status for rx transfer (bits STAT_TX[1:0])
  1022. * @param USBx USB peripheral instance register address.
  1023. * @param bEpNum Endpoint Number.
  1024. * @param wState new state
  1025. * @retval None
  1026. */
  1027. #define PCD_SET_EP_RX_STATUS(USBx, bEpNum,wState) \
  1028. do { \
  1029. uint16_t _wRegVal; \
  1030. \
  1031. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPRX_DTOGMASK; \
  1032. /* toggle first bit ? */ \
  1033. if ((USB_EPRX_DTOG1 & (wState))!= 0U) \
  1034. { \
  1035. _wRegVal ^= USB_EPRX_DTOG1; \
  1036. } \
  1037. /* toggle second bit ? */ \
  1038. if ((USB_EPRX_DTOG2 & (wState))!= 0U) \
  1039. { \
  1040. _wRegVal ^= USB_EPRX_DTOG2; \
  1041. } \
  1042. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1043. } while(0) /* PCD_SET_EP_RX_STATUS */
  1044. /**
  1045. * @brief sets the status for rx & tx (bits STAT_TX[1:0] & STAT_RX[1:0])
  1046. * @param USBx USB peripheral instance register address.
  1047. * @param bEpNum Endpoint Number.
  1048. * @param wStaterx new state.
  1049. * @param wStatetx new state.
  1050. * @retval None
  1051. */
  1052. #define PCD_SET_EP_TXRX_STATUS(USBx, bEpNum, wStaterx, wStatetx) \
  1053. do { \
  1054. uint16_t _wRegVal; \
  1055. \
  1056. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & (USB_EPRX_DTOGMASK | USB_EPTX_STAT); \
  1057. /* toggle first bit ? */ \
  1058. if ((USB_EPRX_DTOG1 & (wStaterx))!= 0U) \
  1059. { \
  1060. _wRegVal ^= USB_EPRX_DTOG1; \
  1061. } \
  1062. /* toggle second bit ? */ \
  1063. if ((USB_EPRX_DTOG2 & (wStaterx))!= 0U) \
  1064. { \
  1065. _wRegVal ^= USB_EPRX_DTOG2; \
  1066. } \
  1067. /* toggle first bit ? */ \
  1068. if ((USB_EPTX_DTOG1 & (wStatetx))!= 0U) \
  1069. { \
  1070. _wRegVal ^= USB_EPTX_DTOG1; \
  1071. } \
  1072. /* toggle second bit ? */ \
  1073. if ((USB_EPTX_DTOG2 & (wStatetx))!= 0U) \
  1074. { \
  1075. _wRegVal ^= USB_EPTX_DTOG2; \
  1076. } \
  1077. \
  1078. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1079. } while(0) /* PCD_SET_EP_TXRX_STATUS */
  1080. /**
  1081. * @brief gets the status for tx/rx transfer (bits STAT_TX[1:0]
  1082. * /STAT_RX[1:0])
  1083. * @param USBx USB peripheral instance register address.
  1084. * @param bEpNum Endpoint Number.
  1085. * @retval status
  1086. */
  1087. #define PCD_GET_EP_TX_STATUS(USBx, bEpNum) ((uint16_t)PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPTX_STAT)
  1088. #define PCD_GET_EP_RX_STATUS(USBx, bEpNum) ((uint16_t)PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPRX_STAT)
  1089. /**
  1090. * @brief sets directly the VALID tx/rx-status into the endpoint register
  1091. * @param USBx USB peripheral instance register address.
  1092. * @param bEpNum Endpoint Number.
  1093. * @retval None
  1094. */
  1095. #define PCD_SET_EP_TX_VALID(USBx, bEpNum) (PCD_SET_EP_TX_STATUS((USBx), (bEpNum), USB_EP_TX_VALID))
  1096. #define PCD_SET_EP_RX_VALID(USBx, bEpNum) (PCD_SET_EP_RX_STATUS((USBx), (bEpNum), USB_EP_RX_VALID))
  1097. /**
  1098. * @brief checks stall condition in an endpoint.
  1099. * @param USBx USB peripheral instance register address.
  1100. * @param bEpNum Endpoint Number.
  1101. * @retval TRUE = endpoint in stall condition.
  1102. */
  1103. #define PCD_GET_EP_TX_STALL_STATUS(USBx, bEpNum) (PCD_GET_EP_TX_STATUS((USBx), (bEpNum)) == USB_EP_TX_STALL)
  1104. #define PCD_GET_EP_RX_STALL_STATUS(USBx, bEpNum) (PCD_GET_EP_RX_STATUS((USBx), (bEpNum)) == USB_EP_RX_STALL)
  1105. /**
  1106. * @brief set & clear EP_KIND bit.
  1107. * @param USBx USB peripheral instance register address.
  1108. * @param bEpNum Endpoint Number.
  1109. * @retval None
  1110. */
  1111. #define PCD_SET_EP_KIND(USBx, bEpNum) \
  1112. do { \
  1113. uint16_t _wRegVal; \
  1114. \
  1115. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK; \
  1116. \
  1117. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX | USB_EP_KIND)); \
  1118. } while(0) /* PCD_SET_EP_KIND */
  1119. #define PCD_CLEAR_EP_KIND(USBx, bEpNum) \
  1120. do { \
  1121. uint16_t _wRegVal; \
  1122. \
  1123. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPKIND_MASK; \
  1124. \
  1125. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1126. } while(0) /* PCD_CLEAR_EP_KIND */
  1127. /**
  1128. * @brief Sets/clears directly STATUS_OUT bit in the endpoint register.
  1129. * @param USBx USB peripheral instance register address.
  1130. * @param bEpNum Endpoint Number.
  1131. * @retval None
  1132. */
  1133. #define PCD_SET_OUT_STATUS(USBx, bEpNum) PCD_SET_EP_KIND((USBx), (bEpNum))
  1134. #define PCD_CLEAR_OUT_STATUS(USBx, bEpNum) PCD_CLEAR_EP_KIND((USBx), (bEpNum))
  1135. /**
  1136. * @brief Sets/clears directly EP_KIND bit in the endpoint register.
  1137. * @param USBx USB peripheral instance register address.
  1138. * @param bEpNum Endpoint Number.
  1139. * @retval None
  1140. */
  1141. #define PCD_SET_EP_DBUF(USBx, bEpNum) PCD_SET_EP_KIND((USBx), (bEpNum))
  1142. #define PCD_CLEAR_EP_DBUF(USBx, bEpNum) PCD_CLEAR_EP_KIND((USBx), (bEpNum))
  1143. /**
  1144. * @brief Clears bit CTR_RX / CTR_TX in the endpoint register.
  1145. * @param USBx USB peripheral instance register address.
  1146. * @param bEpNum Endpoint Number.
  1147. * @retval None
  1148. */
  1149. #define PCD_CLEAR_RX_EP_CTR(USBx, bEpNum) \
  1150. do { \
  1151. uint16_t _wRegVal; \
  1152. \
  1153. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & (0x7FFFU & USB_EPREG_MASK); \
  1154. \
  1155. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_TX)); \
  1156. } while(0) /* PCD_CLEAR_RX_EP_CTR */
  1157. #define PCD_CLEAR_TX_EP_CTR(USBx, bEpNum) \
  1158. do { \
  1159. uint16_t _wRegVal; \
  1160. \
  1161. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & (0xFF7FU & USB_EPREG_MASK); \
  1162. \
  1163. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX)); \
  1164. } while(0) /* PCD_CLEAR_TX_EP_CTR */
  1165. /**
  1166. * @brief Toggles DTOG_RX / DTOG_TX bit in the endpoint register.
  1167. * @param USBx USB peripheral instance register address.
  1168. * @param bEpNum Endpoint Number.
  1169. * @retval None
  1170. */
  1171. #define PCD_RX_DTOG(USBx, bEpNum) \
  1172. do { \
  1173. uint16_t _wEPVal; \
  1174. \
  1175. _wEPVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK; \
  1176. \
  1177. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wEPVal | USB_EP_CTR_RX | USB_EP_CTR_TX | USB_EP_DTOG_RX)); \
  1178. } while(0) /* PCD_RX_DTOG */
  1179. #define PCD_TX_DTOG(USBx, bEpNum) \
  1180. do { \
  1181. uint16_t _wEPVal; \
  1182. \
  1183. _wEPVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK; \
  1184. \
  1185. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wEPVal | USB_EP_CTR_RX | USB_EP_CTR_TX | USB_EP_DTOG_TX)); \
  1186. } while(0) /* PCD_TX_DTOG */
  1187. /**
  1188. * @brief Clears DTOG_RX / DTOG_TX bit in the endpoint register.
  1189. * @param USBx USB peripheral instance register address.
  1190. * @param bEpNum Endpoint Number.
  1191. * @retval None
  1192. */
  1193. #define PCD_CLEAR_RX_DTOG(USBx, bEpNum) \
  1194. do { \
  1195. uint16_t _wRegVal; \
  1196. \
  1197. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)); \
  1198. \
  1199. if ((_wRegVal & USB_EP_DTOG_RX) != 0U)\
  1200. { \
  1201. PCD_RX_DTOG((USBx), (bEpNum)); \
  1202. } \
  1203. } while(0) /* PCD_CLEAR_RX_DTOG */
  1204. #define PCD_CLEAR_TX_DTOG(USBx, bEpNum) \
  1205. do { \
  1206. uint16_t _wRegVal; \
  1207. \
  1208. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)); \
  1209. \
  1210. if ((_wRegVal & USB_EP_DTOG_TX) != 0U)\
  1211. { \
  1212. PCD_TX_DTOG((USBx), (bEpNum)); \
  1213. } \
  1214. } while(0) /* PCD_CLEAR_TX_DTOG */
  1215. /**
  1216. * @brief Sets address in an endpoint register.
  1217. * @param USBx USB peripheral instance register address.
  1218. * @param bEpNum Endpoint Number.
  1219. * @param bAddr Address.
  1220. * @retval None
  1221. */
  1222. #define PCD_SET_EP_ADDRESS(USBx, bEpNum, bAddr) \
  1223. do { \
  1224. uint16_t _wRegVal; \
  1225. \
  1226. _wRegVal = (PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK) | (bAddr); \
  1227. \
  1228. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1229. } while(0) /* PCD_SET_EP_ADDRESS */
  1230. /**
  1231. * @brief Gets address in an endpoint register.
  1232. * @param USBx USB peripheral instance register address.
  1233. * @param bEpNum Endpoint Number.
  1234. * @retval None
  1235. */
  1236. #define PCD_GET_EP_ADDRESS(USBx, bEpNum) ((uint8_t)(PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPADDR_FIELD))
  1237. #define PCD_EP_TX_CNT(USBx, bEpNum) ((uint16_t *)((((uint32_t)(USBx)->BTABLE + ((uint32_t)(bEpNum) * 8U) + 2U) * PMA_ACCESS) + ((uint32_t)(USBx) + 0x400U)))
  1238. #define PCD_EP_RX_CNT(USBx, bEpNum) ((uint16_t *)((((uint32_t)(USBx)->BTABLE + ((uint32_t)(bEpNum) * 8U) + 6U) * PMA_ACCESS) + ((uint32_t)(USBx) + 0x400U)))
  1239. /**
  1240. * @brief sets address of the tx/rx buffer.
  1241. * @param USBx USB peripheral instance register address.
  1242. * @param bEpNum Endpoint Number.
  1243. * @param wAddr address to be set (must be word aligned).
  1244. * @retval None
  1245. */
  1246. #define PCD_SET_EP_TX_ADDRESS(USBx, bEpNum, wAddr) \
  1247. do { \
  1248. __IO uint16_t *_wRegVal; \
  1249. uint32_t _wRegBase = (uint32_t)USBx; \
  1250. \
  1251. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1252. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + (((uint32_t)(bEpNum) * 8U) * PMA_ACCESS)); \
  1253. *_wRegVal = ((wAddr) >> 1) << 1; \
  1254. } while(0) /* PCD_SET_EP_TX_ADDRESS */
  1255. #define PCD_SET_EP_RX_ADDRESS(USBx, bEpNum, wAddr) \
  1256. do { \
  1257. __IO uint16_t *_wRegVal; \
  1258. uint32_t _wRegBase = (uint32_t)USBx; \
  1259. \
  1260. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1261. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 4U) * PMA_ACCESS)); \
  1262. *_wRegVal = ((wAddr) >> 1) << 1; \
  1263. } while(0) /* PCD_SET_EP_RX_ADDRESS */
  1264. /**
  1265. * @brief Gets address of the tx/rx buffer.
  1266. * @param USBx USB peripheral instance register address.
  1267. * @param bEpNum Endpoint Number.
  1268. * @retval address of the buffer.
  1269. */
  1270. #define PCD_GET_EP_TX_ADDRESS(USBx, bEpNum) ((uint16_t)*PCD_EP_TX_ADDRESS((USBx), (bEpNum)))
  1271. #define PCD_GET_EP_RX_ADDRESS(USBx, bEpNum) ((uint16_t)*PCD_EP_RX_ADDRESS((USBx), (bEpNum)))
  1272. /**
  1273. * @brief Sets counter of rx buffer with no. of blocks.
  1274. * @param pdwReg Register pointer
  1275. * @param wCount Counter.
  1276. * @param wNBlocks no. of Blocks.
  1277. * @retval None
  1278. */
  1279. #define PCD_CALC_BLK32(pdwReg, wCount, wNBlocks) \
  1280. do { \
  1281. (wNBlocks) = (wCount) >> 5; \
  1282. if (((wCount) & 0x1fU) == 0U) \
  1283. { \
  1284. (wNBlocks)--; \
  1285. } \
  1286. *(pdwReg) = (uint16_t)(((wNBlocks) << 10) | USB_CNTRX_BLSIZE); \
  1287. } while(0) /* PCD_CALC_BLK32 */
  1288. #define PCD_CALC_BLK2(pdwReg, wCount, wNBlocks) \
  1289. do { \
  1290. (wNBlocks) = (wCount) >> 1; \
  1291. if (((wCount) & 0x1U) != 0U) \
  1292. { \
  1293. (wNBlocks)++; \
  1294. } \
  1295. *(pdwReg) = (uint16_t)((wNBlocks) << 10); \
  1296. } while(0) /* PCD_CALC_BLK2 */
  1297. #define PCD_SET_EP_CNT_RX_REG(pdwReg, wCount) \
  1298. do { \
  1299. uint32_t wNBlocks; \
  1300. if ((wCount) == 0U) \
  1301. { \
  1302. *(pdwReg) &= (uint16_t)~USB_CNTRX_NBLK_MSK; \
  1303. *(pdwReg) |= USB_CNTRX_BLSIZE; \
  1304. } \
  1305. else if((wCount) <= 62U) \
  1306. { \
  1307. PCD_CALC_BLK2((pdwReg), (wCount), wNBlocks); \
  1308. } \
  1309. else \
  1310. { \
  1311. PCD_CALC_BLK32((pdwReg), (wCount), wNBlocks); \
  1312. } \
  1313. } while(0) /* PCD_SET_EP_CNT_RX_REG */
  1314. #define PCD_SET_EP_RX_DBUF0_CNT(USBx, bEpNum, wCount) \
  1315. do { \
  1316. uint32_t _wRegBase = (uint32_t)(USBx); \
  1317. __IO uint16_t *pdwReg; \
  1318. \
  1319. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1320. pdwReg = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 2U) * PMA_ACCESS)); \
  1321. PCD_SET_EP_CNT_RX_REG(pdwReg, (wCount)); \
  1322. } while(0)
  1323. /**
  1324. * @brief sets counter for the tx/rx buffer.
  1325. * @param USBx USB peripheral instance register address.
  1326. * @param bEpNum Endpoint Number.
  1327. * @param wCount Counter value.
  1328. * @retval None
  1329. */
  1330. #define PCD_SET_EP_TX_CNT(USBx, bEpNum, wCount) \
  1331. do { \
  1332. uint32_t _wRegBase = (uint32_t)(USBx); \
  1333. __IO uint16_t *_wRegVal; \
  1334. \
  1335. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1336. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 2U) * PMA_ACCESS)); \
  1337. *_wRegVal = (uint16_t)(wCount); \
  1338. } while(0)
  1339. #define PCD_SET_EP_RX_CNT(USBx, bEpNum, wCount) \
  1340. do { \
  1341. uint32_t _wRegBase = (uint32_t)(USBx); \
  1342. __IO uint16_t *_wRegVal; \
  1343. \
  1344. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1345. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 6U) * PMA_ACCESS)); \
  1346. PCD_SET_EP_CNT_RX_REG(_wRegVal, (wCount)); \
  1347. } while(0)
  1348. /**
  1349. * @brief gets counter of the tx buffer.
  1350. * @param USBx USB peripheral instance register address.
  1351. * @param bEpNum Endpoint Number.
  1352. * @retval Counter value
  1353. */
  1354. #define PCD_GET_EP_TX_CNT(USBx, bEpNum) ((uint32_t)(*PCD_EP_TX_CNT((USBx), (bEpNum))) & 0x3ffU)
  1355. #define PCD_GET_EP_RX_CNT(USBx, bEpNum) ((uint32_t)(*PCD_EP_RX_CNT((USBx), (bEpNum))) & 0x3ffU)
  1356. /**
  1357. * @brief Sets buffer 0/1 address in a double buffer endpoint.
  1358. * @param USBx USB peripheral instance register address.
  1359. * @param bEpNum Endpoint Number.
  1360. * @param wBuf0Addr buffer 0 address.
  1361. * @retval Counter value
  1362. */
  1363. #define PCD_SET_EP_DBUF0_ADDR(USBx, bEpNum, wBuf0Addr) \
  1364. do { \
  1365. PCD_SET_EP_TX_ADDRESS((USBx), (bEpNum), (wBuf0Addr)); \
  1366. } while(0) /* PCD_SET_EP_DBUF0_ADDR */
  1367. #define PCD_SET_EP_DBUF1_ADDR(USBx, bEpNum, wBuf1Addr) \
  1368. do { \
  1369. PCD_SET_EP_RX_ADDRESS((USBx), (bEpNum), (wBuf1Addr)); \
  1370. } while(0) /* PCD_SET_EP_DBUF1_ADDR */
  1371. /**
  1372. * @brief Sets addresses in a double buffer endpoint.
  1373. * @param USBx USB peripheral instance register address.
  1374. * @param bEpNum Endpoint Number.
  1375. * @param wBuf0Addr: buffer 0 address.
  1376. * @param wBuf1Addr = buffer 1 address.
  1377. * @retval None
  1378. */
  1379. #define PCD_SET_EP_DBUF_ADDR(USBx, bEpNum, wBuf0Addr, wBuf1Addr) \
  1380. do { \
  1381. PCD_SET_EP_DBUF0_ADDR((USBx), (bEpNum), (wBuf0Addr)); \
  1382. PCD_SET_EP_DBUF1_ADDR((USBx), (bEpNum), (wBuf1Addr)); \
  1383. } while(0) /* PCD_SET_EP_DBUF_ADDR */
  1384. /**
  1385. * @brief Gets buffer 0/1 address of a double buffer endpoint.
  1386. * @param USBx USB peripheral instance register address.
  1387. * @param bEpNum Endpoint Number.
  1388. * @retval None
  1389. */
  1390. #define PCD_GET_EP_DBUF0_ADDR(USBx, bEpNum) (PCD_GET_EP_TX_ADDRESS((USBx), (bEpNum)))
  1391. #define PCD_GET_EP_DBUF1_ADDR(USBx, bEpNum) (PCD_GET_EP_RX_ADDRESS((USBx), (bEpNum)))
  1392. /**
  1393. * @brief Gets buffer 0/1 address of a double buffer endpoint.
  1394. * @param USBx USB peripheral instance register address.
  1395. * @param bEpNum Endpoint Number.
  1396. * @param bDir endpoint dir EP_DBUF_OUT = OUT
  1397. * EP_DBUF_IN = IN
  1398. * @param wCount: Counter value
  1399. * @retval None
  1400. */
  1401. #define PCD_SET_EP_DBUF0_CNT(USBx, bEpNum, bDir, wCount) \
  1402. do { \
  1403. if ((bDir) == 0U) \
  1404. /* OUT endpoint */ \
  1405. { \
  1406. PCD_SET_EP_RX_DBUF0_CNT((USBx), (bEpNum), (wCount)); \
  1407. } \
  1408. else \
  1409. { \
  1410. if ((bDir) == 1U) \
  1411. { \
  1412. /* IN endpoint */ \
  1413. PCD_SET_EP_TX_CNT((USBx), (bEpNum), (wCount)); \
  1414. } \
  1415. } \
  1416. } while(0) /* SetEPDblBuf0Count*/
  1417. #define PCD_SET_EP_DBUF1_CNT(USBx, bEpNum, bDir, wCount) \
  1418. do { \
  1419. uint32_t _wBase = (uint32_t)(USBx); \
  1420. __IO uint16_t *_wEPRegVal; \
  1421. \
  1422. if ((bDir) == 0U) \
  1423. { \
  1424. /* OUT endpoint */ \
  1425. PCD_SET_EP_RX_CNT((USBx), (bEpNum), (wCount)); \
  1426. } \
  1427. else \
  1428. { \
  1429. if ((bDir) == 1U) \
  1430. { \
  1431. /* IN endpoint */ \
  1432. _wBase += (uint32_t)(USBx)->BTABLE; \
  1433. _wEPRegVal = (__IO uint16_t *)(_wBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 6U) * PMA_ACCESS)); \
  1434. *_wEPRegVal = (uint16_t)(wCount); \
  1435. } \
  1436. } \
  1437. } while(0) /* SetEPDblBuf1Count */
  1438. #define PCD_SET_EP_DBUF_CNT(USBx, bEpNum, bDir, wCount) \
  1439. do { \
  1440. PCD_SET_EP_DBUF0_CNT((USBx), (bEpNum), (bDir), (wCount)); \
  1441. PCD_SET_EP_DBUF1_CNT((USBx), (bEpNum), (bDir), (wCount)); \
  1442. } while(0) /* PCD_SET_EP_DBUF_CNT */
  1443. /**
  1444. * @brief Gets buffer 0/1 rx/tx counter for double buffering.
  1445. * @param USBx USB peripheral instance register address.
  1446. * @param bEpNum Endpoint Number.
  1447. * @retval None
  1448. */
  1449. #define PCD_GET_EP_DBUF0_CNT(USBx, bEpNum) (PCD_GET_EP_TX_CNT((USBx), (bEpNum)))
  1450. #define PCD_GET_EP_DBUF1_CNT(USBx, bEpNum) (PCD_GET_EP_RX_CNT((USBx), (bEpNum)))
  1451. #endif