hw_ints.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. //*****************************************************************************
  2. //
  3. // hw_ints.h - Macros that define the interrupt assignment on Stellaris.
  4. //
  5. // Copyright (c) 2005-2009 Luminary Micro, Inc. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Luminary Micro, Inc. (LMI) is supplying this software for use solely and
  9. // exclusively on LMI's microcontroller products.
  10. //
  11. // The software is owned by LMI and/or its suppliers, and is protected under
  12. // applicable copyright laws. All rights are reserved. You may not combine
  13. // this software with "viral" open-source software in order to form a larger
  14. // program. Any use in violation of the foregoing restrictions may subject
  15. // the user to criminal sanctions under applicable laws, as well as to civil
  16. // liability for the breach of the terms and conditions of this license.
  17. //
  18. // THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
  19. // OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
  20. // MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
  21. // LMI SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
  22. // CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
  23. //
  24. // This is part of revision 4694 of the Stellaris Firmware Development Package.
  25. //
  26. //*****************************************************************************
  27. #ifndef __HW_INTS_H__
  28. #define __HW_INTS_H__
  29. //*****************************************************************************
  30. //
  31. // The following are defines for the fault assignments.
  32. //
  33. //*****************************************************************************
  34. #define FAULT_NMI 2 // NMI fault
  35. #define FAULT_HARD 3 // Hard fault
  36. #define FAULT_MPU 4 // MPU fault
  37. #define FAULT_BUS 5 // Bus fault
  38. #define FAULT_USAGE 6 // Usage fault
  39. #define FAULT_SVCALL 11 // SVCall
  40. #define FAULT_DEBUG 12 // Debug monitor
  41. #define FAULT_PENDSV 14 // PendSV
  42. #define FAULT_SYSTICK 15 // System Tick
  43. //*****************************************************************************
  44. //
  45. // The following are defines for the interrupt assignments.
  46. //
  47. //*****************************************************************************
  48. #define INT_GPIOA 16 // GPIO Port A
  49. #define INT_GPIOB 17 // GPIO Port B
  50. #define INT_GPIOC 18 // GPIO Port C
  51. #define INT_GPIOD 19 // GPIO Port D
  52. #define INT_GPIOE 20 // GPIO Port E
  53. #define INT_UART0 21 // UART0 Rx and Tx
  54. #define INT_UART1 22 // UART1 Rx and Tx
  55. #define INT_SSI0 23 // SSI0 Rx and Tx
  56. #define INT_I2C0 24 // I2C0 Master and Slave
  57. #define INT_PWM_FAULT 25 // PWM Fault
  58. #define INT_PWM0 26 // PWM Generator 0
  59. #define INT_PWM1 27 // PWM Generator 1
  60. #define INT_PWM2 28 // PWM Generator 2
  61. #define INT_QEI0 29 // Quadrature Encoder 0
  62. #define INT_ADC0 30 // ADC Sequence 0
  63. #define INT_ADC1 31 // ADC Sequence 1
  64. #define INT_ADC2 32 // ADC Sequence 2
  65. #define INT_ADC3 33 // ADC Sequence 3
  66. #define INT_WATCHDOG 34 // Watchdog timer
  67. #define INT_TIMER0A 35 // Timer 0 subtimer A
  68. #define INT_TIMER0B 36 // Timer 0 subtimer B
  69. #define INT_TIMER1A 37 // Timer 1 subtimer A
  70. #define INT_TIMER1B 38 // Timer 1 subtimer B
  71. #define INT_TIMER2A 39 // Timer 2 subtimer A
  72. #define INT_TIMER2B 40 // Timer 2 subtimer B
  73. #define INT_COMP0 41 // Analog Comparator 0
  74. #define INT_COMP1 42 // Analog Comparator 1
  75. #define INT_COMP2 43 // Analog Comparator 2
  76. #define INT_SYSCTL 44 // System Control (PLL, OSC, BO)
  77. #define INT_FLASH 45 // FLASH Control
  78. #define INT_GPIOF 46 // GPIO Port F
  79. #define INT_GPIOG 47 // GPIO Port G
  80. #define INT_GPIOH 48 // GPIO Port H
  81. #define INT_UART2 49 // UART2 Rx and Tx
  82. #define INT_SSI1 50 // SSI1 Rx and Tx
  83. #define INT_TIMER3A 51 // Timer 3 subtimer A
  84. #define INT_TIMER3B 52 // Timer 3 subtimer B
  85. #define INT_I2C1 53 // I2C1 Master and Slave
  86. #define INT_QEI1 54 // Quadrature Encoder 1
  87. #define INT_CAN0 55 // CAN0
  88. #define INT_CAN1 56 // CAN1
  89. #define INT_CAN2 57 // CAN2
  90. #define INT_ETH 58 // Ethernet
  91. #define INT_HIBERNATE 59 // Hibernation module
  92. #define INT_USB0 60 // USB 0 Controller
  93. #define INT_PWM3 61 // PWM Generator 3
  94. #define INT_UDMA 62 // uDMA controller
  95. #define INT_UDMAERR 63 // uDMA Error
  96. #define INT_ADC1SS0 64 // ADC1 Sequence 0
  97. #define INT_ADC1SS1 65 // ADC1 Sequence 1
  98. #define INT_ADC1SS2 66 // ADC1 Sequence 2
  99. #define INT_ADC1SS3 67 // ADC1 Sequence 3
  100. #define INT_I2S0 68 // I2S0
  101. #define INT_EPI0 69 // EPI0
  102. #define INT_GPIOJ 70 // GPIO Port J
  103. //*****************************************************************************
  104. //
  105. // The following are defines for the total number of interrupts.
  106. //
  107. //*****************************************************************************
  108. #define NUM_INTERRUPTS 70
  109. //*****************************************************************************
  110. //
  111. // The following are defines for the total number of priority levels.
  112. //
  113. //*****************************************************************************
  114. #define NUM_PRIORITY 8
  115. #define NUM_PRIORITY_BITS 3
  116. //*****************************************************************************
  117. //
  118. // The following definitions are deprecated.
  119. //
  120. //*****************************************************************************
  121. #ifndef DEPRECATED
  122. //*****************************************************************************
  123. //
  124. // The following are deprecated defines for the interrupt assignments.
  125. //
  126. //*****************************************************************************
  127. #define INT_SSI 23 // SSI Rx and Tx
  128. #define INT_I2C 24 // I2C Master and Slave
  129. #define INT_QEI 29 // Quadrature Encoder
  130. #endif
  131. #endif // __HW_INTS_H__