1
0

drv_i2c.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-02-22 airm2m first version
  9. */
  10. #include <rtdevice.h>
  11. #include <rtthread.h>
  12. #include "board.h"
  13. #include <stdlib.h>
  14. #ifdef BSP_USING_HW_I2C
  15. #define DRV_DEBUG
  16. #define LOG_TAG "drv.hwi2c"
  17. #include <drv_log.h>
  18. #include <hal_data.h>
  19. #define RA_SCI_EVENT_ABORTED 1
  20. #define RA_SCI_EVENT_RX_COMPLETE 2
  21. #define RA_SCI_EVENT_TX_COMPLETE 4
  22. #define RA_SCI_EVENT_ERROR 8
  23. #define RA_SCI_EVENT_ALL 15
  24. struct ra_i2c_handle
  25. {
  26. struct rt_i2c_bus_device bus;
  27. char bus_name[RT_NAME_MAX];
  28. const i2c_master_cfg_t *i2c_cfg;
  29. void *i2c_ctrl;
  30. struct rt_event event;
  31. };
  32. static struct ra_i2c_handle ra_i2cs[] =
  33. {
  34. #ifdef BSP_USING_HW_I2C0
  35. {.bus_name = "i2c0", .i2c_cfg = &g_i2c_master0_cfg, .i2c_ctrl = &g_i2c_master0_ctrl,},
  36. #endif
  37. #ifdef BSP_USING_HW_I2C1
  38. {.bus_name = "i2c1", .i2c_cfg = &g_i2c_master1_cfg, .i2c_ctrl = &g_i2c_master1_ctrl,},
  39. #endif
  40. #ifdef BSP_USING_HW_I2C2
  41. {.bus_name = "i2c2", .i2c_cfg = &g_i2c_master2_cfg, .i2c_ctrl = &g_i2c_master2_ctrl,},
  42. #endif
  43. };
  44. void i2c_master_callback(i2c_master_callback_args_t *p_args)
  45. {
  46. rt_interrupt_enter();
  47. if (NULL != p_args)
  48. {
  49. /* capture callback event for validating the i2c transfer event*/
  50. struct ra_i2c_handle *obj = (struct ra_i2c_handle *)p_args->p_context;
  51. uint32_t event = 0;
  52. RT_ASSERT(obj != RT_NULL);
  53. switch (p_args->event)
  54. {
  55. case I2C_MASTER_EVENT_ABORTED:
  56. event |= RA_SCI_EVENT_ABORTED;
  57. break;
  58. case I2C_MASTER_EVENT_RX_COMPLETE:
  59. event |= RA_SCI_EVENT_RX_COMPLETE;
  60. break;
  61. case I2C_MASTER_EVENT_TX_COMPLETE:
  62. event |= RA_SCI_EVENT_TX_COMPLETE;
  63. break;
  64. }
  65. rt_event_send(&obj->event, event);
  66. }
  67. rt_interrupt_leave();
  68. }
  69. static rt_err_t validate_i2c_event(struct ra_i2c_handle *handle)
  70. {
  71. rt_uint32_t event = 0;
  72. if (RT_EOK != rt_event_recv(&handle->event, RA_SCI_EVENT_ALL, RT_EVENT_FLAG_OR | RT_EVENT_FLAG_CLEAR, (int32_t)rt_tick_from_millisecond(100), &event))
  73. {
  74. return -RT_ETIMEOUT;
  75. }
  76. if ((event & (RA_SCI_EVENT_ABORTED | RA_SCI_EVENT_ERROR)) == 0)
  77. {
  78. return RT_EOK;
  79. }
  80. return -RT_ERROR;
  81. }
  82. static rt_ssize_t ra_i2c_mst_xfer(struct rt_i2c_bus_device *bus,
  83. struct rt_i2c_msg msgs[],
  84. rt_uint32_t num)
  85. {
  86. rt_size_t i;
  87. struct rt_i2c_msg *msg = msgs;
  88. RT_ASSERT(bus != RT_NULL);
  89. fsp_err_t err = FSP_SUCCESS;
  90. bool restart = false;
  91. struct ra_i2c_handle *ra_i2c = rt_container_of(bus, struct ra_i2c_handle, bus);
  92. i2c_master_ctrl_t *master_ctrl = ra_i2c->i2c_ctrl;
  93. for (i = 0; i < num; i++)
  94. {
  95. if (msg[i].flags & RT_I2C_NO_START)
  96. {
  97. restart = true;
  98. }
  99. if (msg[i].flags & RT_I2C_ADDR_10BIT)
  100. {
  101. R_IIC_MASTER_SlaveAddressSet(master_ctrl, msg[i].addr, I2C_MASTER_ADDR_MODE_10BIT);
  102. }
  103. else
  104. {
  105. R_IIC_MASTER_SlaveAddressSet(master_ctrl, msg[i].addr, I2C_MASTER_ADDR_MODE_7BIT);
  106. }
  107. if (msg[i].flags & RT_I2C_RD)
  108. {
  109. err = R_IIC_MASTER_Read(master_ctrl, msg[i].buf, msg[i].len, restart);
  110. if (FSP_SUCCESS == err)
  111. {
  112. if (RT_EOK != validate_i2c_event(ra_i2c))
  113. {
  114. LOG_E("POWER_CTL reg I2C read failed");
  115. break;
  116. }
  117. }
  118. /* handle error */
  119. else
  120. {
  121. /* Write API returns itself is not successful */
  122. LOG_E("R_I2C_MASTER_Write API failed");
  123. break;
  124. }
  125. }
  126. else
  127. {
  128. err = R_IIC_MASTER_Write(master_ctrl, msg[i].buf, msg[i].len, restart);
  129. if (FSP_SUCCESS == err)
  130. {
  131. if (RT_EOK != validate_i2c_event(ra_i2c))
  132. {
  133. LOG_E("POWER_CTL reg I2C write failed");
  134. break;
  135. }
  136. }
  137. /* handle error */
  138. else
  139. {
  140. /* Write API returns itself is not successful */
  141. LOG_E("R_I2C_MASTER_Write API failed");
  142. break;
  143. }
  144. }
  145. }
  146. return (rt_ssize_t)i;
  147. }
  148. static const struct rt_i2c_bus_device_ops ra_i2c_ops =
  149. {
  150. .master_xfer = ra_i2c_mst_xfer,
  151. .slave_xfer = RT_NULL,
  152. .i2c_bus_control = RT_NULL
  153. };
  154. int ra_hw_i2c_init(void)
  155. {
  156. fsp_err_t err = FSP_SUCCESS;
  157. for (rt_uint32_t i = 0; i < sizeof(ra_i2cs) / sizeof(ra_i2cs[0]); i++)
  158. {
  159. ra_i2cs[i].bus.ops = &ra_i2c_ops;
  160. ra_i2cs[i].bus.priv = 0;
  161. if (RT_EOK != rt_event_init(&ra_i2cs[i].event, ra_i2cs[i].bus_name, RT_IPC_FLAG_FIFO))
  162. {
  163. LOG_E("Init event failed");
  164. continue;
  165. }
  166. /* opening IIC master module */
  167. err = R_IIC_MASTER_Open(ra_i2cs[i].i2c_ctrl, ra_i2cs[i].i2c_cfg);
  168. if (FSP_SUCCESS != err)
  169. {
  170. LOG_E("R_I2C_MASTER_Open API failed,%d", err);
  171. continue;
  172. }
  173. err = R_IIC_MASTER_CallbackSet(ra_i2cs[i].i2c_ctrl, i2c_master_callback, &ra_i2cs[i], RT_NULL);
  174. /* handle error */
  175. if (FSP_SUCCESS != err)
  176. {
  177. LOG_E("R_I2C_CallbackSet API failed,%d", err);
  178. continue;
  179. }
  180. rt_i2c_bus_device_register(&ra_i2cs[i].bus, ra_i2cs[i].bus_name);
  181. }
  182. return 0;
  183. }
  184. INIT_DEVICE_EXPORT(ra_hw_i2c_init);
  185. #endif /* BSP_USING_I2C */