am_reg_rtc.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. //*****************************************************************************
  2. //
  3. // am_reg_rtc.h
  4. //! @file
  5. //!
  6. //! @brief Register macros for the RTC module
  7. //
  8. //*****************************************************************************
  9. //*****************************************************************************
  10. //
  11. // Copyright (c) 2017, Ambiq Micro
  12. // All rights reserved.
  13. //
  14. // Redistribution and use in source and binary forms, with or without
  15. // modification, are permitted provided that the following conditions are met:
  16. //
  17. // 1. Redistributions of source code must retain the above copyright notice,
  18. // this list of conditions and the following disclaimer.
  19. //
  20. // 2. Redistributions in binary form must reproduce the above copyright
  21. // notice, this list of conditions and the following disclaimer in the
  22. // documentation and/or other materials provided with the distribution.
  23. //
  24. // 3. Neither the name of the copyright holder nor the names of its
  25. // contributors may be used to endorse or promote products derived from this
  26. // software without specific prior written permission.
  27. //
  28. // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  29. // AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  30. // IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  31. // ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
  32. // LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  33. // CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  34. // SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  35. // INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  36. // CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  37. // ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  38. // POSSIBILITY OF SUCH DAMAGE.
  39. //
  40. // This is part of revision 1.2.11 of the AmbiqSuite Development Package.
  41. //
  42. //*****************************************************************************
  43. #ifndef AM_REG_RTC_H
  44. #define AM_REG_RTC_H
  45. //*****************************************************************************
  46. //
  47. // Instance finder. (1 instance(s) available)
  48. //
  49. //*****************************************************************************
  50. #define AM_REG_RTC_NUM_MODULES 1
  51. #define AM_REG_RTCn(n) \
  52. (REG_RTC_BASEADDR + 0x00000000 * n)
  53. //*****************************************************************************
  54. //
  55. // Register offsets.
  56. //
  57. //*****************************************************************************
  58. #define AM_REG_RTC_CTRLOW_O 0x00000040
  59. #define AM_REG_RTC_CTRUP_O 0x00000044
  60. #define AM_REG_RTC_ALMLOW_O 0x00000048
  61. #define AM_REG_RTC_ALMUP_O 0x0000004C
  62. #define AM_REG_RTC_RTCCTL_O 0x00000050
  63. #define AM_REG_RTC_INTEN_O 0x00000100
  64. #define AM_REG_RTC_INTSTAT_O 0x00000104
  65. #define AM_REG_RTC_INTCLR_O 0x00000108
  66. #define AM_REG_RTC_INTSET_O 0x0000010C
  67. //*****************************************************************************
  68. //
  69. // RTC_INTEN - RTC Interrupt Register: Enable
  70. //
  71. //*****************************************************************************
  72. // RTC Alarm interrupt
  73. #define AM_REG_RTC_INTEN_ALM_S 3
  74. #define AM_REG_RTC_INTEN_ALM_M 0x00000008
  75. #define AM_REG_RTC_INTEN_ALM(n) (((uint32_t)(n) << 3) & 0x00000008)
  76. // XT Oscillator Fail interrupt
  77. #define AM_REG_RTC_INTEN_OF_S 2
  78. #define AM_REG_RTC_INTEN_OF_M 0x00000004
  79. #define AM_REG_RTC_INTEN_OF(n) (((uint32_t)(n) << 2) & 0x00000004)
  80. // Autocalibration Complete interrupt
  81. #define AM_REG_RTC_INTEN_ACC_S 1
  82. #define AM_REG_RTC_INTEN_ACC_M 0x00000002
  83. #define AM_REG_RTC_INTEN_ACC(n) (((uint32_t)(n) << 1) & 0x00000002)
  84. // Autocalibration Fail interrupt
  85. #define AM_REG_RTC_INTEN_ACF_S 0
  86. #define AM_REG_RTC_INTEN_ACF_M 0x00000001
  87. #define AM_REG_RTC_INTEN_ACF(n) (((uint32_t)(n) << 0) & 0x00000001)
  88. //*****************************************************************************
  89. //
  90. // RTC_INTSTAT - RTC Interrupt Register: Status
  91. //
  92. //*****************************************************************************
  93. // RTC Alarm interrupt
  94. #define AM_REG_RTC_INTSTAT_ALM_S 3
  95. #define AM_REG_RTC_INTSTAT_ALM_M 0x00000008
  96. #define AM_REG_RTC_INTSTAT_ALM(n) (((uint32_t)(n) << 3) & 0x00000008)
  97. // XT Oscillator Fail interrupt
  98. #define AM_REG_RTC_INTSTAT_OF_S 2
  99. #define AM_REG_RTC_INTSTAT_OF_M 0x00000004
  100. #define AM_REG_RTC_INTSTAT_OF(n) (((uint32_t)(n) << 2) & 0x00000004)
  101. // Autocalibration Complete interrupt
  102. #define AM_REG_RTC_INTSTAT_ACC_S 1
  103. #define AM_REG_RTC_INTSTAT_ACC_M 0x00000002
  104. #define AM_REG_RTC_INTSTAT_ACC(n) (((uint32_t)(n) << 1) & 0x00000002)
  105. // Autocalibration Fail interrupt
  106. #define AM_REG_RTC_INTSTAT_ACF_S 0
  107. #define AM_REG_RTC_INTSTAT_ACF_M 0x00000001
  108. #define AM_REG_RTC_INTSTAT_ACF(n) (((uint32_t)(n) << 0) & 0x00000001)
  109. //*****************************************************************************
  110. //
  111. // RTC_INTCLR - RTC Interrupt Register: Clear
  112. //
  113. //*****************************************************************************
  114. // RTC Alarm interrupt
  115. #define AM_REG_RTC_INTCLR_ALM_S 3
  116. #define AM_REG_RTC_INTCLR_ALM_M 0x00000008
  117. #define AM_REG_RTC_INTCLR_ALM(n) (((uint32_t)(n) << 3) & 0x00000008)
  118. // XT Oscillator Fail interrupt
  119. #define AM_REG_RTC_INTCLR_OF_S 2
  120. #define AM_REG_RTC_INTCLR_OF_M 0x00000004
  121. #define AM_REG_RTC_INTCLR_OF(n) (((uint32_t)(n) << 2) & 0x00000004)
  122. // Autocalibration Complete interrupt
  123. #define AM_REG_RTC_INTCLR_ACC_S 1
  124. #define AM_REG_RTC_INTCLR_ACC_M 0x00000002
  125. #define AM_REG_RTC_INTCLR_ACC(n) (((uint32_t)(n) << 1) & 0x00000002)
  126. // Autocalibration Fail interrupt
  127. #define AM_REG_RTC_INTCLR_ACF_S 0
  128. #define AM_REG_RTC_INTCLR_ACF_M 0x00000001
  129. #define AM_REG_RTC_INTCLR_ACF(n) (((uint32_t)(n) << 0) & 0x00000001)
  130. //*****************************************************************************
  131. //
  132. // RTC_INTSET - RTC Interrupt Register: Set
  133. //
  134. //*****************************************************************************
  135. // RTC Alarm interrupt
  136. #define AM_REG_RTC_INTSET_ALM_S 3
  137. #define AM_REG_RTC_INTSET_ALM_M 0x00000008
  138. #define AM_REG_RTC_INTSET_ALM(n) (((uint32_t)(n) << 3) & 0x00000008)
  139. // XT Oscillator Fail interrupt
  140. #define AM_REG_RTC_INTSET_OF_S 2
  141. #define AM_REG_RTC_INTSET_OF_M 0x00000004
  142. #define AM_REG_RTC_INTSET_OF(n) (((uint32_t)(n) << 2) & 0x00000004)
  143. // Autocalibration Complete interrupt
  144. #define AM_REG_RTC_INTSET_ACC_S 1
  145. #define AM_REG_RTC_INTSET_ACC_M 0x00000002
  146. #define AM_REG_RTC_INTSET_ACC(n) (((uint32_t)(n) << 1) & 0x00000002)
  147. // Autocalibration Fail interrupt
  148. #define AM_REG_RTC_INTSET_ACF_S 0
  149. #define AM_REG_RTC_INTSET_ACF_M 0x00000001
  150. #define AM_REG_RTC_INTSET_ACF(n) (((uint32_t)(n) << 0) & 0x00000001)
  151. //*****************************************************************************
  152. //
  153. // RTC_CTRLOW - RTC Counters Lower
  154. //
  155. //*****************************************************************************
  156. // Hours Counter
  157. #define AM_REG_RTC_CTRLOW_CTRHR_S 24
  158. #define AM_REG_RTC_CTRLOW_CTRHR_M 0x3F000000
  159. #define AM_REG_RTC_CTRLOW_CTRHR(n) (((uint32_t)(n) << 24) & 0x3F000000)
  160. // Minutes Counter
  161. #define AM_REG_RTC_CTRLOW_CTRMIN_S 16
  162. #define AM_REG_RTC_CTRLOW_CTRMIN_M 0x007F0000
  163. #define AM_REG_RTC_CTRLOW_CTRMIN(n) (((uint32_t)(n) << 16) & 0x007F0000)
  164. // Seconds Counter
  165. #define AM_REG_RTC_CTRLOW_CTRSEC_S 8
  166. #define AM_REG_RTC_CTRLOW_CTRSEC_M 0x00007F00
  167. #define AM_REG_RTC_CTRLOW_CTRSEC(n) (((uint32_t)(n) << 8) & 0x00007F00)
  168. // 100ths of a second Counter
  169. #define AM_REG_RTC_CTRLOW_CTR100_S 0
  170. #define AM_REG_RTC_CTRLOW_CTR100_M 0x000000FF
  171. #define AM_REG_RTC_CTRLOW_CTR100(n) (((uint32_t)(n) << 0) & 0x000000FF)
  172. //*****************************************************************************
  173. //
  174. // RTC_CTRUP - RTC Counters Upper
  175. //
  176. //*****************************************************************************
  177. // Counter read error status
  178. #define AM_REG_RTC_CTRUP_CTERR_S 31
  179. #define AM_REG_RTC_CTRUP_CTERR_M 0x80000000
  180. #define AM_REG_RTC_CTRUP_CTERR(n) (((uint32_t)(n) << 31) & 0x80000000)
  181. #define AM_REG_RTC_CTRUP_CTERR_NOERR 0x00000000
  182. #define AM_REG_RTC_CTRUP_CTERR_RDERR 0x80000000
  183. // Century enable
  184. #define AM_REG_RTC_CTRUP_CEB_S 28
  185. #define AM_REG_RTC_CTRUP_CEB_M 0x10000000
  186. #define AM_REG_RTC_CTRUP_CEB(n) (((uint32_t)(n) << 28) & 0x10000000)
  187. #define AM_REG_RTC_CTRUP_CEB_DIS 0x00000000
  188. #define AM_REG_RTC_CTRUP_CEB_EN 0x10000000
  189. // Century
  190. #define AM_REG_RTC_CTRUP_CB_S 27
  191. #define AM_REG_RTC_CTRUP_CB_M 0x08000000
  192. #define AM_REG_RTC_CTRUP_CB(n) (((uint32_t)(n) << 27) & 0x08000000)
  193. #define AM_REG_RTC_CTRUP_CB_2000 0x00000000
  194. #define AM_REG_RTC_CTRUP_CB_1900_2100 0x08000000
  195. // Weekdays Counter
  196. #define AM_REG_RTC_CTRUP_CTRWKDY_S 24
  197. #define AM_REG_RTC_CTRUP_CTRWKDY_M 0x07000000
  198. #define AM_REG_RTC_CTRUP_CTRWKDY(n) (((uint32_t)(n) << 24) & 0x07000000)
  199. // Years Counter
  200. #define AM_REG_RTC_CTRUP_CTRYR_S 16
  201. #define AM_REG_RTC_CTRUP_CTRYR_M 0x00FF0000
  202. #define AM_REG_RTC_CTRUP_CTRYR(n) (((uint32_t)(n) << 16) & 0x00FF0000)
  203. // Months Counter
  204. #define AM_REG_RTC_CTRUP_CTRMO_S 8
  205. #define AM_REG_RTC_CTRUP_CTRMO_M 0x00001F00
  206. #define AM_REG_RTC_CTRUP_CTRMO(n) (((uint32_t)(n) << 8) & 0x00001F00)
  207. // Date Counter
  208. #define AM_REG_RTC_CTRUP_CTRDATE_S 0
  209. #define AM_REG_RTC_CTRUP_CTRDATE_M 0x0000003F
  210. #define AM_REG_RTC_CTRUP_CTRDATE(n) (((uint32_t)(n) << 0) & 0x0000003F)
  211. //*****************************************************************************
  212. //
  213. // RTC_ALMLOW - RTC Alarms Lower
  214. //
  215. //*****************************************************************************
  216. // Hours Alarm
  217. #define AM_REG_RTC_ALMLOW_ALMHR_S 24
  218. #define AM_REG_RTC_ALMLOW_ALMHR_M 0x3F000000
  219. #define AM_REG_RTC_ALMLOW_ALMHR(n) (((uint32_t)(n) << 24) & 0x3F000000)
  220. // Minutes Alarm
  221. #define AM_REG_RTC_ALMLOW_ALMMIN_S 16
  222. #define AM_REG_RTC_ALMLOW_ALMMIN_M 0x007F0000
  223. #define AM_REG_RTC_ALMLOW_ALMMIN(n) (((uint32_t)(n) << 16) & 0x007F0000)
  224. // Seconds Alarm
  225. #define AM_REG_RTC_ALMLOW_ALMSEC_S 8
  226. #define AM_REG_RTC_ALMLOW_ALMSEC_M 0x00007F00
  227. #define AM_REG_RTC_ALMLOW_ALMSEC(n) (((uint32_t)(n) << 8) & 0x00007F00)
  228. // 100ths of a second Alarm
  229. #define AM_REG_RTC_ALMLOW_ALM100_S 0
  230. #define AM_REG_RTC_ALMLOW_ALM100_M 0x000000FF
  231. #define AM_REG_RTC_ALMLOW_ALM100(n) (((uint32_t)(n) << 0) & 0x000000FF)
  232. //*****************************************************************************
  233. //
  234. // RTC_ALMUP - RTC Alarms Upper
  235. //
  236. //*****************************************************************************
  237. // Weekdays Alarm
  238. #define AM_REG_RTC_ALMUP_ALMWKDY_S 16
  239. #define AM_REG_RTC_ALMUP_ALMWKDY_M 0x00070000
  240. #define AM_REG_RTC_ALMUP_ALMWKDY(n) (((uint32_t)(n) << 16) & 0x00070000)
  241. // Months Alarm
  242. #define AM_REG_RTC_ALMUP_ALMMO_S 8
  243. #define AM_REG_RTC_ALMUP_ALMMO_M 0x00001F00
  244. #define AM_REG_RTC_ALMUP_ALMMO(n) (((uint32_t)(n) << 8) & 0x00001F00)
  245. // Date Alarm
  246. #define AM_REG_RTC_ALMUP_ALMDATE_S 0
  247. #define AM_REG_RTC_ALMUP_ALMDATE_M 0x0000003F
  248. #define AM_REG_RTC_ALMUP_ALMDATE(n) (((uint32_t)(n) << 0) & 0x0000003F)
  249. //*****************************************************************************
  250. //
  251. // RTC_RTCCTL - RTC Control Register
  252. //
  253. //*****************************************************************************
  254. // Hours Counter mode
  255. #define AM_REG_RTC_RTCCTL_HR1224_S 5
  256. #define AM_REG_RTC_RTCCTL_HR1224_M 0x00000020
  257. #define AM_REG_RTC_RTCCTL_HR1224(n) (((uint32_t)(n) << 5) & 0x00000020)
  258. #define AM_REG_RTC_RTCCTL_HR1224_24HR 0x00000000
  259. #define AM_REG_RTC_RTCCTL_HR1224_12HR 0x00000020
  260. // RTC input clock control
  261. #define AM_REG_RTC_RTCCTL_RSTOP_S 4
  262. #define AM_REG_RTC_RTCCTL_RSTOP_M 0x00000010
  263. #define AM_REG_RTC_RTCCTL_RSTOP(n) (((uint32_t)(n) << 4) & 0x00000010)
  264. #define AM_REG_RTC_RTCCTL_RSTOP_RUN 0x00000000
  265. #define AM_REG_RTC_RTCCTL_RSTOP_STOP 0x00000010
  266. // Alarm repeat interval
  267. #define AM_REG_RTC_RTCCTL_RPT_S 1
  268. #define AM_REG_RTC_RTCCTL_RPT_M 0x0000000E
  269. #define AM_REG_RTC_RTCCTL_RPT(n) (((uint32_t)(n) << 1) & 0x0000000E)
  270. #define AM_REG_RTC_RTCCTL_RPT_DIS 0x00000000
  271. #define AM_REG_RTC_RTCCTL_RPT_YEAR 0x00000002
  272. #define AM_REG_RTC_RTCCTL_RPT_MONTH 0x00000004
  273. #define AM_REG_RTC_RTCCTL_RPT_WEEK 0x00000006
  274. #define AM_REG_RTC_RTCCTL_RPT_DAY 0x00000008
  275. #define AM_REG_RTC_RTCCTL_RPT_HR 0x0000000A
  276. #define AM_REG_RTC_RTCCTL_RPT_MIN 0x0000000C
  277. #define AM_REG_RTC_RTCCTL_RPT_SEC 0x0000000E
  278. // Counter write control
  279. #define AM_REG_RTC_RTCCTL_WRTC_S 0
  280. #define AM_REG_RTC_RTCCTL_WRTC_M 0x00000001
  281. #define AM_REG_RTC_RTCCTL_WRTC(n) (((uint32_t)(n) << 0) & 0x00000001)
  282. #define AM_REG_RTC_RTCCTL_WRTC_DIS 0x00000000
  283. #define AM_REG_RTC_RTCCTL_WRTC_EN 0x00000001
  284. #endif // AM_REG_RTC_H