at32f413_adc.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /**
  2. **************************************************************************
  3. * @file at32f413_adc.h
  4. * @version v2.0.5
  5. * @date 2022-05-20
  6. * @brief at32f413 adc header file
  7. **************************************************************************
  8. * Copyright notice & Disclaimer
  9. *
  10. * The software Board Support Package (BSP) that is made available to
  11. * download from Artery official website is the copyrighted work of Artery.
  12. * Artery authorizes customers to use, copy, and distribute the BSP
  13. * software and its related documentation for the purpose of design and
  14. * development in conjunction with Artery microcontrollers. Use of the
  15. * software is governed by this copyright notice and the following disclaimer.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ON "AS IS" BASIS WITHOUT WARRANTIES,
  18. * GUARANTEES OR REPRESENTATIONS OF ANY KIND. ARTERY EXPRESSLY DISCLAIMS,
  19. * TO THE FULLEST EXTENT PERMITTED BY LAW, ALL EXPRESS, IMPLIED OR
  20. * STATUTORY OR OTHER WARRANTIES, GUARANTEES OR REPRESENTATIONS,
  21. * INCLUDING BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT.
  23. *
  24. **************************************************************************
  25. */
  26. /* Define to prevent recursive inclusion -------------------------------------*/
  27. #ifndef __AT32F413_ADC_H
  28. #define __AT32F413_ADC_H
  29. #ifdef __cplusplus
  30. extern "C" {
  31. #endif
  32. /* Includes ------------------------------------------------------------------*/
  33. #include "at32f413.h"
  34. /** @addtogroup AT32F413_periph_driver
  35. * @{
  36. */
  37. /** @addtogroup ADC
  38. * @{
  39. */
  40. /** @defgroup ADC_interrupts_definition
  41. * @brief adc interrupt
  42. * @{
  43. */
  44. #define ADC_CCE_INT ((uint32_t)0x00000020) /*!< channels conversion end interrupt */
  45. #define ADC_VMOR_INT ((uint32_t)0x00000040) /*!< voltage monitoring out of range interrupt */
  46. #define ADC_PCCE_INT ((uint32_t)0x00000080) /*!< preempt channels conversion end interrupt */
  47. /**
  48. * @}
  49. */
  50. /** @defgroup ADC_flags_definition
  51. * @brief adc flag
  52. * @{
  53. */
  54. #define ADC_VMOR_FLAG ((uint8_t)0x01) /*!< voltage monitoring out of range flag */
  55. #define ADC_CCE_FLAG ((uint8_t)0x02) /*!< channels conversion end flag */
  56. #define ADC_PCCE_FLAG ((uint8_t)0x04) /*!< preempt channels conversion end flag */
  57. #define ADC_PCCS_FLAG ((uint8_t)0x08) /*!< preempt channel conversion start flag */
  58. #define ADC_OCCS_FLAG ((uint8_t)0x10) /*!< ordinary channel conversion start flag */
  59. /**
  60. * @}
  61. */
  62. /** @defgroup ADC_exported_types
  63. * @{
  64. */
  65. /**
  66. * @brief adc combine mode type(these options are reserved in adc2)
  67. */
  68. typedef enum
  69. {
  70. ADC_INDEPENDENT_MODE = 0x00, /*!< independent mode */
  71. ADC_ORDINARY_SMLT_PREEMPT_SMLT_MODE = 0x01, /*!< combined ordinary simultaneous + preempt simultaneous mode */
  72. ADC_ORDINARY_SMLT_PREEMPT_INTERLTRIG_MODE = 0x02, /*!< combined ordinary simultaneous + preempt interleaved trigger mode */
  73. ADC_ORDINARY_SHORTSHIFT_PREEMPT_SMLT_MODE = 0x03, /*!< combined ordinary short shifting + preempt simultaneous mode */
  74. ADC_ORDINARY_LONGSHIFT_PREEMPT_SMLT_MODE = 0x04, /*!< combined ordinary long shifting + preempt simultaneous mode */
  75. ADC_PREEMPT_SMLT_ONLY_MODE = 0x05, /*!< preempt simultaneous mode only */
  76. ADC_ORDINARY_SMLT_ONLY_MODE = 0x06, /*!< ordinary simultaneous mode only */
  77. ADC_ORDINARY_SHORTSHIFT_ONLY_MODE = 0x07, /*!< ordinary short shifting mode only */
  78. ADC_ORDINARY_LONGSHIFT_ONLY_MODE = 0x08, /*!< slow interleaved mode only */
  79. ADC_PREEMPT_INTERLTRIG_ONLY_MODE = 0x09 /*!< alternate trigger mode only */
  80. } adc_combine_mode_type;
  81. /**
  82. * @brief adc data align type
  83. */
  84. typedef enum
  85. {
  86. ADC_RIGHT_ALIGNMENT = 0x00, /*!< data right alignment */
  87. ADC_LEFT_ALIGNMENT = 0x01 /*!< data left alignment */
  88. } adc_data_align_type;
  89. /**
  90. * @brief adc channel select type
  91. */
  92. typedef enum
  93. {
  94. ADC_CHANNEL_0 = 0x00, /*!< adc channel 0 */
  95. ADC_CHANNEL_1 = 0x01, /*!< adc channel 1 */
  96. ADC_CHANNEL_2 = 0x02, /*!< adc channel 2 */
  97. ADC_CHANNEL_3 = 0x03, /*!< adc channel 3 */
  98. ADC_CHANNEL_4 = 0x04, /*!< adc channel 4 */
  99. ADC_CHANNEL_5 = 0x05, /*!< adc channel 5 */
  100. ADC_CHANNEL_6 = 0x06, /*!< adc channel 6 */
  101. ADC_CHANNEL_7 = 0x07, /*!< adc channel 7 */
  102. ADC_CHANNEL_8 = 0x08, /*!< adc channel 8 */
  103. ADC_CHANNEL_9 = 0x09, /*!< adc channel 9 */
  104. ADC_CHANNEL_10 = 0x0A, /*!< adc channel 10 */
  105. ADC_CHANNEL_11 = 0x0B, /*!< adc channel 11 */
  106. ADC_CHANNEL_12 = 0x0C, /*!< adc channel 12 */
  107. ADC_CHANNEL_13 = 0x0D, /*!< adc channel 13 */
  108. ADC_CHANNEL_14 = 0x0E, /*!< adc channel 14 */
  109. ADC_CHANNEL_15 = 0x0F, /*!< adc channel 15 */
  110. ADC_CHANNEL_16 = 0x10, /*!< adc channel 16 */
  111. ADC_CHANNEL_17 = 0x11 /*!< adc channel 17 */
  112. } adc_channel_select_type;
  113. /**
  114. * @brief adc sampletime select type
  115. */
  116. typedef enum
  117. {
  118. ADC_SAMPLETIME_1_5 = 0x00, /*!< adc sample time 1.5 cycle */
  119. ADC_SAMPLETIME_7_5 = 0x01, /*!< adc sample time 7.5 cycle */
  120. ADC_SAMPLETIME_13_5 = 0x02, /*!< adc sample time 13.5 cycle */
  121. ADC_SAMPLETIME_28_5 = 0x03, /*!< adc sample time 28.5 cycle */
  122. ADC_SAMPLETIME_41_5 = 0x04, /*!< adc sample time 41.5 cycle */
  123. ADC_SAMPLETIME_55_5 = 0x05, /*!< adc sample time 55.5 cycle */
  124. ADC_SAMPLETIME_71_5 = 0x06, /*!< adc sample time 71.5 cycle */
  125. ADC_SAMPLETIME_239_5 = 0x07 /*!< adc sample time 239.5 cycle */
  126. } adc_sampletime_select_type;
  127. /**
  128. * @brief adc ordinary group trigger event select type
  129. */
  130. typedef enum
  131. {
  132. /*adc1 and adc2 ordinary trigger event*/
  133. ADC12_ORDINARY_TRIG_TMR1CH1 = 0x00, /*!< timer1 ch1 event as trigger source of adc1/adc2 ordinary sequence */
  134. ADC12_ORDINARY_TRIG_TMR1CH2 = 0x01, /*!< timer1 ch2 event as trigger source of adc1/adc2 ordinary sequence */
  135. ADC12_ORDINARY_TRIG_TMR1CH3 = 0x02, /*!< timer1 ch3 event as trigger source of adc1/adc2 ordinary sequence */
  136. ADC12_ORDINARY_TRIG_TMR2CH2 = 0x03, /*!< timer2 ch2 event as trigger source of adc1/adc2 ordinary sequence */
  137. ADC12_ORDINARY_TRIG_TMR3TRGOUT = 0x04, /*!< timer3 trgout event as trigger source of adc1/adc2 ordinary sequence */
  138. ADC12_ORDINARY_TRIG_TMR4CH4 = 0x05, /*!< timer4 ch4 event as trigger source of adc1/adc2 ordinary sequence */
  139. ADC12_ORDINARY_TRIG_EXINT11_TMR8TRGOUT = 0x06, /*!< exint line11/timer8 trgout event as trigger source of adc1/adc2 ordinary sequence */
  140. ADC12_ORDINARY_TRIG_SOFTWARE = 0x07, /*!< software(OCSWTRG) control bit as trigger source of adc1/adc2 ordinary sequence */
  141. ADC12_ORDINARY_TRIG_TMR1TRGOUT = 0x0D, /*!< timer1 trgout event as trigger source of adc1/adc2 ordinary sequence */
  142. ADC12_ORDINARY_TRIG_TMR8CH1 = 0x0E, /*!< timer8 ch1 event as trigger source of adc1/adc2 ordinary sequence */
  143. ADC12_ORDINARY_TRIG_TMR8CH2 = 0x0F, /*!< timer8 ch2 event as trigger source of adc1/adc2 ordinary sequence */
  144. } adc_ordinary_trig_select_type;
  145. /**
  146. * @brief adc preempt group trigger event select type
  147. */
  148. typedef enum
  149. {
  150. /*adc1 and adc2 preempt trigger event*/
  151. ADC12_PREEMPT_TRIG_TMR1TRGOUT = 0x00, /*!< timer1 trgout event as trigger source of adc1/adc2 preempt sequence */
  152. ADC12_PREEMPT_TRIG_TMR1CH4 = 0x01, /*!< timer1 ch4 event as trigger source of adc1/adc2 preempt sequence */
  153. ADC12_PREEMPT_TRIG_TMR2TRGOUT = 0x02, /*!< timer2 trgout event as trigger source of adc1/adc2 preempt sequence */
  154. ADC12_PREEMPT_TRIG_TMR2CH1 = 0x03, /*!< timer2 ch1 event as trigger source of adc1/adc2 preempt sequence */
  155. ADC12_PREEMPT_TRIG_TMR3CH4 = 0x04, /*!< timer3 ch4 event as trigger source of adc1/adc2 preempt sequence */
  156. ADC12_PREEMPT_TRIG_TMR4TRGOUT = 0x05, /*!< timer4 trgout event as trigger source of adc1/adc2 preempt sequence */
  157. ADC12_PREEMPT_TRIG_EXINT15_TMR8CH4 = 0x06, /*!< exint line15/timer8 ch4 event as trigger source of adc1/adc2 preempt sequence */
  158. ADC12_PREEMPT_TRIG_SOFTWARE = 0x07, /*!< software(PCSWTRG) control bit as trigger source of adc1/adc2 preempt sequence */
  159. ADC12_PREEMPT_TRIG_TMR1CH1 = 0x0D, /*!< timer1 ch1 event as trigger source of adc1/adc2 preempt sequence */
  160. ADC12_PREEMPT_TRIG_TMR8CH1 = 0x0E, /*!< timer8 ch1 event as trigger source of adc1/adc2 preempt sequence */
  161. ADC12_PREEMPT_TRIG_TMR8TRGOUT = 0x0F, /*!< timer8 trgout event as trigger source of adc1/adc2 preempt sequence */
  162. } adc_preempt_trig_select_type;
  163. /**
  164. * @brief adc preempt channel type
  165. */
  166. typedef enum
  167. {
  168. ADC_PREEMPT_CHANNEL_1 = 0x00, /*!< adc preempt channel 1 */
  169. ADC_PREEMPT_CHANNEL_2 = 0x01, /*!< adc preempt channel 2 */
  170. ADC_PREEMPT_CHANNEL_3 = 0x02, /*!< adc preempt channel 3 */
  171. ADC_PREEMPT_CHANNEL_4 = 0x03 /*!< adc preempt channel 4 */
  172. } adc_preempt_channel_type;
  173. /**
  174. * @brief adc voltage_monitoring type
  175. */
  176. typedef enum
  177. {
  178. ADC_VMONITOR_SINGLE_ORDINARY = 0x00800200, /*!< voltage_monitoring on a single ordinary channel */
  179. ADC_VMONITOR_SINGLE_PREEMPT = 0x00400200, /*!< voltage_monitoring on a single preempt channel */
  180. ADC_VMONITOR_SINGLE_ORDINARY_PREEMPT = 0x00C00200, /*!< voltage_monitoring on a single ordinary or preempt channel */
  181. ADC_VMONITOR_ALL_ORDINARY = 0x00800000, /*!< voltage_monitoring on all ordinary channel */
  182. ADC_VMONITOR_ALL_PREEMPT = 0x00400000, /*!< voltage_monitoring on all preempt channel */
  183. ADC_VMONITOR_ALL_ORDINARY_PREEMPT = 0x00C00000, /*!< voltage_monitoring on all ordinary and preempt channel */
  184. ADC_VMONITOR_NONE = 0x00000000 /*!< no channel guarded by the voltage_monitoring */
  185. } adc_voltage_monitoring_type;
  186. /**
  187. * @brief adc base config type
  188. */
  189. typedef struct
  190. {
  191. confirm_state sequence_mode; /*!< adc sequence mode */
  192. confirm_state repeat_mode; /*!< adc repeat mode */
  193. adc_data_align_type data_align; /*!< adc data alignment */
  194. uint8_t ordinary_channel_length; /*!< adc ordinary channel sequence length*/
  195. } adc_base_config_type;
  196. /**
  197. * @brief type define adc register all
  198. */
  199. typedef struct
  200. {
  201. /**
  202. * @brief adc sts register, offset:0x00
  203. */
  204. union
  205. {
  206. __IO uint32_t sts;
  207. struct
  208. {
  209. __IO uint32_t vmor : 1; /* [0] */
  210. __IO uint32_t cce : 1; /* [1] */
  211. __IO uint32_t pcce : 1; /* [2] */
  212. __IO uint32_t pccs : 1; /* [3] */
  213. __IO uint32_t occs : 1; /* [4] */
  214. __IO uint32_t reserved1 : 27;/* [31:5] */
  215. } sts_bit;
  216. };
  217. /**
  218. * @brief adc ctrl1 register, offset:0x04
  219. */
  220. union
  221. {
  222. __IO uint32_t ctrl1;
  223. struct
  224. {
  225. __IO uint32_t vmcsel : 5; /* [4:0] */
  226. __IO uint32_t cceien : 1; /* [5] */
  227. __IO uint32_t vmorien : 1; /* [6] */
  228. __IO uint32_t pcceien : 1; /* [7] */
  229. __IO uint32_t sqen : 1; /* [8] */
  230. __IO uint32_t vmsgen : 1; /* [9] */
  231. __IO uint32_t pcautoen : 1; /* [10] */
  232. __IO uint32_t ocpen : 1; /* [11] */
  233. __IO uint32_t pcpen : 1; /* [12] */
  234. __IO uint32_t ocpcnt : 3; /* [15:13] */
  235. __IO uint32_t mssel : 4; /* [19:16] */
  236. __IO uint32_t reserved1 : 2; /* [21:20] */
  237. __IO uint32_t pcvmen : 1; /* [22] */
  238. __IO uint32_t ocvmen : 1; /* [23] */
  239. __IO uint32_t reserved2 : 8; /* [31:24] */
  240. } ctrl1_bit;
  241. };
  242. /**
  243. * @brief adc ctrl2 register, offset:0x08
  244. */
  245. union
  246. {
  247. __IO uint32_t ctrl2;
  248. struct
  249. {
  250. __IO uint32_t adcen : 1; /* [0] */
  251. __IO uint32_t rpen : 1; /* [1] */
  252. __IO uint32_t adcal : 1; /* [2] */
  253. __IO uint32_t adcalinit : 1; /* [3] */
  254. __IO uint32_t reserved1 : 4; /* [7:4] */
  255. __IO uint32_t ocdmaen : 1; /* [8] */
  256. __IO uint32_t reserved2 : 2; /* [10:9] */
  257. __IO uint32_t dtalign : 1; /* [11] */
  258. __IO uint32_t pctesel_l : 3; /* [14:12] */
  259. __IO uint32_t pcten : 1; /* [15] */
  260. __IO uint32_t reserved3 : 1; /* [16] */
  261. __IO uint32_t octesel_l : 3; /* [19:17] */
  262. __IO uint32_t octen : 1; /* [20] */
  263. __IO uint32_t pcswtrg : 1; /* [21] */
  264. __IO uint32_t ocswtrg : 1; /* [22] */
  265. __IO uint32_t itsrven : 1; /* [23] */
  266. __IO uint32_t pctesel_h : 1; /* [24] */
  267. __IO uint32_t octesel_h : 1; /* [25] */
  268. __IO uint32_t reserved4 : 6; /* [31:26] */
  269. } ctrl2_bit;
  270. };
  271. /**
  272. * @brief adc spt1 register, offset:0x0C
  273. */
  274. union
  275. {
  276. __IO uint32_t spt1;
  277. struct
  278. {
  279. __IO uint32_t cspt10 : 3; /* [2:0] */
  280. __IO uint32_t cspt11 : 3; /* [5:3] */
  281. __IO uint32_t cspt12 : 3; /* [8:6] */
  282. __IO uint32_t cspt13 : 3; /* [11:9] */
  283. __IO uint32_t cspt14 : 3; /* [14:12] */
  284. __IO uint32_t cspt15 : 3; /* [17:15] */
  285. __IO uint32_t cspt16 : 3; /* [20:18] */
  286. __IO uint32_t cspt17 : 3; /* [23:21] */
  287. __IO uint32_t reserved1 : 8;/* [31:24] */
  288. } spt1_bit;
  289. };
  290. /**
  291. * @brief adc spt2 register, offset:0x10
  292. */
  293. union
  294. {
  295. __IO uint32_t spt2;
  296. struct
  297. {
  298. __IO uint32_t cspt0 : 3;/* [2:0] */
  299. __IO uint32_t cspt1 : 3;/* [5:3] */
  300. __IO uint32_t cspt2 : 3;/* [8:6] */
  301. __IO uint32_t cspt3 : 3;/* [11:9] */
  302. __IO uint32_t cspt4 : 3;/* [14:12] */
  303. __IO uint32_t cspt5 : 3;/* [17:15] */
  304. __IO uint32_t cspt6 : 3;/* [20:18] */
  305. __IO uint32_t cspt7 : 3;/* [23:21] */
  306. __IO uint32_t cspt8 : 3;/* [26:24] */
  307. __IO uint32_t cspt9 : 3;/* [29:27] */
  308. __IO uint32_t reserved1 : 2;/* [31:30] */
  309. } spt2_bit;
  310. };
  311. /**
  312. * @brief adc pcdto1 register, offset:0x14
  313. */
  314. union
  315. {
  316. __IO uint32_t pcdto1;
  317. struct
  318. {
  319. __IO uint32_t pcdto1 : 12; /* [11:0] */
  320. __IO uint32_t reserved1 : 20; /* [31:12] */
  321. } pcdto1_bit;
  322. };
  323. /**
  324. * @brief adc pcdto2 register, offset:0x18
  325. */
  326. union
  327. {
  328. __IO uint32_t pcdto2;
  329. struct
  330. {
  331. __IO uint32_t pcdto2 : 12; /* [11:0] */
  332. __IO uint32_t reserved1 : 20; /* [31:12] */
  333. } pcdto2_bit;
  334. };
  335. /**
  336. * @brief adc pcdto3 register, offset:0x1C
  337. */
  338. union
  339. {
  340. __IO uint32_t pcdto3;
  341. struct
  342. {
  343. __IO uint32_t pcdto3 : 12; /* [11:0] */
  344. __IO uint32_t reserved1 : 20; /* [31:12] */
  345. } pcdto3_bit;
  346. };
  347. /**
  348. * @brief adc pcdto4 register, offset:0x20
  349. */
  350. union
  351. {
  352. __IO uint32_t pcdto4;
  353. struct
  354. {
  355. __IO uint32_t pcdto4 : 12; /* [11:0] */
  356. __IO uint32_t reserved1 : 20; /* [31:12] */
  357. } pcdto4_bit;
  358. };
  359. /**
  360. * @brief adc vmhb register, offset:0x24
  361. */
  362. union
  363. {
  364. __IO uint32_t vmhb;
  365. struct
  366. {
  367. __IO uint32_t vmhb : 12; /* [11:0] */
  368. __IO uint32_t reserved1 : 20; /* [31:12] */
  369. } vmhb_bit;
  370. };
  371. /**
  372. * @brief adc vmlb register, offset:0x28
  373. */
  374. union
  375. {
  376. __IO uint32_t vmlb;
  377. struct
  378. {
  379. __IO uint32_t vmlb : 12; /* [11:0] */
  380. __IO uint32_t reserved1 : 20; /* [31:12] */
  381. } vmlb_bit;
  382. };
  383. /**
  384. * @brief adc osq1 register, offset:0x2C
  385. */
  386. union
  387. {
  388. __IO uint32_t osq1;
  389. struct
  390. {
  391. __IO uint32_t osn13 : 5; /* [4:0] */
  392. __IO uint32_t osn14 : 5; /* [9:5] */
  393. __IO uint32_t osn15 : 5; /* [14:10] */
  394. __IO uint32_t osn16 : 5; /* [19:15] */
  395. __IO uint32_t oclen : 4; /* [23:20] */
  396. __IO uint32_t reserved1 : 8; /* [31:24] */
  397. } osq1_bit;
  398. };
  399. /**
  400. * @brief adc osq2 register, offset:0x30
  401. */
  402. union
  403. {
  404. __IO uint32_t osq2;
  405. struct
  406. {
  407. __IO uint32_t osn7 : 5; /* [4:0] */
  408. __IO uint32_t osn8 : 5; /* [9:5] */
  409. __IO uint32_t osn9 : 5; /* [14:10] */
  410. __IO uint32_t osn10 : 5; /* [19:15] */
  411. __IO uint32_t osn11 : 5; /* [24:20] */
  412. __IO uint32_t osn12 : 5; /* [29:25] */
  413. __IO uint32_t reserved1 : 2; /* [31:30] */
  414. } osq2_bit;
  415. };
  416. /**
  417. * @brief adc osq3 register, offset:0x34
  418. */
  419. union
  420. {
  421. __IO uint32_t osq3;
  422. struct
  423. {
  424. __IO uint32_t osn1 : 5; /* [4:0] */
  425. __IO uint32_t osn2 : 5; /* [9:5] */
  426. __IO uint32_t osn3 : 5; /* [14:10] */
  427. __IO uint32_t osn4 : 5; /* [19:15] */
  428. __IO uint32_t osn5 : 5; /* [24:20] */
  429. __IO uint32_t osn6 : 5; /* [29:25] */
  430. __IO uint32_t reserved1 : 2; /* [31:30] */
  431. } osq3_bit;
  432. };
  433. /**
  434. * @brief adc psq register, offset:0x38
  435. */
  436. union
  437. {
  438. __IO uint32_t psq;
  439. struct
  440. {
  441. __IO uint32_t psn1 : 5; /* [4:0] */
  442. __IO uint32_t psn2 : 5; /* [9:5] */
  443. __IO uint32_t psn3 : 5; /* [14:10] */
  444. __IO uint32_t psn4 : 5; /* [19:15] */
  445. __IO uint32_t pclen : 2; /* [21:20] */
  446. __IO uint32_t reserved1 : 10;/* [31:22] */
  447. } psq_bit;
  448. };
  449. /**
  450. * @brief adc pdt1 register, offset:0x3C
  451. */
  452. union
  453. {
  454. __IO uint32_t pdt1;
  455. struct
  456. {
  457. __IO uint32_t pdt1 : 16; /* [15:0] */
  458. __IO uint32_t reserved1 : 16; /* [31:16] */
  459. } pdt1_bit;
  460. };
  461. /**
  462. * @brief adc pdt2 register, offset:0x40
  463. */
  464. union
  465. {
  466. __IO uint32_t pdt2;
  467. struct
  468. {
  469. __IO uint32_t pdt2 : 16; /* [15:0] */
  470. __IO uint32_t reserved1 : 16; /* [31:16] */
  471. } pdt2_bit;
  472. };
  473. /**
  474. * @brief adc pdt3 register, offset:0x44
  475. */
  476. union
  477. {
  478. __IO uint32_t pdt3;
  479. struct
  480. {
  481. __IO uint32_t pdt3 : 16; /* [15:0] */
  482. __IO uint32_t reserved1 : 16; /* [31:16] */
  483. } pdt3_bit;
  484. };
  485. /**
  486. * @brief adc pdt4 register, offset:0x48
  487. */
  488. union
  489. {
  490. __IO uint32_t pdt4;
  491. struct
  492. {
  493. __IO uint32_t pdt4 : 16; /* [15:0] */
  494. __IO uint32_t reserved1 : 16; /* [31:16] */
  495. } pdt4_bit;
  496. };
  497. /**
  498. * @brief adc odt register, offset:0x4C
  499. */
  500. union
  501. {
  502. __IO uint32_t odt;
  503. struct
  504. {
  505. __IO uint32_t odt : 16; /* [15:0] */
  506. __IO uint32_t adc2odt : 16; /* [31:16] */
  507. } odt_bit;
  508. };
  509. } adc_type;
  510. /**
  511. * @}
  512. */
  513. #define ADC1 ((adc_type *) ADC1_BASE)
  514. #define ADC2 ((adc_type *) ADC2_BASE)
  515. /** @defgroup ADC_exported_functions
  516. * @{
  517. */
  518. void adc_reset(adc_type *adc_x);
  519. void adc_enable(adc_type *adc_x, confirm_state new_state);
  520. void adc_combine_mode_select(adc_combine_mode_type combine_mode);
  521. void adc_base_default_para_init(adc_base_config_type *adc_base_struct);
  522. void adc_base_config(adc_type *adc_x, adc_base_config_type *adc_base_struct);
  523. void adc_dma_mode_enable(adc_type *adc_x, confirm_state new_state);
  524. void adc_interrupt_enable(adc_type *adc_x, uint32_t adc_int, confirm_state new_state);
  525. void adc_calibration_init(adc_type *adc_x);
  526. flag_status adc_calibration_init_status_get(adc_type *adc_x);
  527. void adc_calibration_start(adc_type *adc_x);
  528. flag_status adc_calibration_status_get(adc_type *adc_x);
  529. void adc_voltage_monitor_enable(adc_type *adc_x, adc_voltage_monitoring_type adc_voltage_monitoring);
  530. void adc_voltage_monitor_threshold_value_set(adc_type *adc_x, uint16_t adc_high_threshold, uint16_t adc_low_threshold);
  531. void adc_voltage_monitor_single_channel_select(adc_type *adc_x, adc_channel_select_type adc_channel);
  532. void adc_ordinary_channel_set(adc_type *adc_x, adc_channel_select_type adc_channel, uint8_t adc_sequence, adc_sampletime_select_type adc_sampletime);
  533. void adc_preempt_channel_length_set(adc_type *adc_x, uint8_t adc_channel_lenght);
  534. void adc_preempt_channel_set(adc_type *adc_x, adc_channel_select_type adc_channel, uint8_t adc_sequence, adc_sampletime_select_type adc_sampletime);
  535. void adc_ordinary_conversion_trigger_set(adc_type *adc_x, adc_ordinary_trig_select_type adc_ordinary_trig, confirm_state new_state);
  536. void adc_preempt_conversion_trigger_set(adc_type *adc_x, adc_preempt_trig_select_type adc_preempt_trig, confirm_state new_state);
  537. void adc_preempt_offset_value_set(adc_type *adc_x, adc_preempt_channel_type adc_preempt_channel, uint16_t adc_offset_value);
  538. void adc_ordinary_part_count_set(adc_type *adc_x, uint8_t adc_channel_count);
  539. void adc_ordinary_part_mode_enable(adc_type *adc_x, confirm_state new_state);
  540. void adc_preempt_part_mode_enable(adc_type *adc_x, confirm_state new_state);
  541. void adc_preempt_auto_mode_enable(adc_type *adc_x, confirm_state new_state);
  542. void adc_tempersensor_vintrv_enable(confirm_state new_state);
  543. void adc_ordinary_software_trigger_enable(adc_type *adc_x, confirm_state new_state);
  544. flag_status adc_ordinary_software_trigger_status_get(adc_type *adc_x);
  545. void adc_preempt_software_trigger_enable(adc_type *adc_x, confirm_state new_state);
  546. flag_status adc_preempt_software_trigger_status_get(adc_type *adc_x);
  547. uint16_t adc_ordinary_conversion_data_get(adc_type *adc_x);
  548. uint32_t adc_combine_ordinary_conversion_data_get(void);
  549. uint16_t adc_preempt_conversion_data_get(adc_type *adc_x, adc_preempt_channel_type adc_preempt_channel);
  550. flag_status adc_flag_get(adc_type *adc_x, uint8_t adc_flag);
  551. void adc_flag_clear(adc_type *adc_x, uint32_t adc_flag);
  552. /**
  553. * @}
  554. */
  555. /**
  556. * @}
  557. */
  558. /**
  559. * @}
  560. */
  561. #ifdef __cplusplus
  562. }
  563. #endif
  564. #endif