system_clock.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2011-01-13 weety first version
  9. */
  10. #include <rtthread.h>
  11. #include "at91sam926x.h"
  12. static rt_list_t clocks;
  13. struct clk {
  14. char name[32];
  15. rt_uint32_t rate_hz;
  16. struct clk *parent;
  17. rt_list_t node;
  18. };
  19. static struct clk clk32k = {
  20. "clk32k",
  21. AT91_SLOW_CLOCK,
  22. RT_NULL,
  23. {RT_NULL, RT_NULL},
  24. };
  25. static struct clk main_clk = {
  26. "main",
  27. 0,
  28. RT_NULL,
  29. {RT_NULL, RT_NULL},
  30. };
  31. static struct clk plla = {
  32. "plla",
  33. 0,
  34. RT_NULL,
  35. {RT_NULL, RT_NULL},
  36. };
  37. static struct clk mck = {
  38. "mck",
  39. 0,
  40. RT_NULL,
  41. {RT_NULL, RT_NULL},
  42. };
  43. static struct clk uhpck = {
  44. "uhpck",
  45. 0,
  46. RT_NULL,
  47. {RT_NULL, RT_NULL},
  48. };
  49. static struct clk pllb = {
  50. "pllb",
  51. 0,
  52. &main_clk,
  53. {RT_NULL, RT_NULL},
  54. };
  55. static struct clk udpck = {
  56. "udpck",
  57. 0,
  58. &pllb,
  59. {RT_NULL, RT_NULL},
  60. };
  61. static struct clk *const standard_pmc_clocks[] = {
  62. /* four primary clocks */
  63. &clk32k,
  64. &main_clk,
  65. &plla,
  66. /* MCK */
  67. &mck
  68. };
  69. /* clocks cannot be de-registered no refcounting necessary */
  70. struct clk *clk_get(const char *id)
  71. {
  72. struct clk *clk;
  73. rt_list_t *list;
  74. for (list = (&clocks)->next; list != &clocks; list = list->next)
  75. {
  76. clk = (struct clk *)rt_list_entry(list, struct clk, node);
  77. if (rt_strcmp(id, clk->name) == 0)
  78. return clk;
  79. }
  80. return RT_NULL;
  81. }
  82. rt_uint32_t clk_get_rate(struct clk *clk)
  83. {
  84. rt_uint32_t flags;
  85. rt_uint32_t rate;
  86. for (;;) {
  87. rate = clk->rate_hz;
  88. if (rate || !clk->parent)
  89. break;
  90. clk = clk->parent;
  91. }
  92. return rate;
  93. }
  94. static rt_uint32_t at91_pll_rate(struct clk *pll, rt_uint32_t freq, rt_uint32_t reg)
  95. {
  96. unsigned mul, div;
  97. div = reg & 0xff;
  98. mul = (reg >> 16) & 0x7ff;
  99. if (div && mul) {
  100. freq /= div;
  101. freq *= mul + 1;
  102. } else
  103. freq = 0;
  104. return freq;
  105. }
  106. static unsigned at91_pll_calc(unsigned main_freq, unsigned out_freq)
  107. {
  108. unsigned i, div = 0, mul = 0, diff = 1 << 30;
  109. unsigned ret = (out_freq > 155000000) ? 0xbe00 : 0x3e00;
  110. /* PLL output max 240 MHz (or 180 MHz per errata) */
  111. if (out_freq > 240000000)
  112. goto fail;
  113. for (i = 1; i < 256; i++) {
  114. int diff1;
  115. unsigned input, mul1;
  116. /*
  117. * PLL input between 1MHz and 32MHz per spec, but lower
  118. * frequences seem necessary in some cases so allow 100K.
  119. * Warning: some newer products need 2MHz min.
  120. */
  121. input = main_freq / i;
  122. if (input < 100000)
  123. continue;
  124. if (input > 32000000)
  125. continue;
  126. mul1 = out_freq / input;
  127. if (mul1 > 2048)
  128. continue;
  129. if (mul1 < 2)
  130. goto fail;
  131. diff1 = out_freq - input * mul1;
  132. if (diff1 < 0)
  133. diff1 = -diff1;
  134. if (diff > diff1) {
  135. diff = diff1;
  136. div = i;
  137. mul = mul1;
  138. if (diff == 0)
  139. break;
  140. }
  141. }
  142. if (i == 256 && diff > (out_freq >> 5))
  143. goto fail;
  144. return ret | ((mul - 1) << 16) | div;
  145. fail:
  146. return 0;
  147. }
  148. static rt_uint32_t at91_usb_rate(struct clk *pll, rt_uint32_t freq, rt_uint32_t reg)
  149. {
  150. if (pll == &pllb && (reg & AT91_PMC_USB96M))
  151. return freq / 2;
  152. else
  153. return freq;
  154. }
  155. /* PLLB generated USB full speed clock init */
  156. static void at91_pllb_usbfs_clock_init(rt_uint32_t main_clock)
  157. {
  158. rt_uint32_t at91_pllb_usb_init;
  159. /*
  160. * USB clock init: choose 48 MHz PLLB value,
  161. * disable 48MHz clock during usb peripheral suspend.
  162. *
  163. * REVISIT: assumes MCK doesn't derive from PLLB!
  164. */
  165. uhpck.parent = &pllb;
  166. at91_pllb_usb_init = at91_pll_calc(main_clock, 48000000 * 2) | AT91_PMC_USB96M;
  167. pllb.rate_hz = at91_pll_rate(&pllb, main_clock, at91_pllb_usb_init);
  168. at91_sys_write(AT91_CKGR_PLLBR, 0);
  169. udpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init);
  170. uhpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init);
  171. }
  172. static struct clk *at91_css_to_clk(unsigned long css)
  173. {
  174. switch (css) {
  175. case AT91_PMC_CSS_SLOW:
  176. return &clk32k;
  177. case AT91_PMC_CSS_MAIN:
  178. return &main_clk;
  179. case AT91_PMC_CSS_PLLA:
  180. return &plla;
  181. case AT91_PMC_CSS_PLLB:
  182. return &pllb;
  183. }
  184. return RT_NULL;
  185. }
  186. #define false 0
  187. #define true 1
  188. int at91_clock_init(rt_uint32_t main_clock)
  189. {
  190. unsigned tmp, freq, mckr;
  191. int i;
  192. int pll_overclock = false;
  193. /*
  194. * When the bootloader initialized the main oscillator correctly,
  195. * there's no problem using the cycle counter. But if it didn't,
  196. * or when using oscillator bypass mode, we must be told the speed
  197. * of the main clock.
  198. */
  199. if (!main_clock) {
  200. do {
  201. tmp = at91_sys_read(AT91_CKGR_MCFR);
  202. } while (!(tmp & AT91_PMC_MAINRDY));
  203. main_clock = (tmp & AT91_PMC_MAINF) * (AT91_SLOW_CLOCK / 16);
  204. }
  205. main_clk.rate_hz = main_clock;
  206. /* report if PLLA is more than mildly overclocked */
  207. plla.rate_hz = at91_pll_rate(&plla, main_clock, at91_sys_read(AT91_CKGR_PLLAR));
  208. if (plla.rate_hz > 209000000)
  209. pll_overclock = true;
  210. if (pll_overclock)
  211. ;//rt_kprintf("Clocks: PLLA overclocked, %ld MHz\n", plla.rate_hz / 1000000);
  212. at91_pllb_usbfs_clock_init(main_clock);
  213. /*
  214. * MCK and CPU derive from one of those primary clocks.
  215. * For now, assume this parentage won't change.
  216. */
  217. mckr = at91_sys_read(AT91_PMC_MCKR);
  218. mck.parent = at91_css_to_clk(mckr & AT91_PMC_CSS);
  219. freq = mck.parent->rate_hz;
  220. freq /= (1 << ((mckr & AT91_PMC_PRES) >> 2)); /* prescale */
  221. mck.rate_hz = freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8)); /* mdiv */
  222. /* Register the PMC's standard clocks */
  223. rt_list_init(&clocks);
  224. for (i = 0; i < ARRAY_SIZE(standard_pmc_clocks); i++)
  225. rt_list_insert_after(&clocks, &standard_pmc_clocks[i]->node);
  226. rt_list_insert_after(&clocks, &pllb.node);
  227. rt_list_insert_after(&clocks, &uhpck.node);
  228. rt_list_insert_after(&clocks, &udpck.node);
  229. /* MCK and CPU clock are "always on" */
  230. //clk_enable(&mck);
  231. /*rt_kprintf("Clocks: CPU %u MHz, master %u MHz, main %u.%03u MHz\n",
  232. freq / 1000000, (unsigned) mck.rate_hz / 1000000,
  233. (unsigned) main_clock / 1000000,
  234. ((unsigned) main_clock % 1000000) / 1000);*///cause blocked
  235. return 0;
  236. }
  237. /**
  238. * @brief System Clock Configuration
  239. */
  240. void rt_hw_clock_init(void)
  241. {
  242. at91_clock_init(18432000);
  243. }