drv_rtc.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * Copyright (c) 2020-2021, Bluetrum Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-01-28 greedyhao first version
  9. * 2021-03-19 iysheng modify just set time first power up
  10. * 2021-03-26 iysheng add alarm and 1s interrupt support
  11. */
  12. #include "board.h"
  13. #include <sys/time.h>
  14. #ifdef BSP_USING_ONCHIP_RTC
  15. #if RTTHREAD_VERSION < 40004
  16. #error "RTTHREAD_VERSION is less than 4.0.4"
  17. #endif
  18. //#define DRV_DEBUG
  19. #define LOG_TAG "drv.rtc"
  20. #include <drv_log.h>
  21. static struct rt_device rtc;
  22. /************** HAL Start *******************/
  23. #define IRTC_ENTER_CRITICAL() uint32_t cpu_ie = PICCON & BIT(0); PICCONCLR = BIT(0);
  24. #define IRTC_EXIT_CRITICAL() PICCON |= cpu_ie
  25. rt_uint8_t get_weekday(struct tm *const _tm)
  26. {
  27. rt_uint8_t weekday;
  28. time_t secs = timegm(_tm);
  29. weekday = (secs / 86400 + 4) % 7;
  30. return weekday;
  31. }
  32. void irtc_write(rt_uint32_t cmd)
  33. {
  34. RTCDAT = cmd;
  35. while (RTCCON & RTC_CON_TRANS_DONE);
  36. }
  37. rt_uint8_t irtc_read(void)
  38. {
  39. RTCDAT = 0x00;
  40. while (RTCCON & RTC_CON_TRANS_DONE);
  41. return (rt_uint8_t)RTCDAT;
  42. }
  43. void irtc_time_write(rt_uint32_t cmd, rt_uint32_t dat)
  44. {
  45. IRTC_ENTER_CRITICAL();
  46. RTCCON |= RTC_CON_CHIP_SELECT;
  47. irtc_write(cmd | RTC_WR);
  48. irtc_write((rt_uint8_t)(dat >> 24));
  49. irtc_write((rt_uint8_t)(dat >> 16));
  50. irtc_write((rt_uint8_t)(dat >> 8));
  51. irtc_write((rt_uint8_t)(dat >> 0));
  52. RTCCON &= ~RTC_CON_CHIP_SELECT;
  53. IRTC_EXIT_CRITICAL();
  54. }
  55. rt_uint32_t irtc_time_read(rt_uint32_t cmd)
  56. {
  57. rt_uint32_t rd_val;
  58. IRTC_ENTER_CRITICAL();
  59. RTCCON |= RTC_CON_CHIP_SELECT;
  60. irtc_write(cmd | RTC_RD);
  61. *((rt_uint8_t *)&rd_val + 3) = irtc_read();
  62. *((rt_uint8_t *)&rd_val + 2) = irtc_read();
  63. *((rt_uint8_t *)&rd_val + 1) = irtc_read();
  64. *((rt_uint8_t *)&rd_val + 0) = irtc_read();
  65. RTCCON &= ~RTC_CON_CHIP_SELECT;
  66. IRTC_EXIT_CRITICAL();
  67. return rd_val;
  68. }
  69. void irtc_sfr_write(rt_uint32_t cmd, rt_uint8_t dat)
  70. {
  71. IRTC_ENTER_CRITICAL();
  72. RTCCON |= RTC_CON_CHIP_SELECT;
  73. irtc_write(cmd | RTC_WR);
  74. irtc_write(dat);
  75. RTCCON &= ~RTC_CON_CHIP_SELECT;
  76. IRTC_EXIT_CRITICAL();
  77. }
  78. rt_uint8_t irtc_sfr_read(rt_uint32_t cmd)
  79. {
  80. rt_uint8_t rd_val;
  81. IRTC_ENTER_CRITICAL();
  82. RTCCON |= RTC_CON_CHIP_SELECT;
  83. irtc_write(cmd | RTC_RD);
  84. rd_val = irtc_read();
  85. RTCCON &= ~RTC_CON_CHIP_SELECT;
  86. IRTC_EXIT_CRITICAL();
  87. }
  88. static void _init_rtc_clock(void)
  89. {
  90. rt_uint8_t rtccon0;
  91. rt_uint8_t rtccon2;
  92. rtccon0 = irtc_sfr_read(RTCCON0_CMD);
  93. rtccon2 = irtc_sfr_read(RTCCON2_CMD);
  94. #ifdef RTC_USING_INTERNAL_CLK
  95. rtccon0 &= ~RTC_CON0_XOSC32K_ENABLE;
  96. rtccon0 |= RTC_CON0_INTERNAL_32K;
  97. rtccon2 | RTC_CON2_32K_SELECT;
  98. #else
  99. rtccon0 |= RTC_CON0_XOSC32K_ENABLE;
  100. rtccon0 &= ~RTC_CON0_INTERNAL_32K;
  101. rtccon2 & ~RTC_CON2_32K_SELECT;
  102. #endif
  103. irtc_sfr_write(RTCCON0_CMD, rtccon0);
  104. irtc_sfr_write(RTCCON2_CMD, rtccon2);
  105. }
  106. void hal_rtc_init(void)
  107. {
  108. time_t sec = 0;
  109. struct tm tm_new = {0};
  110. rt_uint8_t temp;
  111. _init_rtc_clock();
  112. temp = irtc_sfr_read(RTCCON0_CMD);
  113. if (temp & RTC_CON0_PWRUP_FIRST) {
  114. temp &= ~RTC_CON0_PWRUP_FIRST;
  115. irtc_sfr_write(RTCCON0_CMD, temp); /* First power on */
  116. tm_new.tm_mday = 29;
  117. tm_new.tm_mon = 1 - 1;
  118. tm_new.tm_year = 2021 - 1900;
  119. sec = timegm(&tm_new);
  120. irtc_time_write(RTCCNT_CMD, sec);
  121. }
  122. #ifdef RT_USING_ALARM
  123. RTCCON |= RTC_CON_ALM_INTERRUPT;
  124. #ifdef RTC_USING_1S_INT
  125. RTCCON |= RTC_CON_1S_INTERRUPT;
  126. #endif
  127. #endif
  128. }
  129. /************** HAL End *******************/
  130. static rt_err_t ab32_rtc_get_secs(void *args)
  131. {
  132. *(rt_uint32_t *)args = irtc_time_read(RTCCNT_CMD);
  133. LOG_D("RTC: get rtc_time %x\n", *(rt_uint32_t *)args);
  134. return RT_EOK;
  135. }
  136. static rt_err_t ab32_rtc_set_secs(void *args)
  137. {
  138. irtc_time_write(RTCCNT_CMD, *(rt_uint32_t *)args);
  139. return RT_EOK;
  140. }
  141. static rt_err_t ab32_rtc_get_alarm(void *args)
  142. {
  143. *(rt_uint32_t *)args = irtc_time_read(RTCALM_CMD);
  144. return RT_EOK;
  145. }
  146. static rt_err_t ab32_rtc_set_alarm(void *args)
  147. {
  148. irtc_time_write(RTCALM_CMD, *(rt_uint32_t *)args);
  149. return RT_EOK;
  150. }
  151. static rt_err_t ab32_rtc_init(void)
  152. {
  153. hal_rtc_init();
  154. return RT_EOK;
  155. }
  156. static const struct rt_rtc_ops ab32_rtc_ops =
  157. {
  158. ab32_rtc_init,
  159. ab32_rtc_get_secs,
  160. ab32_rtc_set_secs,
  161. ab32_rtc_get_alarm,
  162. ab32_rtc_set_alarm,
  163. RT_NULL,
  164. RT_NULL,
  165. };
  166. static rt_rtc_dev_t ab32_rtc_dev;
  167. static int rt_hw_rtc_init(void)
  168. {
  169. rt_err_t result;
  170. ab32_rtc_dev.ops = &ab32_rtc_ops;
  171. result = rt_hw_rtc_register(&ab32_rtc_dev, "rtc", RT_DEVICE_FLAG_RDWR, RT_NULL);
  172. if (result != RT_EOK)
  173. {
  174. LOG_E("rtc register err code: %d", result);
  175. return result;
  176. }
  177. LOG_D("rtc init success");
  178. return RT_EOK;
  179. }
  180. INIT_DEVICE_EXPORT(rt_hw_rtc_init);
  181. #endif /* BSP_USING_ONCHIP_RTC */