clock_config.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * Copyright (c) 2015, Freescale Semiconductor, Inc.
  3. * Copyright 2016-2017 NXP
  4. *
  5. * Redistribution and use in source and binary forms, with or without modification,
  6. * are permitted provided that the following conditions are met:
  7. *
  8. * o Redistributions of source code must retain the above copyright notice, this list
  9. * of conditions and the following disclaimer.
  10. *
  11. * o Redistributions in binary form must reproduce the above copyright notice, this
  12. * list of conditions and the following disclaimer in the documentation and/or
  13. * other materials provided with the distribution.
  14. *
  15. * o Neither the name of the copyright holder nor the names of its
  16. * contributors may be used to endorse or promote products derived from this
  17. * software without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  20. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  21. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  22. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  23. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  24. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  25. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  28. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. */
  30. /*
  31. * How to setup clock using clock driver functions:
  32. *
  33. * 1. CLOCK_SetSimSafeDivs, to make sure core clock, bus clock, flexbus clock
  34. * and flash clock are in allowed range during clock mode switch.
  35. *
  36. * 2. Call CLOCK_Osc0Init to setup OSC clock, if it is used in target mode.
  37. *
  38. * 3. Set MCG configuration, MCG includes three parts: FLL clock, PLL clock and
  39. * internal reference clock(MCGIRCLK). Follow the steps to setup:
  40. *
  41. * 1). Call CLOCK_BootToXxxMode to set MCG to target mode.
  42. *
  43. * 2). If target mode is FBI/BLPI/PBI mode, the MCGIRCLK has been configured
  44. * correctly. For other modes, need to call CLOCK_SetInternalRefClkConfig
  45. * explicitly to setup MCGIRCLK.
  46. *
  47. * 3). Don't need to configure FLL explicitly, because if target mode is FLL
  48. * mode, then FLL has been configured by the function CLOCK_BootToXxxMode,
  49. * if the target mode is not FLL mode, the FLL is disabled.
  50. *
  51. * 4). If target mode is PEE/PBE/PEI/PBI mode, then the related PLL has been
  52. * setup by CLOCK_BootToXxxMode. In FBE/FBI/FEE/FBE mode, the PLL could
  53. * be enabled independently, call CLOCK_EnablePll0 explicitly in this case.
  54. *
  55. * 4. Call CLOCK_SetSimConfig to set the clock configuration in SIM.
  56. */
  57. /* TEXT BELOW IS USED AS SETTING FOR THE CLOCKS TOOL *****************************
  58. !!ClocksProfile
  59. product: Clocks v1.0
  60. processor: MK64FN1M0xxx12
  61. package_id: MK64FN1M0VLL12
  62. mcu_data: ksdk2_0
  63. processor_version: 1.0.1
  64. board: FRDM-K64F
  65. * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR THE CLOCKS TOOL **/
  66. #include "fsl_smc.h"
  67. #include "clock_config.h"
  68. /*******************************************************************************
  69. * Definitions
  70. ******************************************************************************/
  71. #define MCG_PLL_DISABLE 0U /*!< MCGPLLCLK disabled */
  72. #define OSC_CAP0P 0U /*!< Oscillator 0pF capacitor load */
  73. #define OSC_ER_CLK_DISABLE 0U /*!< Disable external reference clock */
  74. #define SIM_OSC32KSEL_RTC32KCLK_CLK 2U /*!< OSC32KSEL select: RTC32KCLK clock (32.768kHz) */
  75. #define SIM_PLLFLLSEL_IRC48MCLK_CLK 3U /*!< PLLFLL select: IRC48MCLK clock */
  76. #define SIM_PLLFLLSEL_MCGPLLCLK_CLK 1U /*!< PLLFLL select: MCGPLLCLK clock */
  77. /*******************************************************************************
  78. * Variables
  79. ******************************************************************************/
  80. /* System clock frequency. */
  81. extern uint32_t SystemCoreClock;
  82. /*******************************************************************************
  83. * Code
  84. ******************************************************************************/
  85. /*FUNCTION**********************************************************************
  86. *
  87. * Function Name : CLOCK_CONFIG_SetFllExtRefDiv
  88. * Description : Configure FLL external reference divider (FRDIV).
  89. * Param frdiv : The value to set FRDIV.
  90. *
  91. *END**************************************************************************/
  92. static void CLOCK_CONFIG_SetFllExtRefDiv(uint8_t frdiv)
  93. {
  94. MCG->C1 = ((MCG->C1 & ~MCG_C1_FRDIV_MASK) | MCG_C1_FRDIV(frdiv));
  95. }
  96. /*******************************************************************************
  97. ********************** Configuration BOARD_BootClockRUN ***********************
  98. ******************************************************************************/
  99. /* TEXT BELOW IS USED AS SETTING FOR THE CLOCKS TOOL *****************************
  100. !!Configuration
  101. name: BOARD_BootClockRUN
  102. outputs:
  103. - {id: Bus_clock.outFreq, value: 60 MHz}
  104. - {id: Core_clock.outFreq, value: 120 MHz, locked: true, accuracy: '0.001'}
  105. - {id: Flash_clock.outFreq, value: 24 MHz}
  106. - {id: FlexBus_clock.outFreq, value: 40 MHz}
  107. - {id: LPO_clock.outFreq, value: 1 kHz}
  108. - {id: MCGFFCLK.outFreq, value: 1.5625 MHz}
  109. - {id: MCGIRCLK.outFreq, value: 32.768 kHz}
  110. - {id: OSCERCLK.outFreq, value: 50 MHz}
  111. - {id: PLLFLLCLK.outFreq, value: 120 MHz}
  112. - {id: System_clock.outFreq, value: 120 MHz}
  113. settings:
  114. - {id: MCGMode, value: PEE}
  115. - {id: MCG.FCRDIV.scale, value: '1', locked: true}
  116. - {id: MCG.FRDIV.scale, value: '32'}
  117. - {id: MCG.IREFS.sel, value: MCG.FRDIV}
  118. - {id: MCG.PLLS.sel, value: MCG.PLL}
  119. - {id: MCG.PRDIV.scale, value: '20', locked: true}
  120. - {id: MCG.VDIV.scale, value: '48', locked: true}
  121. - {id: MCG_C1_IRCLKEN_CFG, value: Enabled}
  122. - {id: MCG_C2_RANGE0_CFG, value: Very_high}
  123. - {id: MCG_C2_RANGE0_FRDIV_CFG, value: Very_high}
  124. - {id: OSC_CR_ERCLKEN_CFG, value: Enabled}
  125. - {id: RTCCLKOUTConfig, value: 'yes'}
  126. - {id: RTC_CR_OSCE_CFG, value: Enabled}
  127. - {id: RTC_CR_OSC_CAP_LOAD_CFG, value: SC10PF}
  128. - {id: SIM.OSC32KSEL.sel, value: RTC.RTC32KCLK}
  129. - {id: SIM.OUTDIV2.scale, value: '2'}
  130. - {id: SIM.OUTDIV3.scale, value: '3'}
  131. - {id: SIM.OUTDIV4.scale, value: '5'}
  132. - {id: SIM.PLLFLLSEL.sel, value: MCG.MCGPLLCLK}
  133. - {id: SIM.RTCCLKOUTSEL.sel, value: RTC.RTC32KCLK}
  134. - {id: SIM.SDHCSRCSEL.sel, value: OSC.OSCERCLK}
  135. - {id: SIM.TIMESRCSEL.sel, value: OSC.OSCERCLK}
  136. - {id: SIM.USBDIV.scale, value: '5'}
  137. - {id: SIM.USBFRAC.scale, value: '2'}
  138. - {id: SIM.USBSRCSEL.sel, value: SIM.USBDIV}
  139. sources:
  140. - {id: OSC.OSC.outFreq, value: 50 MHz, enabled: true}
  141. * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR THE CLOCKS TOOL **/
  142. /*******************************************************************************
  143. * Variables for BOARD_BootClockRUN configuration
  144. ******************************************************************************/
  145. const mcg_config_t mcgConfig_BOARD_BootClockRUN =
  146. {
  147. .mcgMode = kMCG_ModePEE, /* PEE - PLL Engaged External */
  148. .irclkEnableMode = kMCG_IrclkEnable, /* MCGIRCLK enabled, MCGIRCLK disabled in STOP mode */
  149. .ircs = kMCG_IrcSlow, /* Slow internal reference clock selected */
  150. .fcrdiv = 0x0U, /* Fast IRC divider: divided by 1 */
  151. .frdiv = 0x0U, /* FLL reference clock divider: divided by 32 */
  152. .drs = kMCG_DrsLow, /* Low frequency range */
  153. .dmx32 = kMCG_Dmx32Default, /* DCO has a default range of 25% */
  154. .oscsel = kMCG_OscselOsc, /* Selects System Oscillator (OSCCLK) */
  155. .pll0Config =
  156. {
  157. .enableMode = MCG_PLL_DISABLE, /* MCGPLLCLK disabled */
  158. .prdiv = 0x13U, /* PLL Reference divider: divided by 20 */
  159. .vdiv = 0x18U, /* VCO divider: multiplied by 48 */
  160. },
  161. };
  162. const sim_clock_config_t simConfig_BOARD_BootClockRUN =
  163. {
  164. .pllFllSel = SIM_PLLFLLSEL_MCGPLLCLK_CLK, /* PLLFLL select: MCGPLLCLK clock */
  165. .er32kSrc = SIM_OSC32KSEL_RTC32KCLK_CLK, /* OSC32KSEL select: RTC32KCLK clock (32.768kHz) */
  166. .clkdiv1 = 0x1240000U, /* SIM_CLKDIV1 - OUTDIV1: /1, OUTDIV2: /2, OUTDIV3: /3, OUTDIV4: /5 */
  167. };
  168. const osc_config_t oscConfig_BOARD_BootClockRUN =
  169. {
  170. .freq = 50000000U, /* Oscillator frequency: 50000000Hz */
  171. .capLoad = (OSC_CAP0P), /* Oscillator capacity load: 0pF */
  172. .workMode = kOSC_ModeExt, /* Use external clock */
  173. .oscerConfig =
  174. {
  175. .enableMode = kOSC_ErClkEnable, /* Enable external reference clock, disable external reference clock in STOP mode */
  176. }
  177. };
  178. /*******************************************************************************
  179. * Code for BOARD_BootClockRUN configuration
  180. ******************************************************************************/
  181. void BOARD_BootClockRUN(void)
  182. {
  183. /* Set the system clock dividers in SIM to safe value. */
  184. CLOCK_SetSimSafeDivs();
  185. /* Initializes OSC0 according to board configuration. */
  186. CLOCK_InitOsc0(&oscConfig_BOARD_BootClockRUN);
  187. CLOCK_SetXtal0Freq(oscConfig_BOARD_BootClockRUN.freq);
  188. /* Configure the Internal Reference clock (MCGIRCLK). */
  189. CLOCK_SetInternalRefClkConfig(mcgConfig_BOARD_BootClockRUN.irclkEnableMode,
  190. mcgConfig_BOARD_BootClockRUN.ircs,
  191. mcgConfig_BOARD_BootClockRUN.fcrdiv);
  192. /* Configure FLL external reference divider (FRDIV). */
  193. CLOCK_CONFIG_SetFllExtRefDiv(mcgConfig_BOARD_BootClockRUN.frdiv);
  194. /* Set MCG to PEE mode. */
  195. CLOCK_BootToPeeMode(mcgConfig_BOARD_BootClockRUN.oscsel,
  196. kMCG_PllClkSelPll0,
  197. &mcgConfig_BOARD_BootClockRUN.pll0Config);
  198. /* Set the clock configuration in SIM module. */
  199. CLOCK_SetSimConfig(&simConfig_BOARD_BootClockRUN);
  200. /* Set SystemCoreClock variable. */
  201. SystemCoreClock = BOARD_BOOTCLOCKRUN_CORE_CLOCK;
  202. }
  203. /*******************************************************************************
  204. ********************* Configuration BOARD_BootClockVLPR ***********************
  205. ******************************************************************************/
  206. /* TEXT BELOW IS USED AS SETTING FOR THE CLOCKS TOOL *****************************
  207. !!Configuration
  208. name: BOARD_BootClockVLPR
  209. outputs:
  210. - {id: Bus_clock.outFreq, value: 4 MHz}
  211. - {id: Core_clock.outFreq, value: 4 MHz, locked: true, accuracy: '0.001'}
  212. - {id: Flash_clock.outFreq, value: 800 kHz}
  213. - {id: FlexBus_clock.outFreq, value: 4 MHz}
  214. - {id: LPO_clock.outFreq, value: 1 kHz}
  215. - {id: MCGIRCLK.outFreq, value: 4 MHz}
  216. - {id: System_clock.outFreq, value: 4 MHz}
  217. settings:
  218. - {id: MCGMode, value: BLPI}
  219. - {id: powerMode, value: VLPR}
  220. - {id: MCG.CLKS.sel, value: MCG.IRCS}
  221. - {id: MCG.FCRDIV.scale, value: '1'}
  222. - {id: MCG.FRDIV.scale, value: '32'}
  223. - {id: MCG.IRCS.sel, value: MCG.FCRDIV}
  224. - {id: MCG_C1_IRCLKEN_CFG, value: Enabled}
  225. - {id: MCG_C2_RANGE0_CFG, value: Very_high}
  226. - {id: MCG_C2_RANGE0_FRDIV_CFG, value: Very_high}
  227. - {id: RTC_CR_OSCE_CFG, value: Enabled}
  228. - {id: RTC_CR_OSC_CAP_LOAD_CFG, value: SC10PF}
  229. - {id: SIM.OSC32KSEL.sel, value: RTC.RTC32KCLK}
  230. - {id: SIM.OUTDIV3.scale, value: '1'}
  231. - {id: SIM.OUTDIV4.scale, value: '5'}
  232. - {id: SIM.PLLFLLSEL.sel, value: IRC48M.IRC48MCLK}
  233. - {id: SIM.RTCCLKOUTSEL.sel, value: RTC.RTC32KCLK}
  234. sources:
  235. - {id: OSC.OSC.outFreq, value: 50 MHz}
  236. * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR THE CLOCKS TOOL **/
  237. /*******************************************************************************
  238. * Variables for BOARD_BootClockVLPR configuration
  239. ******************************************************************************/
  240. const mcg_config_t mcgConfig_BOARD_BootClockVLPR =
  241. {
  242. .mcgMode = kMCG_ModeBLPI, /* BLPI - Bypassed Low Power Internal */
  243. .irclkEnableMode = kMCG_IrclkEnable, /* MCGIRCLK enabled, MCGIRCLK disabled in STOP mode */
  244. .ircs = kMCG_IrcFast, /* Fast internal reference clock selected */
  245. .fcrdiv = 0x0U, /* Fast IRC divider: divided by 1 */
  246. .frdiv = 0x0U, /* FLL reference clock divider: divided by 32 */
  247. .drs = kMCG_DrsLow, /* Low frequency range */
  248. .dmx32 = kMCG_Dmx32Default, /* DCO has a default range of 25% */
  249. .oscsel = kMCG_OscselOsc, /* Selects System Oscillator (OSCCLK) */
  250. .pll0Config =
  251. {
  252. .enableMode = MCG_PLL_DISABLE, /* MCGPLLCLK disabled */
  253. .prdiv = 0x0U, /* PLL Reference divider: divided by 1 */
  254. .vdiv = 0x0U, /* VCO divider: multiplied by 24 */
  255. },
  256. };
  257. const sim_clock_config_t simConfig_BOARD_BootClockVLPR =
  258. {
  259. .pllFllSel = SIM_PLLFLLSEL_IRC48MCLK_CLK, /* PLLFLL select: IRC48MCLK clock */
  260. .er32kSrc = SIM_OSC32KSEL_RTC32KCLK_CLK, /* OSC32KSEL select: RTC32KCLK clock (32.768kHz) */
  261. .clkdiv1 = 0x40000U, /* SIM_CLKDIV1 - OUTDIV1: /1, OUTDIV2: /1, OUTDIV3: /1, OUTDIV4: /5 */
  262. };
  263. const osc_config_t oscConfig_BOARD_BootClockVLPR =
  264. {
  265. .freq = 0U, /* Oscillator frequency: 0Hz */
  266. .capLoad = (OSC_CAP0P), /* Oscillator capacity load: 0pF */
  267. .workMode = kOSC_ModeExt, /* Use external clock */
  268. .oscerConfig =
  269. {
  270. .enableMode = OSC_ER_CLK_DISABLE, /* Disable external reference clock */
  271. }
  272. };
  273. /*******************************************************************************
  274. * Code for BOARD_BootClockVLPR configuration
  275. ******************************************************************************/
  276. void BOARD_BootClockVLPR(void)
  277. {
  278. /* Set the system clock dividers in SIM to safe value. */
  279. CLOCK_SetSimSafeDivs();
  280. /* Set MCG to BLPI mode. */
  281. CLOCK_BootToBlpiMode(mcgConfig_BOARD_BootClockVLPR.fcrdiv,
  282. mcgConfig_BOARD_BootClockVLPR.ircs,
  283. mcgConfig_BOARD_BootClockVLPR.irclkEnableMode);
  284. /* Set the clock configuration in SIM module. */
  285. CLOCK_SetSimConfig(&simConfig_BOARD_BootClockVLPR);
  286. /* Set VLPR power mode. */
  287. SMC_SetPowerModeProtection(SMC, kSMC_AllowPowerModeAll);
  288. #if (defined(FSL_FEATURE_SMC_HAS_LPWUI) && FSL_FEATURE_SMC_HAS_LPWUI)
  289. SMC_SetPowerModeVlpr(SMC, false);
  290. #else
  291. SMC_SetPowerModeVlpr(SMC);
  292. #endif
  293. while (SMC_GetPowerModeState(SMC) != kSMC_PowerStateVlpr)
  294. {
  295. }
  296. /* Set SystemCoreClock variable. */
  297. SystemCoreClock = BOARD_BOOTCLOCKVLPR_CORE_CLOCK;
  298. }