fsl_sysmpu.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * Copyright (c) 2015 - 2016, Freescale Semiconductor, Inc.
  3. * Copyright 2016-2017 NXP
  4. *
  5. * Redistribution and use in source and binary forms, with or without modification,
  6. * are permitted provided that the following conditions are met:
  7. *
  8. * o Redistributions of source code must retain the above copyright notice, this list
  9. * of conditions and the following disclaimer.
  10. *
  11. * o Redistributions in binary form must reproduce the above copyright notice, this
  12. * list of conditions and the following disclaimer in the documentation and/or
  13. * other materials provided with the distribution.
  14. *
  15. * o Neither the name of the copyright holder nor the names of its
  16. * contributors may be used to endorse or promote products derived from this
  17. * software without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  20. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  21. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  22. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  23. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  24. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  25. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  28. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. */
  30. #include "fsl_sysmpu.h"
  31. /*******************************************************************************
  32. * Variables
  33. ******************************************************************************/
  34. #if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
  35. const clock_ip_name_t g_sysmpuClock[FSL_FEATURE_SOC_SYSMPU_COUNT] = SYSMPU_CLOCKS;
  36. #endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
  37. /*******************************************************************************
  38. * Codes
  39. ******************************************************************************/
  40. void SYSMPU_Init(SYSMPU_Type *base, const sysmpu_config_t *config)
  41. {
  42. assert(config);
  43. uint8_t count;
  44. #if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
  45. /* Un-gate SYSMPU clock */
  46. CLOCK_EnableClock(g_sysmpuClock[0]);
  47. #endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
  48. /* Initializes the regions. */
  49. for (count = 1; count < FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT; count++)
  50. {
  51. base->WORD[count][3] = 0; /* VLD/VID+PID. */
  52. base->WORD[count][0] = 0; /* Start address. */
  53. base->WORD[count][1] = 0; /* End address. */
  54. base->WORD[count][2] = 0; /* Access rights. */
  55. base->RGDAAC[count] = 0; /* Alternate access rights. */
  56. }
  57. /* SYSMPU configure. */
  58. while (config)
  59. {
  60. SYSMPU_SetRegionConfig(base, &(config->regionConfig));
  61. config = config->next;
  62. }
  63. /* Enable SYSMPU. */
  64. SYSMPU_Enable(base, true);
  65. }
  66. void SYSMPU_Deinit(SYSMPU_Type *base)
  67. {
  68. /* Disable SYSMPU. */
  69. SYSMPU_Enable(base, false);
  70. #if !(defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL)
  71. /* Gate the clock. */
  72. CLOCK_DisableClock(g_sysmpuClock[0]);
  73. #endif /* FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL */
  74. }
  75. void SYSMPU_GetHardwareInfo(SYSMPU_Type *base, sysmpu_hardware_info_t *hardwareInform)
  76. {
  77. assert(hardwareInform);
  78. uint32_t cesReg = base->CESR;
  79. hardwareInform->hardwareRevisionLevel = (cesReg & SYSMPU_CESR_HRL_MASK) >> SYSMPU_CESR_HRL_SHIFT;
  80. hardwareInform->slavePortsNumbers = (cesReg & SYSMPU_CESR_NSP_MASK) >> SYSMPU_CESR_NSP_SHIFT;
  81. hardwareInform->regionsNumbers = (sysmpu_region_total_num_t)((cesReg & SYSMPU_CESR_NRGD_MASK) >> SYSMPU_CESR_NRGD_SHIFT);
  82. }
  83. void SYSMPU_SetRegionConfig(SYSMPU_Type *base, const sysmpu_region_config_t *regionConfig)
  84. {
  85. assert(regionConfig);
  86. assert(regionConfig->regionNum < FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT);
  87. uint32_t wordReg = 0;
  88. uint8_t msPortNum;
  89. uint8_t regNumber = regionConfig->regionNum;
  90. /* The start and end address of the region descriptor. */
  91. base->WORD[regNumber][0] = regionConfig->startAddress;
  92. base->WORD[regNumber][1] = regionConfig->endAddress;
  93. /* Set the privilege rights for master 0 ~ master 3. */
  94. for (msPortNum = 0; msPortNum < SYSMPU_MASTER_RWATTRIBUTE_START_PORT; msPortNum++)
  95. {
  96. wordReg |= SYSMPU_REGION_RWXRIGHTS_MASTER(
  97. msPortNum, (((uint32_t)regionConfig->accessRights1[msPortNum].superAccessRights << 3U) |
  98. (uint32_t)regionConfig->accessRights1[msPortNum].userAccessRights));
  99. #if FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER
  100. wordReg |=
  101. SYSMPU_REGION_RWXRIGHTS_MASTER_PE(msPortNum, regionConfig->accessRights1[msPortNum].processIdentifierEnable);
  102. #endif /* FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER */
  103. }
  104. #if FSL_FEATURE_SYSMPU_MASTER_COUNT > SYSMPU_MASTER_RWATTRIBUTE_START_PORT
  105. /* Set the normal read write rights for master 4 ~ master 7. */
  106. for (msPortNum = SYSMPU_MASTER_RWATTRIBUTE_START_PORT; msPortNum < FSL_FEATURE_SYSMPU_MASTER_COUNT;
  107. msPortNum++)
  108. {
  109. wordReg |= SYSMPU_REGION_RWRIGHTS_MASTER(msPortNum,
  110. ((uint32_t)regionConfig->accessRights2[msPortNum - SYSMPU_MASTER_RWATTRIBUTE_START_PORT].readEnable << 1U |
  111. (uint32_t)regionConfig->accessRights2[msPortNum - SYSMPU_MASTER_RWATTRIBUTE_START_PORT].writeEnable));
  112. }
  113. #endif /* FSL_FEATURE_SYSMPU_MASTER_COUNT > SYSMPU_MASTER_RWATTRIBUTE_START_PORT */
  114. /* Set region descriptor access rights. */
  115. base->WORD[regNumber][2] = wordReg;
  116. wordReg = SYSMPU_WORD_VLD(1);
  117. #if FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER
  118. wordReg |= SYSMPU_WORD_PID(regionConfig->processIdentifier) | SYSMPU_WORD_PIDMASK(regionConfig->processIdMask);
  119. #endif /* FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER */
  120. base->WORD[regNumber][3] = wordReg;
  121. }
  122. void SYSMPU_SetRegionAddr(SYSMPU_Type *base, uint32_t regionNum, uint32_t startAddr, uint32_t endAddr)
  123. {
  124. assert(regionNum < FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT);
  125. base->WORD[regionNum][0] = startAddr;
  126. base->WORD[regionNum][1] = endAddr;
  127. }
  128. void SYSMPU_SetRegionRwxMasterAccessRights(SYSMPU_Type *base,
  129. uint32_t regionNum,
  130. uint32_t masterNum,
  131. const sysmpu_rwxrights_master_access_control_t *accessRights)
  132. {
  133. assert(accessRights);
  134. assert(regionNum < FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT);
  135. assert(masterNum < SYSMPU_MASTER_RWATTRIBUTE_START_PORT);
  136. uint32_t mask = SYSMPU_REGION_RWXRIGHTS_MASTER_MASK(masterNum);
  137. uint32_t right = base->RGDAAC[regionNum];
  138. #if FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER
  139. mask |= SYSMPU_REGION_RWXRIGHTS_MASTER_PE_MASK(masterNum);
  140. #endif
  141. /* Build rights control value. */
  142. right &= ~mask;
  143. right |= SYSMPU_REGION_RWXRIGHTS_MASTER(
  144. masterNum, ((uint32_t)(accessRights->superAccessRights << 3U) | accessRights->userAccessRights));
  145. #if FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER
  146. right |= SYSMPU_REGION_RWXRIGHTS_MASTER_PE(masterNum, accessRights->processIdentifierEnable);
  147. #endif /* FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER */
  148. /* Set low master region access rights. */
  149. base->RGDAAC[regionNum] = right;
  150. }
  151. #if FSL_FEATURE_SYSMPU_MASTER_COUNT > 4
  152. void SYSMPU_SetRegionRwMasterAccessRights(SYSMPU_Type *base,
  153. uint32_t regionNum,
  154. uint32_t masterNum,
  155. const sysmpu_rwrights_master_access_control_t *accessRights)
  156. {
  157. assert(accessRights);
  158. assert(regionNum < FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT);
  159. assert(masterNum >= SYSMPU_MASTER_RWATTRIBUTE_START_PORT);
  160. assert(masterNum <= (FSL_FEATURE_SYSMPU_MASTER_COUNT - 1));
  161. uint32_t mask = SYSMPU_REGION_RWRIGHTS_MASTER_MASK(masterNum);
  162. uint32_t right = base->RGDAAC[regionNum];
  163. /* Build rights control value. */
  164. right &= ~mask;
  165. right |=
  166. SYSMPU_REGION_RWRIGHTS_MASTER(masterNum, (((uint32_t)accessRights->readEnable << 1U) | accessRights->writeEnable));
  167. /* Set low master region access rights. */
  168. base->RGDAAC[regionNum] = right;
  169. }
  170. #endif /* FSL_FEATURE_SYSMPU_MASTER_COUNT > 4 */
  171. bool SYSMPU_GetSlavePortErrorStatus(SYSMPU_Type *base, sysmpu_slave_t slaveNum)
  172. {
  173. uint8_t sperr;
  174. sperr = ((base->CESR & SYSMPU_CESR_SPERR_MASK) >> SYSMPU_CESR_SPERR_SHIFT) & (0x1U << (FSL_FEATURE_SYSMPU_SLAVE_COUNT - slaveNum - 1));
  175. return (sperr != 0) ? true : false;
  176. }
  177. void SYSMPU_GetDetailErrorAccessInfo(SYSMPU_Type *base, sysmpu_slave_t slaveNum, sysmpu_access_err_info_t *errInform)
  178. {
  179. assert(errInform);
  180. uint16_t value;
  181. uint32_t cesReg;
  182. /* Error address. */
  183. errInform->address = base->SP[slaveNum].EAR;
  184. /* Error detail information. */
  185. value = (base->SP[slaveNum].EDR & SYSMPU_EDR_EACD_MASK) >> SYSMPU_EDR_EACD_SHIFT;
  186. if (!value)
  187. {
  188. errInform->accessControl = kSYSMPU_NoRegionHit;
  189. }
  190. else if (!(value & (uint16_t)(value - 1)))
  191. {
  192. errInform->accessControl = kSYSMPU_NoneOverlappRegion;
  193. }
  194. else
  195. {
  196. errInform->accessControl = kSYSMPU_OverlappRegion;
  197. }
  198. value = base->SP[slaveNum].EDR;
  199. errInform->master = (uint32_t)((value & SYSMPU_EDR_EMN_MASK) >> SYSMPU_EDR_EMN_SHIFT);
  200. errInform->attributes = (sysmpu_err_attributes_t)((value & SYSMPU_EDR_EATTR_MASK) >> SYSMPU_EDR_EATTR_SHIFT);
  201. errInform->accessType = (sysmpu_err_access_type_t)((value & SYSMPU_EDR_ERW_MASK) >> SYSMPU_EDR_ERW_SHIFT);
  202. #if FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER
  203. errInform->processorIdentification = (uint8_t)((value & SYSMPU_EDR_EPID_MASK) >> SYSMPU_EDR_EPID_SHIFT);
  204. #endif
  205. /* Clears error slave port bit. */
  206. cesReg = (base->CESR & ~SYSMPU_CESR_SPERR_MASK) | ((0x1U << (FSL_FEATURE_SYSMPU_SLAVE_COUNT - slaveNum - 1)) << SYSMPU_CESR_SPERR_SHIFT);
  207. base->CESR = cesReg;
  208. }