ft32f0xx_dma.h 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /**
  2. ******************************************************************************
  3. * @file ft32f0xx_dma.h
  4. * @author FMD AE
  5. * @brief This file contains all the functions prototypes for the DMA firmware
  6. * library.
  7. * @version V1.0.0
  8. * @data 2021-07-01
  9. ******************************************************************************
  10. */
  11. /* Define to prevent recursive inclusion -------------------------------------*/
  12. #ifndef __FT32F0XX_DMA_H
  13. #define __FT32F0XX_DMA_H
  14. #ifdef __cplusplus
  15. extern "C" {
  16. #endif
  17. /* Includes ------------------------------------------------------------------*/
  18. #include "ft32f0xx.h"
  19. /** @addtogroup DMA
  20. * @{
  21. */
  22. /* Exported types ------------------------------------------------------------*/
  23. /**
  24. * @brief DMA Init structures definition
  25. */
  26. typedef struct
  27. {
  28. uint32_t DMA_PeripheralBaseAddr; /*!< Specifies the peripheral base address for DMAy Channelx. */
  29. uint32_t DMA_MemoryBaseAddr; /*!< Specifies the memory base address for DMAy Channelx. */
  30. uint32_t DMA_DIR; /*!< Specifies if the peripheral is the source or destination.
  31. This parameter can be a value of @ref DMA_data_transfer_direction */
  32. uint32_t DMA_BufferSize; /*!< Specifies the buffer size, in data unit, of the specified Channel.
  33. The data unit is equal to the configuration set in DMA_PeripheralDataSize
  34. or DMA_MemoryDataSize members depending in the transfer direction */
  35. uint32_t DMA_PeripheralInc; /*!< Specifies whether the Peripheral address register is incremented or not.
  36. This parameter can be a value of @ref DMA_peripheral_incremented_mode */
  37. uint32_t DMA_MemoryInc; /*!< Specifies whether the memory address register is incremented or not.
  38. This parameter can be a value of @ref DMA_memory_incremented_mode */
  39. uint32_t DMA_PeripheralDataSize; /*!< Specifies the Peripheral data width.
  40. This parameter can be a value of @ref DMA_peripheral_data_size */
  41. uint32_t DMA_MemoryDataSize; /*!< Specifies the Memory data width.
  42. This parameter can be a value of @ref DMA_memory_data_size */
  43. uint32_t DMA_Mode; /*!< Specifies the operation mode of the DMAy Channelx.
  44. This parameter can be a value of @ref DMA_circular_normal_mode
  45. @note: The circular buffer mode cannot be used if the memory-to-memory
  46. data transfer is configured on the selected Channel */
  47. uint32_t DMA_Priority; /*!< Specifies the software priority for the DMAy Channelx.
  48. This parameter can be a value of @ref DMA_priority_level */
  49. uint32_t DMA_M2M; /*!< Specifies if the DMAy Channelx will be used in memory-to-memory transfer.
  50. This parameter can be a value of @ref DMA_memory_to_memory */
  51. }DMA_InitTypeDef;
  52. /* Exported constants --------------------------------------------------------*/
  53. /** @defgroup DMA_Exported_Constants
  54. * @{
  55. */
  56. #define IS_DMA_ALL_PERIPH(PERIPH) (((PERIPH) == DMA1_Channel1) || \
  57. ((PERIPH) == DMA1_Channel2) || \
  58. ((PERIPH) == DMA1_Channel3) || \
  59. ((PERIPH) == DMA1_Channel4) || \
  60. ((PERIPH) == DMA1_Channel5) || \
  61. ((PERIPH) == DMA1_Channel6) || \
  62. ((PERIPH) == DMA1_Channel7) || \
  63. ((PERIPH) == DMA2_Channel1) || \
  64. ((PERIPH) == DMA2_Channel2) || \
  65. ((PERIPH) == DMA2_Channel3) || \
  66. ((PERIPH) == DMA2_Channel4) || \
  67. ((PERIPH) == DMA2_Channel5))
  68. /** @defgroup DMA_data_transfer_direction
  69. * @{
  70. */
  71. #define DMA_DIR_PeripheralSRC ((uint32_t)0x00000000)
  72. #define DMA_DIR_PeripheralDST DMA_CCR_DIR
  73. #define IS_DMA_DIR(DIR) (((DIR) == DMA_DIR_PeripheralSRC) || \
  74. ((DIR) == DMA_DIR_PeripheralDST))
  75. /**
  76. * @}
  77. */
  78. /** @defgroup DMA_peripheral_incremented_mode
  79. * @{
  80. */
  81. #define DMA_PeripheralInc_Disable ((uint32_t)0x00000000)
  82. #define DMA_PeripheralInc_Enable DMA_CCR_PINC
  83. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PeripheralInc_Disable) || \
  84. ((STATE) == DMA_PeripheralInc_Enable))
  85. /**
  86. * @}
  87. */
  88. /** @defgroup DMA_memory_incremented_mode
  89. * @{
  90. */
  91. #define DMA_MemoryInc_Disable ((uint32_t)0x00000000)
  92. #define DMA_MemoryInc_Enable DMA_CCR_MINC
  93. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MemoryInc_Disable) || \
  94. ((STATE) == DMA_MemoryInc_Enable))
  95. /**
  96. * @}
  97. */
  98. /** @defgroup DMA_peripheral_data_size
  99. * @{
  100. */
  101. #define DMA_PeripheralDataSize_Byte ((uint32_t)0x00000000)
  102. #define DMA_PeripheralDataSize_HalfWord DMA_CCR_PSIZE_0
  103. #define DMA_PeripheralDataSize_Word DMA_CCR_PSIZE_1
  104. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PeripheralDataSize_Byte) || \
  105. ((SIZE) == DMA_PeripheralDataSize_HalfWord) || \
  106. ((SIZE) == DMA_PeripheralDataSize_Word))
  107. /**
  108. * @}
  109. */
  110. /** @defgroup DMA_memory_data_size
  111. * @{
  112. */
  113. #define DMA_MemoryDataSize_Byte ((uint32_t)0x00000000)
  114. #define DMA_MemoryDataSize_HalfWord DMA_CCR_MSIZE_0
  115. #define DMA_MemoryDataSize_Word DMA_CCR_MSIZE_1
  116. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MemoryDataSize_Byte) || \
  117. ((SIZE) == DMA_MemoryDataSize_HalfWord) || \
  118. ((SIZE) == DMA_MemoryDataSize_Word))
  119. /**
  120. * @}
  121. */
  122. /** @defgroup DMA_circular_normal_mode
  123. * @{
  124. */
  125. #define DMA_Mode_Normal ((uint32_t)0x00000000)
  126. #define DMA_Mode_Circular DMA_CCR_CIRC
  127. #define IS_DMA_MODE(MODE) (((MODE) == DMA_Mode_Normal) || ((MODE) == DMA_Mode_Circular))
  128. /**
  129. * @}
  130. */
  131. /** @defgroup DMA_priority_level
  132. * @{
  133. */
  134. #define DMA_Priority_VeryHigh DMA_CCR_PL
  135. #define DMA_Priority_High DMA_CCR_PL_1
  136. #define DMA_Priority_Medium DMA_CCR_PL_0
  137. #define DMA_Priority_Low ((uint32_t)0x00000000)
  138. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_Priority_VeryHigh) || \
  139. ((PRIORITY) == DMA_Priority_High) || \
  140. ((PRIORITY) == DMA_Priority_Medium) || \
  141. ((PRIORITY) == DMA_Priority_Low))
  142. /**
  143. * @}
  144. */
  145. /** @defgroup DMA_memory_to_memory
  146. * @{
  147. */
  148. #define DMA_M2M_Disable ((uint32_t)0x00000000)
  149. #define DMA_M2M_Enable DMA_CCR_MEM2MEM
  150. #define IS_DMA_M2M_STATE(STATE) (((STATE) == DMA_M2M_Disable) || ((STATE) == DMA_M2M_Enable))
  151. /**
  152. * @}
  153. */
  154. /** @defgroup DMA_Remap_Config
  155. * @{
  156. */
  157. #define DMAx_CHANNEL1_RMP 0x00000000
  158. #define DMAx_CHANNEL2_RMP 0x10000000
  159. #define DMAx_CHANNEL3_RMP 0x20000000
  160. #define DMAx_CHANNEL4_RMP 0x30000000
  161. #define DMAx_CHANNEL5_RMP 0x40000000
  162. #define DMAx_CHANNEL6_RMP 0x50000000
  163. #define DMAx_CHANNEL7_RMP 0x60000000
  164. #define IS_DMA_ALL_LIST(LIST) (((LIST) == DMA1) || \
  165. ((LIST) == DMA2))
  166. /****************** DMA1 remap bit field definition********************/
  167. /* DMA1 - Channel 1 */
  168. #define DMA1_CH1_DEFAULT (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_DEFAULT) /*!< Default remap position for DMA1 */
  169. #define DMA1_CH1_ADC (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_ADC) /*!< Remap ADC on DMA1 Channel 1*/
  170. #define DMA1_CH1_TIM17_CH1 (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_TIM17_CH1) /*!< Remap TIM17 channel 1 on DMA1 channel 1 */
  171. #define DMA1_CH1_TIM17_UP (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_TIM17_UP) /*!< Remap TIM17 up on DMA1 channel 1 */
  172. #define DMA1_CH1_USART1_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 1 */
  173. #define DMA1_CH1_USART2_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 1 */
  174. #define DMA1_CH1_USART3_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 1 */
  175. #define DMA1_CH1_USART4_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 1 */
  176. #define DMA1_CH1_USART5_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 1 */
  177. #define DMA1_CH1_USART6_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 1 */
  178. #define DMA1_CH1_USART7_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 1 */
  179. #define DMA1_CH1_USART8_RX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR1_CH1_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 1 */
  180. /* DMA1 - Channel 2 */
  181. #define DMA1_CH2_DEFAULT (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_DEFAULT) /*!< Default remap position for DMA1 */
  182. #define DMA1_CH2_ADC (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_ADC) /*!< Remap ADC on DMA1 channel 2 */
  183. #define DMA1_CH2_I2C1_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_I2C1_TX) /*!< Remap I2C1 Tx on DMA1 channel 2 */
  184. #define DMA1_CH2_SPI1_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_SPI_1RX) /*!< Remap SPI1 Rx on DMA1 channel 2 */
  185. #define DMA1_CH2_TIM1_CH1 (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_TIM1_CH1) /*!< Remap TIM1 channel 1 on DMA1 channel 2 */
  186. #define DMA1_CH2_TIM17_CH1 (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_TIM17_CH1) /*!< Remap TIM17 channel 1 on DMA1 channel 2 */
  187. #define DMA1_CH2_TIM17_UP (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_TIM17_UP) /*!< Remap TIM17 up on DMA1 channel 2 */
  188. #define DMA1_CH2_USART1_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART1_TX) /*!< Remap USART1 Tx on DMA1 channel 2 */
  189. #define DMA1_CH2_USART2_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART2_TX) /*!< Remap USART2 Tx on DMA1 channel 2 */
  190. #define DMA1_CH2_USART3_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART3_TX) /*!< Remap USART3 Tx on DMA1 channel 2 */
  191. #define DMA1_CH2_USART4_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART4_TX) /*!< Remap USART4 Tx on DMA1 channel 2 */
  192. #define DMA1_CH2_USART5_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART5_TX) /*!< Remap USART5 Tx on DMA1 channel 2 */
  193. #define DMA1_CH2_USART6_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART6_TX) /*!< Remap USART6 Tx on DMA1 channel 2 */
  194. #define DMA1_CH2_USART7_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART7_TX) /*!< Remap USART7 Tx on DMA1 channel 2 */
  195. #define DMA1_CH2_USART8_TX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR1_CH2_USART8_TX) /*!< Remap USART8 Tx on DMA1 channel 2 */
  196. /* DMA1 - Channel 3 */
  197. #define DMA1_CH3_DEFAULT (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_DEFAULT) /*!< Default remap position for DMAx */
  198. #define DMA1_CH3_TIM6_UP (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_TIM6_UP) /*!< Remap TIM6 up on DMA1 channel 3 */
  199. #define DMA1_CH3_DAC_CH1 (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_DAC_CH1) /*!< Remap DAC Channel 1on DMA1 channel 3 */
  200. #define DMA1_CH3_I2C1_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_I2C1_RX) /*!< Remap I2C1 Rx on DMA1 channel 3 */
  201. #define DMA1_CH3_SPI1_TX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_SPI1_TX) /*!< Remap SPI1 Tx on DMA1 channel 3 */
  202. #define DMA1_CH3_TIM1_CH2 (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_TIM1_CH2) /*!< Remap TIM1 channel 2 on DMA1 channel 3 */
  203. #define DMA1_CH3_TIM2_CH2 (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_TIM2_CH2) /*!< Remap TIM2 channel 2 on DMA1 channel 3 */
  204. #define DMA1_CH3_TIM16_CH1 (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_TIM16_CH1) /*!< Remap TIM16 channel 1 on DMA1 channel 3 */
  205. #define DMA1_CH3_TIM16_UP (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_TIM16_UP) /*!< Remap TIM16 up on DMA1 channel 3 */
  206. #define DMA1_CH3_USART1_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 3 */
  207. #define DMA1_CH3_USART2_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 3 */
  208. #define DMA1_CH3_USART3_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 3 */
  209. #define DMA1_CH3_USART4_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 3 */
  210. #define DMA1_CH3_USART5_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 3 */
  211. #define DMA1_CH3_USART6_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 3 */
  212. #define DMA1_CH3_USART7_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 3 */
  213. #define DMA1_CH3_USART8_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR1_CH3_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 3 */
  214. /* DMA1 - Channel 4 */
  215. #define DMA1_CH4_DEFAULT (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_DEFAULT) /*!< Default remap position for DMA1 */
  216. #define DMA1_CH4_TIM7_UP (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_TIM7_UP) /*!< Remap TIM7 up on DMA1 channel 4 */
  217. #define DMA1_CH4_DAC_CH2 (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_DAC_CH2) /*!< Remap DAC Channel 2 on DMA1 channel 4 */
  218. #define DMA1_CH4_I2C2_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_I2C2_TX) /*!< Remap I2C2 Tx on DMA1 channel 4 */
  219. #define DMA1_CH4_SPI2_RX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_SPI2_RX) /*!< Remap SPI2 Rx on DMA1 channel 4 */
  220. #define DMA1_CH4_TIM2_CH4 (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_TIM2_CH4) /*!< Remap TIM2 channel 4 on DMA1 channel 4 */
  221. #define DMA1_CH4_TIM3_CH1 (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_TIM3_CH1) /*!< Remap TIM3 channel 1 on DMA1 channel 4 */
  222. #define DMA1_CH4_TIM3_TRIG (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_TIM3_TRIG) /*!< Remap TIM3 Trig on DMA1 channel 4 */
  223. #define DMA1_CH4_TIM16_CH1 (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_TIM16_CH1) /*!< Remap TIM16 channel 1 on DMA1 channel 4 */
  224. #define DMA1_CH4_TIM16_UP (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_TIM16_UP) /*!< Remap TIM16 up on DMA1 channel 4 */
  225. #define DMA1_CH4_USART1_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART1_TX) /*!< Remap USART1 Tx on DMA1 channel 4 */
  226. #define DMA1_CH4_USART2_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART2_TX) /*!< Remap USART2 Tx on DMA1 channel 4 */
  227. #define DMA1_CH4_USART3_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART3_TX) /*!< Remap USART3 Tx on DMA1 channel 4 */
  228. #define DMA1_CH4_USART4_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART4_TX) /*!< Remap USART4 Tx on DMA1 channel 4 */
  229. #define DMA1_CH4_USART5_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART5_TX) /*!< Remap USART5 Tx on DMA1 channel 4 */
  230. #define DMA1_CH4_USART6_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART6_TX) /*!< Remap USART6 Tx on DMA1 channel 4 */
  231. #define DMA1_CH4_USART7_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART7_TX) /*!< Remap USART7 Tx on DMA1 channel 4 */
  232. #define DMA1_CH4_USART8_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR1_CH4_USART8_TX) /*!< Remap USART8 Tx on DMA1 channel 4 */
  233. /* DMA1 - Channel 5 */
  234. #define DMA1_CH5_DEFAULT (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_DEFAULT) /*!< Default remap position for DMA1 */
  235. #define DMA1_CH5_I2C2_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_I2C2_RX) /*!< Remap I2C2 Rx on DMA1 channel 5 */
  236. #define DMA1_CH5_SPI2_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_SPI2_TX) /*!< Remap SPI1 Tx on DMA1 channel 5 */
  237. #define DMA1_CH5_TIM1_CH3 (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_TIM1_CH3) /*!< Remap TIM1 channel 3 on DMA1 channel 5 */
  238. #define DMA1_CH5_USART1_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 5 */
  239. #define DMA1_CH5_USART2_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 5 */
  240. #define DMA1_CH5_USART3_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 5 */
  241. #define DMA1_CH5_USART4_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 5 */
  242. #define DMA1_CH5_USART5_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 5 */
  243. #define DMA1_CH5_USART6_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 5 */
  244. #define DMA1_CH5_USART7_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 5 */
  245. #define DMA1_CH5_USART8_RX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR1_CH5_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 5 */
  246. /* DMA1 - Channel 6 */
  247. #define DMA1_CH6_DEFAULT (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_DEFAULT) /*!< Default remap position for DMA1 */
  248. #define DMA1_CH6_I2C1_TX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_I2C1_TX) /*!< Remap I2C1 Tx on DMA1 channel 6 */
  249. #define DMA1_CH6_SPI2_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_SPI2_RX) /*!< Remap SPI2 Rx on DMA1 channel 6 */
  250. #define DMA1_CH6_TIM1_CH1 (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_TIM1_CH1) /*!< Remap TIM1 channel 1 on DMA1 channel 6 */
  251. #define DMA1_CH6_TIM1_CH2 (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_TIM1_CH2) /*!< Remap TIM1 channel 2 on DMA1 channel 6 */
  252. #define DMA1_CH6_TIM1_CH3 (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_TIM1_CH3) /*!< Remap TIM1 channel 3 on DMA1 channel 6 */
  253. #define DMA1_CH6_TIM3_CH1 (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_TIM3_CH1) /*!< Remap TIM3 channel 1 on DMA1 channel 6 */
  254. #define DMA1_CH6_TIM3_TRIG (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_TIM3_TRIG) /*!< Remap TIM3 Trig on DMA1 channel 6 */
  255. #define DMA1_CH6_TIM16_CH1 (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_TIM16_CH1) /*!< Remap TIM16 channel 1 on DMA1 channel 6 */
  256. #define DMA1_CH6_TIM16_UP (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_TIM16_UP) /*!< Remap TIM16 up on DMA1 channel 6 */
  257. #define DMA1_CH6_USART1_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 6 */
  258. #define DMA1_CH6_USART2_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 6 */
  259. #define DMA1_CH6_USART3_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 6 */
  260. #define DMA1_CH6_USART4_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 6 */
  261. #define DMA1_CH6_USART5_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 6 */
  262. #define DMA1_CH6_USART6_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 6 */
  263. #define DMA1_CH6_USART7_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 6 */
  264. #define DMA1_CH6_USART8_RX (uint32_t) (DMAx_CHANNEL6_RMP | DMA_RMPCR1_CH6_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 6 */
  265. /* DMA1 - Channel 7 */
  266. #define DMA1_CH7_DEFAULT (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_DEFAULT) /*!< Default remap position for DMA1 */
  267. #define DMA1_CH7_I2C1_RX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_I2C1_RX) /*!< Remap I2C1 Rx on DMA1 channel 7 */
  268. #define DMA1_CH7_SPI2_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_SPI2_TX) /*!< Remap SPI2 Tx on DMA1 channel 7 */
  269. #define DMA1_CH7_TIM2_CH2 (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_TIM2_CH2) /*!< Remap TIM2 channel 2 on DMA1 channel 7 */
  270. #define DMA1_CH7_TIM2_CH4 (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_TIM2_CH4) /*!< Remap TIM2 channel 4 on DMA1 channel 7 */
  271. #define DMA1_CH7_TIM17_CH1 (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_TIM17_CH1) /*!< Remap TIM17 channel 1 on DMA1 channel 7 */
  272. #define DMA1_CH7_TIM17_UP (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_TIM17_UP) /*!< Remap TIM17 up on DMA1 channel 7 */
  273. #define DMA1_CH7_USART1_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART1_TX) /*!< Remap USART1 Tx on DMA1 channel 7 */
  274. #define DMA1_CH7_USART2_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART2_TX) /*!< Remap USART2 Tx on DMA1 channel 7 */
  275. #define DMA1_CH7_USART3_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART3_TX) /*!< Remap USART3 Tx on DMA1 channel 7 */
  276. #define DMA1_CH7_USART4_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART4_TX) /*!< Remap USART4 Tx on DMA1 channel 7 */
  277. #define DMA1_CH7_USART5_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART5_TX) /*!< Remap USART5 Tx on DMA1 channel 7 */
  278. #define DMA1_CH7_USART6_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART6_TX) /*!< Remap USART6 Tx on DMA1 channel 7 */
  279. #define DMA1_CH7_USART7_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART7_TX) /*!< Remap USART7 Tx on DMA1 channel 7 */
  280. #define DMA1_CH7_USART8_TX (uint32_t) (DMAx_CHANNEL7_RMP | DMA_RMPCR1_CH7_USART8_TX) /*!< Remap USART8 Tx on DMA1 channel 7 */
  281. #define IS_DMA1_REMAP(REMAP) ((REMAP == DMA1_CH1_DEFAULT) ||\
  282. (REMAP == DMA1_CH1_ADC) ||\
  283. (REMAP == DMA1_CH1_TIM17_CH1) ||\
  284. (REMAP == DMA1_CH1_TIM17_UP) ||\
  285. (REMAP == DMA1_CH1_USART1_RX) ||\
  286. (REMAP == DMA1_CH1_USART2_RX) ||\
  287. (REMAP == DMA1_CH1_USART3_RX) ||\
  288. (REMAP == DMA1_CH1_USART4_RX) ||\
  289. (REMAP == DMA1_CH1_USART5_RX) ||\
  290. (REMAP == DMA1_CH1_USART6_RX) ||\
  291. (REMAP == DMA1_CH1_USART7_RX) ||\
  292. (REMAP == DMA1_CH1_USART8_RX) ||\
  293. (REMAP == DMA1_CH2_DEFAULT) ||\
  294. (REMAP == DMA1_CH2_ADC) ||\
  295. (REMAP == DMA1_CH2_I2C1_TX) ||\
  296. (REMAP == DMA1_CH2_SPI1_RX) ||\
  297. (REMAP == DMA1_CH2_TIM1_CH1) ||\
  298. (REMAP == DMA1_CH2_I2C1_TX) ||\
  299. (REMAP == DMA1_CH2_TIM17_CH1) ||\
  300. (REMAP == DMA1_CH2_TIM17_UP) ||\
  301. (REMAP == DMA1_CH2_USART1_TX) ||\
  302. (REMAP == DMA1_CH2_USART2_TX) ||\
  303. (REMAP == DMA1_CH2_USART3_TX) ||\
  304. (REMAP == DMA1_CH2_USART4_TX) ||\
  305. (REMAP == DMA1_CH2_USART5_TX) ||\
  306. (REMAP == DMA1_CH2_USART6_TX) ||\
  307. (REMAP == DMA1_CH2_USART7_TX) ||\
  308. (REMAP == DMA1_CH2_USART8_TX) ||\
  309. (REMAP == DMA1_CH3_DEFAULT) ||\
  310. (REMAP == DMA1_CH3_TIM6_UP) ||\
  311. (REMAP == DMA1_CH3_DAC_CH1) ||\
  312. (REMAP == DMA1_CH3_I2C1_RX) ||\
  313. (REMAP == DMA1_CH3_SPI1_TX) ||\
  314. (REMAP == DMA1_CH3_TIM1_CH2) ||\
  315. (REMAP == DMA1_CH3_TIM2_CH2) ||\
  316. (REMAP == DMA1_CH3_TIM16_CH1) ||\
  317. (REMAP == DMA1_CH3_TIM16_UP) ||\
  318. (REMAP == DMA1_CH3_USART1_RX) ||\
  319. (REMAP == DMA1_CH3_USART2_RX) ||\
  320. (REMAP == DMA1_CH3_USART3_RX) ||\
  321. (REMAP == DMA1_CH3_USART4_RX) ||\
  322. (REMAP == DMA1_CH3_USART5_RX) ||\
  323. (REMAP == DMA1_CH3_USART6_RX) ||\
  324. (REMAP == DMA1_CH3_USART7_RX) ||\
  325. (REMAP == DMA1_CH3_USART8_RX) ||\
  326. (REMAP == DMA1_CH4_DEFAULT) ||\
  327. (REMAP == DMA1_CH4_TIM7_UP) ||\
  328. (REMAP == DMA1_CH4_DAC_CH2) ||\
  329. (REMAP == DMA1_CH4_I2C2_TX) ||\
  330. (REMAP == DMA1_CH4_SPI2_RX) ||\
  331. (REMAP == DMA1_CH4_TIM2_CH4) ||\
  332. (REMAP == DMA1_CH4_TIM3_CH1) ||\
  333. (REMAP == DMA1_CH4_TIM3_TRIG) ||\
  334. (REMAP == DMA1_CH4_TIM16_CH1) ||\
  335. (REMAP == DMA1_CH4_TIM16_UP) ||\
  336. (REMAP == DMA1_CH4_USART1_TX) ||\
  337. (REMAP == DMA1_CH4_USART2_TX) ||\
  338. (REMAP == DMA1_CH4_USART3_TX) ||\
  339. (REMAP == DMA1_CH4_USART4_TX) ||\
  340. (REMAP == DMA1_CH4_USART5_TX) ||\
  341. (REMAP == DMA1_CH4_USART6_TX) ||\
  342. (REMAP == DMA1_CH4_USART7_TX) ||\
  343. (REMAP == DMA1_CH4_USART8_TX) ||\
  344. (REMAP == DMA1_CH5_DEFAULT) ||\
  345. (REMAP == DMA1_CH5_I2C2_RX) ||\
  346. (REMAP == DMA1_CH5_SPI2_TX) ||\
  347. (REMAP == DMA1_CH5_TIM1_CH3) ||\
  348. (REMAP == DMA1_CH5_USART1_RX) ||\
  349. (REMAP == DMA1_CH5_USART2_RX) ||\
  350. (REMAP == DMA1_CH5_USART3_RX) ||\
  351. (REMAP == DMA1_CH5_USART4_RX) ||\
  352. (REMAP == DMA1_CH5_USART5_RX) ||\
  353. (REMAP == DMA1_CH5_USART6_RX) ||\
  354. (REMAP == DMA1_CH5_USART7_RX) ||\
  355. (REMAP == DMA1_CH5_USART8_RX) ||\
  356. (REMAP == DMA1_CH6_DEFAULT) ||\
  357. (REMAP == DMA1_CH6_I2C1_TX) ||\
  358. (REMAP == DMA1_CH6_SPI2_RX) ||\
  359. (REMAP == DMA1_CH6_TIM1_CH1) ||\
  360. (REMAP == DMA1_CH6_TIM1_CH2) ||\
  361. (REMAP == DMA1_CH6_TIM1_CH3) ||\
  362. (REMAP == DMA1_CH6_TIM3_CH1) ||\
  363. (REMAP == DMA1_CH6_TIM3_TRIG) ||\
  364. (REMAP == DMA1_CH6_TIM16_CH1) ||\
  365. (REMAP == DMA1_CH6_TIM16_UP) ||\
  366. (REMAP == DMA1_CH6_USART1_RX) ||\
  367. (REMAP == DMA1_CH6_USART2_RX) ||\
  368. (REMAP == DMA1_CH6_USART3_RX) ||\
  369. (REMAP == DMA1_CH6_USART4_RX) ||\
  370. (REMAP == DMA1_CH6_USART5_RX) ||\
  371. (REMAP == DMA1_CH6_USART6_RX) ||\
  372. (REMAP == DMA1_CH6_USART7_RX) ||\
  373. (REMAP == DMA1_CH6_USART8_RX) ||\
  374. (REMAP == DMA1_CH7_DEFAULT) ||\
  375. (REMAP == DMA1_CH7_I2C1_RX) ||\
  376. (REMAP == DMA1_CH7_SPI2_TX) ||\
  377. (REMAP == DMA1_CH7_TIM2_CH2) ||\
  378. (REMAP == DMA1_CH7_TIM2_CH4) ||\
  379. (REMAP == DMA1_CH7_TIM17_CH1) ||\
  380. (REMAP == DMA1_CH7_TIM17_UP) ||\
  381. (REMAP == DMA1_CH7_USART1_TX) ||\
  382. (REMAP == DMA1_CH7_USART2_TX) ||\
  383. (REMAP == DMA1_CH7_USART3_TX) ||\
  384. (REMAP == DMA1_CH7_USART4_TX) ||\
  385. (REMAP == DMA1_CH7_USART5_TX) ||\
  386. (REMAP == DMA1_CH7_USART6_TX) ||\
  387. (REMAP == DMA1_CH7_USART7_TX) ||\
  388. (REMAP == DMA1_CH7_USART8_TX))
  389. /****************** DMA2 remap bit field definition********************/
  390. /* DMA2 - Channel 1 */
  391. #define DMA2_CH1_DEFAULT (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_DEFAULT) /*!< Default remap position for DMA2 */
  392. #define DMA2_CH1_I2C2_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_I2C2_TX) /*!< Remap I2C2 TX on DMA2 channel 1 */
  393. #define DMA2_CH1_USART1_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART1_TX) /*!< Remap USART1 Tx on DMA2 channel 1 */
  394. #define DMA2_CH1_USART2_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART2_TX) /*!< Remap USART2 Tx on DMA2 channel 1 */
  395. #define DMA2_CH1_USART3_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART3_TX) /*!< Remap USART3 Tx on DMA2 channel 1 */
  396. #define DMA2_CH1_USART4_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART4_TX) /*!< Remap USART4 Tx on DMA2 channel 1 */
  397. #define DMA2_CH1_USART5_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART5_TX) /*!< Remap USART5 Tx on DMA2 channel 1 */
  398. #define DMA2_CH1_USART6_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART6_TX) /*!< Remap USART6 Tx on DMA2 channel 1 */
  399. #define DMA2_CH1_USART7_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART7_TX) /*!< Remap USART7 Tx on DMA2 channel 1 */
  400. #define DMA2_CH1_USART8_TX (uint32_t) (DMAx_CHANNEL1_RMP | DMA_RMPCR2_CH1_USART8_TX) /*!< Remap USART8 Tx on DMA2 channel 1 */
  401. /* DMA2 - Channel 2 */
  402. #define DMA2_CH2_DEFAULT (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_DEFAULT) /*!< Default remap position for DMA2 */
  403. #define DMA2_CH2_I2C2_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_I2C2_RX) /*!< Remap I2C2 Rx on DMA2 channel 2 */
  404. #define DMA2_CH2_USART1_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART1_RX) /*!< Remap USART1 Rx on DMA2 channel 2 */
  405. #define DMA2_CH2_USART2_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART2_RX) /*!< Remap USART2 Rx on DMA2 channel 2 */
  406. #define DMA2_CH2_USART3_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART3_RX) /*!< Remap USART3 Rx on DMA2 channel 2 */
  407. #define DMA2_CH2_USART4_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART4_RX) /*!< Remap USART4 Rx on DMA2 channel 2 */
  408. #define DMA2_CH2_USART5_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART5_RX) /*!< Remap USART5 Rx on DMA2 channel 2 */
  409. #define DMA2_CH2_USART6_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART6_RX) /*!< Remap USART6 Rx on DMA2 channel 2 */
  410. #define DMA2_CH2_USART7_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART7_RX) /*!< Remap USART7 Rx on DMA2 channel 2 */
  411. #define DMA2_CH2_USART8_RX (uint32_t) (DMAx_CHANNEL2_RMP | DMA_RMPCR2_CH2_USART8_RX) /*!< Remap USART8 Rx on DMA2 channel 2 */
  412. /* DMA2 - Channel 3 */
  413. #define DMA2_CH3_DEFAULT (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_DEFAULT) /*!< Default remap position for DMA2 */
  414. #define DMA2_CH3_TIM6_UP (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_TIM6_UP) /*!< Remap TIM6 up on DMA2 channel 3 */
  415. #define DMA2_CH3_DAC_CH1 (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_DAC_CH1) /*!< Remap DAC channel 1 on DMA2 channel 3 */
  416. #define DMA2_CH3_SPI1_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_SPI1_RX) /*!< Remap SPI1 Rx on DMA2 channel 3 */
  417. #define DMA2_CH3_USART1_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART1_RX) /*!< Remap USART1 Rx on DMA2 channel 3 */
  418. #define DMA2_CH3_USART2_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART2_RX) /*!< Remap USART2 Rx on DMA2 channel 3 */
  419. #define DMA2_CH3_USART3_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART3_RX) /*!< Remap USART3 Rx on DMA2 channel 3 */
  420. #define DMA2_CH3_USART4_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART4_RX) /*!< Remap USART4 Rx on DMA2 channel 3 */
  421. #define DMA2_CH3_USART5_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART5_RX) /*!< Remap USART5 Rx on DMA2 channel 3 */
  422. #define DMA2_CH3_USART6_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART6_RX) /*!< Remap USART6 Rx on DMA2 channel 3 */
  423. #define DMA2_CH3_USART7_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART7_RX) /*!< Remap USART7 Rx on DMA2 channel 3 */
  424. #define DMA2_CH3_USART8_RX (uint32_t) (DMAx_CHANNEL3_RMP | DMA_RMPCR2_CH3_USART8_RX) /*!< Remap USART8 Rx on DMA2 channel 3 */
  425. /* DMA2 - Channel 4 */
  426. #define DMA2_CH4_DEFAULT (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_DEFAULT) /*!< Default remap position for DMA2 */
  427. #define DMA2_CH4_TIM7_UP (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_TIM7_UP) /*!< Remap TIM7 up on DMA2 channel 4 */
  428. #define DMA2_CH4_DAC_CH2 (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_DAC_CH2) /*!< Remap DAC channel 2 on DMA2 channel 4 */
  429. #define DMA2_CH4_SPI1_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_SPI1_TX) /*!< Remap SPI1 Tx on DMA2 channel 4 */
  430. #define DMA2_CH4_USART1_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART1_TX) /*!< Remap USART1 Tx on DMA2 channel 4 */
  431. #define DMA2_CH4_USART2_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART2_TX) /*!< Remap USART2 Tx on DMA2 channel 4 */
  432. #define DMA2_CH4_USART3_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART3_TX) /*!< Remap USART3 Tx on DMA2 channel 4 */
  433. #define DMA2_CH4_USART4_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART4_TX) /*!< Remap USART4 Tx on DMA2 channel 4 */
  434. #define DMA2_CH4_USART5_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART5_TX) /*!< Remap USART5 Tx on DMA2 channel 4 */
  435. #define DMA2_CH4_USART6_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART6_TX) /*!< Remap USART6 Tx on DMA2 channel 4 */
  436. #define DMA2_CH4_USART7_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART7_TX) /*!< Remap USART7 Tx on DMA2 channel 4 */
  437. #define DMA2_CH4_USART8_TX (uint32_t) (DMAx_CHANNEL4_RMP | DMA_RMPCR2_CH4_USART8_TX) /*!< Remap USART8 Tx on DMA2 channel 4 */
  438. /* DMA2 - Channel 5 */
  439. #define DMA2_CH5_DEFAULT (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_DEFAULT) /*!< Default remap position for DMA2 */
  440. #define DMA2_CH5_ADC (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_ADC) /*!< Remap ADC on DMA2 channel 5 */
  441. #define DMA2_CH5_USART1_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART1_TX) /*!< Remap USART1 Tx on DMA2 channel 5 */
  442. #define DMA2_CH5_USART2_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART2_TX) /*!< Remap USART2 Tx on DMA2 channel 5 */
  443. #define DMA2_CH5_USART3_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART3_TX) /*!< Remap USART3 Tx on DMA2 channel 5 */
  444. #define DMA2_CH5_USART4_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART4_TX) /*!< Remap USART4 Tx on DMA2 channel 5 */
  445. #define DMA2_CH5_USART5_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART5_TX) /*!< Remap USART5 Tx on DMA2 channel 5 */
  446. #define DMA2_CH5_USART6_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART6_TX) /*!< Remap USART6 Tx on DMA2 channel 5 */
  447. #define DMA2_CH5_USART7_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART7_TX) /*!< Remap USART7 Tx on DMA2 channel 5 */
  448. #define DMA2_CH5_USART8_TX (uint32_t) (DMAx_CHANNEL5_RMP | DMA_RMPCR2_CH5_USART8_TX) /*!< Remap USART8 Tx on DMA2 channel 5 */
  449. #define IS_DMA2_REMAP(REMAP) ((REMAP == DMA2_CH1_DEFAULT) ||\
  450. (REMAP == DMA2_CH1_I2C2_TX) ||\
  451. (REMAP == DMA2_CH1_USART1_TX) ||\
  452. (REMAP == DMA2_CH1_USART2_TX) ||\
  453. (REMAP == DMA2_CH1_USART3_TX) ||\
  454. (REMAP == DMA2_CH1_USART4_TX) ||\
  455. (REMAP == DMA2_CH1_USART5_TX) ||\
  456. (REMAP == DMA2_CH1_USART6_TX) ||\
  457. (REMAP == DMA2_CH1_USART7_TX) ||\
  458. (REMAP == DMA2_CH1_USART8_TX) ||\
  459. (REMAP == DMA2_CH2_DEFAULT) ||\
  460. (REMAP == DMA2_CH2_I2C2_RX) ||\
  461. (REMAP == DMA2_CH2_USART1_RX) ||\
  462. (REMAP == DMA2_CH2_USART2_RX) ||\
  463. (REMAP == DMA2_CH2_USART3_RX) ||\
  464. (REMAP == DMA2_CH2_USART4_RX) ||\
  465. (REMAP == DMA2_CH2_USART5_RX) ||\
  466. (REMAP == DMA2_CH2_USART6_RX) ||\
  467. (REMAP == DMA2_CH2_USART7_RX) ||\
  468. (REMAP == DMA2_CH2_USART8_RX) ||\
  469. (REMAP == DMA2_CH3_DEFAULT) ||\
  470. (REMAP == DMA2_CH3_TIM6_UP) ||\
  471. (REMAP == DMA2_CH3_DAC_CH1) ||\
  472. (REMAP == DMA2_CH3_SPI1_RX) ||\
  473. (REMAP == DMA2_CH3_USART1_RX) ||\
  474. (REMAP == DMA2_CH3_USART2_RX) ||\
  475. (REMAP == DMA2_CH3_USART3_RX) ||\
  476. (REMAP == DMA2_CH3_USART4_RX) ||\
  477. (REMAP == DMA2_CH3_USART5_RX) ||\
  478. (REMAP == DMA2_CH3_USART6_RX) ||\
  479. (REMAP == DMA2_CH3_USART7_RX) ||\
  480. (REMAP == DMA2_CH3_USART8_RX) ||\
  481. (REMAP == DMA2_CH4_DEFAULT) ||\
  482. (REMAP == DMA2_CH4_TIM7_UP) ||\
  483. (REMAP == DMA2_CH4_DAC_CH2) ||\
  484. (REMAP == DMA2_CH4_SPI1_TX) ||\
  485. (REMAP == DMA2_CH4_USART1_TX) ||\
  486. (REMAP == DMA2_CH4_USART2_TX) ||\
  487. (REMAP == DMA2_CH4_USART3_TX) ||\
  488. (REMAP == DMA2_CH4_USART4_TX) ||\
  489. (REMAP == DMA2_CH4_USART5_TX) ||\
  490. (REMAP == DMA2_CH4_USART6_TX) ||\
  491. (REMAP == DMA2_CH4_USART7_TX) ||\
  492. (REMAP == DMA2_CH4_USART8_TX) ||\
  493. (REMAP == DMA2_CH5_DEFAULT) ||\
  494. (REMAP == DMA2_CH5_ADC) ||\
  495. (REMAP == DMA2_CH5_USART1_TX) ||\
  496. (REMAP == DMA2_CH5_USART2_TX) ||\
  497. (REMAP == DMA2_CH5_USART3_TX) ||\
  498. (REMAP == DMA2_CH5_USART4_TX) ||\
  499. (REMAP == DMA2_CH5_USART5_TX) ||\
  500. (REMAP == DMA2_CH5_USART6_TX) ||\
  501. (REMAP == DMA2_CH5_USART7_TX) ||\
  502. (REMAP == DMA2_CH5_USART8_TX ))
  503. /**
  504. * @}
  505. */
  506. /** @defgroup DMA_interrupts_definition
  507. * @{
  508. */
  509. #define DMA_IT_TC DMA_CCR_TCIE
  510. #define DMA_IT_HT DMA_CCR_HTIE
  511. #define DMA_IT_TE DMA_CCR_TEIE
  512. #define IS_DMA_CONFIG_IT(IT) ((((IT) & 0xFFFFFFF1) == 0x00) && ((IT) != 0x00))
  513. #define DMA1_IT_GL1 DMA_ISR_GIF1
  514. #define DMA1_IT_TC1 DMA_ISR_TCIF1
  515. #define DMA1_IT_HT1 DMA_ISR_HTIF1
  516. #define DMA1_IT_TE1 DMA_ISR_TEIF1
  517. #define DMA1_IT_GL2 DMA_ISR_GIF2
  518. #define DMA1_IT_TC2 DMA_ISR_TCIF2
  519. #define DMA1_IT_HT2 DMA_ISR_HTIF2
  520. #define DMA1_IT_TE2 DMA_ISR_TEIF2
  521. #define DMA1_IT_GL3 DMA_ISR_GIF3
  522. #define DMA1_IT_TC3 DMA_ISR_TCIF3
  523. #define DMA1_IT_HT3 DMA_ISR_HTIF3
  524. #define DMA1_IT_TE3 DMA_ISR_TEIF3
  525. #define DMA1_IT_GL4 DMA_ISR_GIF4
  526. #define DMA1_IT_TC4 DMA_ISR_TCIF4
  527. #define DMA1_IT_HT4 DMA_ISR_HTIF4
  528. #define DMA1_IT_TE4 DMA_ISR_TEIF4
  529. #define DMA1_IT_GL5 DMA_ISR_GIF5
  530. #define DMA1_IT_TC5 DMA_ISR_TCIF5
  531. #define DMA1_IT_HT5 DMA_ISR_HTIF5
  532. #define DMA1_IT_TE5 DMA_ISR_TEIF5
  533. #define DMA1_IT_GL6 DMA_ISR_GIF6
  534. #define DMA1_IT_TC6 DMA_ISR_TCIF6
  535. #define DMA1_IT_HT6 DMA_ISR_HTIF6
  536. #define DMA1_IT_TE6 DMA_ISR_TEIF6
  537. #define DMA1_IT_GL7 DMA_ISR_GIF7
  538. #define DMA1_IT_TC7 DMA_ISR_TCIF7
  539. #define DMA1_IT_HT7 DMA_ISR_HTIF7
  540. #define DMA1_IT_TE7 DMA_ISR_TEIF7
  541. #define DMA2_IT_GL1 ((uint32_t)0x10000001)
  542. #define DMA2_IT_TC1 ((uint32_t)0x10000002)
  543. #define DMA2_IT_HT1 ((uint32_t)0x10000004)
  544. #define DMA2_IT_TE1 ((uint32_t)0x10000008)
  545. #define DMA2_IT_GL2 ((uint32_t)0x10000010)
  546. #define DMA2_IT_TC2 ((uint32_t)0x10000020)
  547. #define DMA2_IT_HT2 ((uint32_t)0x10000040)
  548. #define DMA2_IT_TE2 ((uint32_t)0x10000080)
  549. #define DMA2_IT_GL3 ((uint32_t)0x10000100)
  550. #define DMA2_IT_TC3 ((uint32_t)0x10000200)
  551. #define DMA2_IT_HT3 ((uint32_t)0x10000400)
  552. #define DMA2_IT_TE3 ((uint32_t)0x10000800)
  553. #define DMA2_IT_GL4 ((uint32_t)0x10001000)
  554. #define DMA2_IT_TC4 ((uint32_t)0x10002000)
  555. #define DMA2_IT_HT4 ((uint32_t)0x10004000)
  556. #define DMA2_IT_TE4 ((uint32_t)0x10008000)
  557. #define DMA2_IT_GL5 ((uint32_t)0x10010000)
  558. #define DMA2_IT_TC5 ((uint32_t)0x10020000)
  559. #define DMA2_IT_HT5 ((uint32_t)0x10040000)
  560. #define DMA2_IT_TE5 ((uint32_t)0x10080000)
  561. #define IS_DMA_CLEAR_IT(IT) (((((IT) & 0xF0000000) == 0x00) || (((IT) & 0xEFF00000) == 0x00)) && ((IT) != 0x00))
  562. #define IS_DMA_GET_IT(IT) (((IT) == DMA1_IT_GL1) || ((IT) == DMA1_IT_TC1) || \
  563. ((IT) == DMA1_IT_HT1) || ((IT) == DMA1_IT_TE1) || \
  564. ((IT) == DMA1_IT_GL2) || ((IT) == DMA1_IT_TC2) || \
  565. ((IT) == DMA1_IT_HT2) || ((IT) == DMA1_IT_TE2) || \
  566. ((IT) == DMA1_IT_GL3) || ((IT) == DMA1_IT_TC3) || \
  567. ((IT) == DMA1_IT_HT3) || ((IT) == DMA1_IT_TE3) || \
  568. ((IT) == DMA1_IT_GL4) || ((IT) == DMA1_IT_TC4) || \
  569. ((IT) == DMA1_IT_HT4) || ((IT) == DMA1_IT_TE4) || \
  570. ((IT) == DMA1_IT_GL5) || ((IT) == DMA1_IT_TC5) || \
  571. ((IT) == DMA1_IT_HT5) || ((IT) == DMA1_IT_TE5) || \
  572. ((IT) == DMA1_IT_GL6) || ((IT) == DMA1_IT_TC6) || \
  573. ((IT) == DMA1_IT_HT6) || ((IT) == DMA1_IT_TE6) || \
  574. ((IT) == DMA1_IT_GL7) || ((IT) == DMA1_IT_TC7) || \
  575. ((IT) == DMA1_IT_HT7) || ((IT) == DMA1_IT_TE7) || \
  576. ((IT) == DMA2_IT_GL1) || ((IT) == DMA2_IT_TC1) || \
  577. ((IT) == DMA2_IT_HT1) || ((IT) == DMA2_IT_TE1) || \
  578. ((IT) == DMA2_IT_GL2) || ((IT) == DMA2_IT_TC2) || \
  579. ((IT) == DMA2_IT_HT2) || ((IT) == DMA2_IT_TE2) || \
  580. ((IT) == DMA2_IT_GL3) || ((IT) == DMA2_IT_TC3) || \
  581. ((IT) == DMA2_IT_HT3) || ((IT) == DMA2_IT_TE3) || \
  582. ((IT) == DMA2_IT_GL4) || ((IT) == DMA2_IT_TC4) || \
  583. ((IT) == DMA2_IT_HT4) || ((IT) == DMA2_IT_TE4) || \
  584. ((IT) == DMA2_IT_GL5) || ((IT) == DMA2_IT_TC5) || \
  585. ((IT) == DMA2_IT_HT5) || ((IT) == DMA2_IT_TE5))
  586. /**
  587. * @}
  588. */
  589. /** @defgroup DMA_flags_definition
  590. * @{
  591. */
  592. #define DMA1_FLAG_GL1 DMA_ISR_GIF1
  593. #define DMA1_FLAG_TC1 DMA_ISR_TCIF1
  594. #define DMA1_FLAG_HT1 DMA_ISR_HTIF1
  595. #define DMA1_FLAG_TE1 DMA_ISR_TEIF1
  596. #define DMA1_FLAG_GL2 DMA_ISR_GIF2
  597. #define DMA1_FLAG_TC2 DMA_ISR_TCIF2
  598. #define DMA1_FLAG_HT2 DMA_ISR_HTIF2
  599. #define DMA1_FLAG_TE2 DMA_ISR_TEIF2
  600. #define DMA1_FLAG_GL3 DMA_ISR_GIF3
  601. #define DMA1_FLAG_TC3 DMA_ISR_TCIF3
  602. #define DMA1_FLAG_HT3 DMA_ISR_HTIF3
  603. #define DMA1_FLAG_TE3 DMA_ISR_TEIF3
  604. #define DMA1_FLAG_GL4 DMA_ISR_GIF4
  605. #define DMA1_FLAG_TC4 DMA_ISR_TCIF4
  606. #define DMA1_FLAG_HT4 DMA_ISR_HTIF4
  607. #define DMA1_FLAG_TE4 DMA_ISR_TEIF4
  608. #define DMA1_FLAG_GL5 DMA_ISR_GIF5
  609. #define DMA1_FLAG_TC5 DMA_ISR_TCIF5
  610. #define DMA1_FLAG_HT5 DMA_ISR_HTIF5
  611. #define DMA1_FLAG_TE5 DMA_ISR_TEIF5
  612. #define DMA1_FLAG_GL6 DMA_ISR_GIF6
  613. #define DMA1_FLAG_TC6 DMA_ISR_TCIF6
  614. #define DMA1_FLAG_HT6 DMA_ISR_HTIF6
  615. #define DMA1_FLAG_TE6 DMA_ISR_TEIF6
  616. #define DMA1_FLAG_GL7 DMA_ISR_GIF7
  617. #define DMA1_FLAG_TC7 DMA_ISR_TCIF7
  618. #define DMA1_FLAG_HT7 DMA_ISR_HTIF7
  619. #define DMA1_FLAG_TE7 DMA_ISR_TEIF7
  620. #define DMA2_FLAG_GL1 ((uint32_t)0x10000001)
  621. #define DMA2_FLAG_TC1 ((uint32_t)0x10000002)
  622. #define DMA2_FLAG_HT1 ((uint32_t)0x10000004)
  623. #define DMA2_FLAG_TE1 ((uint32_t)0x10000008)
  624. #define DMA2_FLAG_GL2 ((uint32_t)0x10000010)
  625. #define DMA2_FLAG_TC2 ((uint32_t)0x10000020)
  626. #define DMA2_FLAG_HT2 ((uint32_t)0x10000040)
  627. #define DMA2_FLAG_TE2 ((uint32_t)0x10000080)
  628. #define DMA2_FLAG_GL3 ((uint32_t)0x10000100)
  629. #define DMA2_FLAG_TC3 ((uint32_t)0x10000200)
  630. #define DMA2_FLAG_HT3 ((uint32_t)0x10000400)
  631. #define DMA2_FLAG_TE3 ((uint32_t)0x10000800)
  632. #define DMA2_FLAG_GL4 ((uint32_t)0x10001000)
  633. #define DMA2_FLAG_TC4 ((uint32_t)0x10002000)
  634. #define DMA2_FLAG_HT4 ((uint32_t)0x10004000)
  635. #define DMA2_FLAG_TE4 ((uint32_t)0x10008000)
  636. #define DMA2_FLAG_GL5 ((uint32_t)0x10010000)
  637. #define DMA2_FLAG_TC5 ((uint32_t)0x10020000)
  638. #define DMA2_FLAG_HT5 ((uint32_t)0x10040000)
  639. #define DMA2_FLAG_TE5 ((uint32_t)0x10080000)
  640. #define IS_DMA_CLEAR_FLAG(FLAG) (((((FLAG) & 0xF0000000) == 0x00) || (((FLAG) & 0xEFF00000) == 0x00)) && ((FLAG) != 0x00))
  641. #define IS_DMA_GET_FLAG(FLAG) (((FLAG) == DMA1_FLAG_GL1) || ((FLAG) == DMA1_FLAG_TC1) || \
  642. ((FLAG) == DMA1_FLAG_HT1) || ((FLAG) == DMA1_FLAG_TE1) || \
  643. ((FLAG) == DMA1_FLAG_GL2) || ((FLAG) == DMA1_FLAG_TC2) || \
  644. ((FLAG) == DMA1_FLAG_HT2) || ((FLAG) == DMA1_FLAG_TE2) || \
  645. ((FLAG) == DMA1_FLAG_GL3) || ((FLAG) == DMA1_FLAG_TC3) || \
  646. ((FLAG) == DMA1_FLAG_HT3) || ((FLAG) == DMA1_FLAG_TE3) || \
  647. ((FLAG) == DMA1_FLAG_GL4) || ((FLAG) == DMA1_FLAG_TC4) || \
  648. ((FLAG) == DMA1_FLAG_HT4) || ((FLAG) == DMA1_FLAG_TE4) || \
  649. ((FLAG) == DMA1_FLAG_GL5) || ((FLAG) == DMA1_FLAG_TC5) || \
  650. ((FLAG) == DMA1_FLAG_HT5) || ((FLAG) == DMA1_FLAG_TE5) || \
  651. ((FLAG) == DMA1_FLAG_GL6) || ((FLAG) == DMA1_FLAG_TC6) || \
  652. ((FLAG) == DMA1_FLAG_HT6) || ((FLAG) == DMA1_FLAG_TE6) || \
  653. ((FLAG) == DMA1_FLAG_GL7) || ((FLAG) == DMA1_FLAG_TC7) || \
  654. ((FLAG) == DMA1_FLAG_HT7) || ((FLAG) == DMA1_FLAG_TE7) || \
  655. ((FLAG) == DMA2_FLAG_GL1) || ((FLAG) == DMA2_FLAG_TC1) || \
  656. ((FLAG) == DMA2_FLAG_HT1) || ((FLAG) == DMA2_FLAG_TE1) || \
  657. ((FLAG) == DMA2_FLAG_GL2) || ((FLAG) == DMA2_FLAG_TC2) || \
  658. ((FLAG) == DMA2_FLAG_HT2) || ((FLAG) == DMA2_FLAG_TE2) || \
  659. ((FLAG) == DMA2_FLAG_GL3) || ((FLAG) == DMA2_FLAG_TC3) || \
  660. ((FLAG) == DMA2_FLAG_HT3) || ((FLAG) == DMA2_FLAG_TE3) || \
  661. ((FLAG) == DMA2_FLAG_GL4) || ((FLAG) == DMA2_FLAG_TC4) || \
  662. ((FLAG) == DMA2_FLAG_HT4) || ((FLAG) == DMA2_FLAG_TE4) || \
  663. ((FLAG) == DMA2_FLAG_GL5) || ((FLAG) == DMA2_FLAG_TC5) || \
  664. ((FLAG) == DMA2_FLAG_HT5) || ((FLAG) == DMA2_FLAG_TE5))
  665. /**
  666. * @}
  667. */
  668. /** @defgroup DMA_Buffer_Size
  669. * @{
  670. */
  671. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1) && ((SIZE) < 0x10000))
  672. /**
  673. * @}
  674. */
  675. /**
  676. * @}
  677. */
  678. /* Exported macro ------------------------------------------------------------*/
  679. /* Exported functions ------------------------------------------------------- */
  680. /* Function used to set the DMA configuration to the default reset state ******/
  681. void DMA_DeInit(DMA_Channel_TypeDef* DMAy_Channelx);
  682. /* Initialization and Configuration functions *********************************/
  683. void DMA_Init(DMA_Channel_TypeDef* DMAy_Channelx, DMA_InitTypeDef* DMA_InitStruct);
  684. void DMA_StructInit(DMA_InitTypeDef* DMA_InitStruct);
  685. void DMA_Cmd(DMA_Channel_TypeDef* DMAy_Channelx, FunctionalState NewState);
  686. /* Data Counter functions******************************************************/
  687. void DMA_SetCurrDataCounter(DMA_Channel_TypeDef* DMAy_Channelx, uint16_t DataNumber);
  688. uint16_t DMA_GetCurrDataCounter(DMA_Channel_TypeDef* DMAy_Channelx);
  689. /* Interrupts and flags management functions **********************************/
  690. void DMA_ITConfig(DMA_Channel_TypeDef* DMAy_Channelx, uint32_t DMA_IT, FunctionalState NewState);
  691. FlagStatus DMA_GetFlagStatus(uint32_t DMAy_FLAG);
  692. void DMA_ClearFlag(uint32_t DMAy_FLAG);
  693. ITStatus DMA_GetITStatus(uint32_t DMAy_IT);
  694. void DMA_ClearITPendingBit(uint32_t DMAy_IT);
  695. #ifdef __cplusplus
  696. }
  697. #endif
  698. #endif /*__FT32F0XX_DMA_H */
  699. /**
  700. * @}
  701. */
  702. /**
  703. * @}
  704. */
  705. /************************ (C) COPYRIGHT FMD *****END OF FILE****/