board.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. * Copyright (c) 2022, Xiaohua Semiconductor Co., Ltd.
  4. *
  5. * SPDX-License-Identifier: Apache-2.0
  6. *
  7. * Change Logs:
  8. * Date Author Notes
  9. * 2022-04-28 CDT first version
  10. */
  11. #include "board.h"
  12. /* unlock/lock peripheral */
  13. #define EXAMPLE_PERIPH_WE (LL_PERIPH_GPIO | LL_PERIPH_EFM | LL_PERIPH_FCG | \
  14. LL_PERIPH_PWC_CLK_RMU | LL_PERIPH_SRAM)
  15. #define EXAMPLE_PERIPH_WP (LL_PERIPH_EFM | LL_PERIPH_FCG | LL_PERIPH_SRAM)
  16. /**
  17. * @brief This function is executed in case of error occurrence.
  18. * @param None
  19. * @retval None
  20. */
  21. void Error_Handler(void)
  22. {
  23. /* USER CODE BEGIN Error_Handler */
  24. /* User can add his own implementation to report the HAL error return state */
  25. while (1)
  26. {
  27. }
  28. /* USER CODE END Error_Handler */
  29. }
  30. /** System Clock Configuration
  31. */
  32. void SystemClock_Config(void)
  33. {
  34. stc_clock_xtal_init_t stcXtalInit;
  35. stc_clock_pll_init_t stcPLLHInit;
  36. /* PCLK0, HCLK Max 240MHz */
  37. /* PCLK1, PCLK4 Max 120MHz */
  38. /* PCLK2, PCLK3 Max 60MHz */
  39. /* EX BUS Max 120MHz */
  40. CLK_SetClockDiv(CLK_BUS_CLK_ALL, \
  41. (CLK_PCLK0_DIV1 | CLK_PCLK1_DIV2 | CLK_PCLK2_DIV4 | \
  42. CLK_PCLK3_DIV4 | CLK_PCLK4_DIV2 | CLK_EXCLK_DIV2 | \
  43. CLK_HCLK_DIV1));
  44. (void)CLK_XtalStructInit(&stcXtalInit);
  45. /* Config Xtal and enable Xtal */
  46. stcXtalInit.u8Mode = CLK_XTAL_MD_OSC;
  47. stcXtalInit.u8Drv = CLK_XTAL_DRV_ULOW;
  48. stcXtalInit.u8State = CLK_XTAL_ON;
  49. stcXtalInit.u8StableTime = CLK_XTAL_STB_2MS;
  50. (void)CLK_XtalInit(&stcXtalInit);
  51. (void)CLK_PLLStructInit(&stcPLLHInit);
  52. /* VCO = (8/1)*120 = 960MHz*/
  53. stcPLLHInit.u8PLLState = CLK_PLL_ON;
  54. stcPLLHInit.PLLCFGR = 0UL;
  55. stcPLLHInit.PLLCFGR_f.PLLM = 1UL - 1UL;
  56. stcPLLHInit.PLLCFGR_f.PLLN = 120UL - 1UL;
  57. stcPLLHInit.PLLCFGR_f.PLLP = 4UL - 1UL;
  58. stcPLLHInit.PLLCFGR_f.PLLQ = 4UL - 1UL;
  59. stcPLLHInit.PLLCFGR_f.PLLR = 4UL - 1UL;
  60. stcPLLHInit.PLLCFGR_f.PLLSRC = CLK_PLL_SRC_XTAL;
  61. (void)CLK_PLLInit(&stcPLLHInit);
  62. /* Highspeed SRAM set to 0 Read/Write wait cycle */
  63. SRAM_SetWaitCycle(SRAM_SRAMH, SRAM_WAIT_CYCLE0, SRAM_WAIT_CYCLE0);
  64. /* SRAM1_2_3_4_backup set to 1 Read/Write wait cycle */
  65. SRAM_SetWaitCycle((SRAM_SRAM123 | SRAM_SRAM4 | SRAM_SRAMB), SRAM_WAIT_CYCLE1, SRAM_WAIT_CYCLE1);
  66. /* 0-wait @ 40MHz */
  67. (void)EFM_SetWaitCycle(EFM_WAIT_CYCLE5);
  68. /* 4 cycles for 200 ~ 250MHz */
  69. GPIO_SetReadWaitCycle(GPIO_RD_WAIT4);
  70. CLK_SetSysClockSrc(CLK_SYSCLK_SRC_PLL);
  71. }
  72. /** Peripheral Clock Configuration
  73. */
  74. static void PeripheralClock_Config(void)
  75. {
  76. #if defined(HC32F4A0)
  77. #if defined(BSP_USING_CAN1)
  78. CLK_SetCANClockSrc(CLK_CAN1, CLK_CANCLK_SYSCLK_DIV6);
  79. #endif
  80. #if defined(BSP_USING_CAN2)
  81. CLK_SetCANClockSrc(CLK_CAN2, CLK_CANCLK_SYSCLK_DIV6);
  82. #endif
  83. #if defined(RT_USING_ADC)
  84. CLK_SetPeriClockSrc(CLK_PERIPHCLK_PCLK);
  85. #endif
  86. #endif
  87. }
  88. /*******************************************************************************
  89. * Function Name : SysTick_Configuration
  90. * Description : Configures the SysTick for OS tick.
  91. * Input : None
  92. * Output : None
  93. * Return : None
  94. *******************************************************************************/
  95. void SysTick_Configuration(void)
  96. {
  97. stc_clock_freq_t stcClkFreq;
  98. rt_uint32_t cnts;
  99. CLK_GetClockFreq(&stcClkFreq);
  100. cnts = (rt_uint32_t)stcClkFreq.u32HclkFreq / RT_TICK_PER_SECOND;
  101. SysTick_Config(cnts);
  102. }
  103. /**
  104. * This is the timer interrupt service routine.
  105. *
  106. */
  107. void SysTick_Handler(void)
  108. {
  109. /* enter interrupt */
  110. rt_interrupt_enter();
  111. rt_tick_increase();
  112. /* leave interrupt */
  113. rt_interrupt_leave();
  114. }
  115. /**
  116. * This function will initial HC32 board.
  117. */
  118. void rt_hw_board_init()
  119. {
  120. /* Peripheral registers write unprotected */
  121. LL_PERIPH_WE(EXAMPLE_PERIPH_WE);
  122. SystemClock_Config();
  123. PeripheralClock_Config();
  124. /* Configure the SysTick */
  125. SysTick_Configuration();
  126. /* Heap initialization */
  127. #if defined(RT_USING_HEAP)
  128. rt_system_heap_init((void *)HEAP_BEGIN, (void *)HEAP_END);
  129. #endif
  130. /* Board underlying hardware initialization */
  131. #ifdef RT_USING_COMPONENTS_INIT
  132. rt_components_board_init();
  133. #endif
  134. #if defined(RT_USING_CONSOLE) && defined(RT_USING_DEVICE)
  135. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  136. #endif
  137. }
  138. void rt_hw_us_delay(rt_uint32_t us)
  139. {
  140. uint32_t start, now, delta, reload, us_tick;
  141. start = SysTick->VAL;
  142. reload = SysTick->LOAD;
  143. us_tick = SystemCoreClock / 1000000UL;
  144. do
  145. {
  146. now = SysTick->VAL;
  147. delta = start > now ? start - now : reload + start - now;
  148. }
  149. while (delta < us_tick * us);
  150. }
  151. /*@}*/