regsgpmi.h 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161
  1. /*
  2. * Copyright (C) 2011-2012, Freescale Semiconductor, Inc. All Rights Reserved
  3. * THIS SOURCE CODE IS CONFIDENTIAL AND PROPRIETARY AND MAY NOT
  4. * BE USED OR DISTRIBUTED WITHOUT THE WRITTEN PERMISSION OF
  5. * Freescale Semiconductor, Inc.
  6. */
  7. #ifndef _GPMI_H
  8. #define _GPMI_H 1
  9. #include "regs.h"
  10. //#include "registers.h"
  11. #ifndef REGS_GPMI_BASE
  12. #define REGS_GPMI_BASE (REGS_BASE + 0x112000)
  13. #endif
  14. /*
  15. * HW_GPMI_CTRL0 - GPMI Control Register 0
  16. */
  17. #ifndef __LANGUAGE_ASM__
  18. typedef union {
  19. reg32_t U;
  20. struct {
  21. unsigned XFER_COUNT:16;
  22. unsigned ADDRESS_INCREMENT:1;
  23. unsigned ADDRESS:3;
  24. unsigned CS:3;
  25. unsigned WORD_LENGTH:1;
  26. unsigned COMMAND_MODE:2;
  27. unsigned UDMA:1;
  28. unsigned LOCK_CS:1;
  29. unsigned DEV_IRQ_EN:1;
  30. unsigned RUN:1;
  31. unsigned CLKGATE:1;
  32. unsigned SFTRST:1;
  33. } B;
  34. } hw_gpmi_ctrl0_t;
  35. #endif
  36. /*
  37. * constants & macros for entire HW_GPMI_CTRL0 register
  38. */
  39. #define HW_GPMI_CTRL0_ADDR (0x00112000)
  40. #define HW_GPMI_CTRL0_SET_ADDR (0x00112004)
  41. #define HW_GPMI_CTRL0_CLR_ADDR (0x00112008)
  42. #define HW_GPMI_CTRL0_TOG_ADDR (0x0011200c)
  43. #ifndef __LANGUAGE_ASM__
  44. #ifndef ROCOO_TEST
  45. #define HW_GPMI_CTRL0 (*(volatile hw_gpmi_ctrl0_t *) HW_GPMI_CTRL0_ADDR)
  46. #define HW_GPMI_CTRL0_RD() (HW_GPMI_CTRL0.U)
  47. #define HW_GPMI_CTRL0_WR(v) (HW_GPMI_CTRL0.U = (v))
  48. #define HW_GPMI_CTRL0_SET(v) ((*(volatile reg32_t *) HW_GPMI_CTRL0_SET_ADDR) = (v))
  49. #define HW_GPMI_CTRL0_CLR(v) ((*(volatile reg32_t *) HW_GPMI_CTRL0_CLR_ADDR) = (v))
  50. #define HW_GPMI_CTRL0_TOG(v) ((*(volatile reg32_t *) HW_GPMI_CTRL0_TOG_ADDR) = (v))
  51. #else
  52. #define HW_GPMI_CTRL0_RD() (_rbase->mem32_read(HW_GPMI_CTRL0_ADDR))
  53. #define HW_GPMI_CTRL0_WR(v) (_rbase->mem32_write(HW_GPMI_CTRL0_ADDR,(v)))
  54. #define HW_GPMI_CTRL0_SET(v) (_rbase->mem32_write(HW_GPMI_CTRL0_SET_ADDR,(v)))
  55. #define HW_GPMI_CTRL0_CLR(v) (_rbase->mem32_write(HW_GPMI_CTRL0_CLR_ADDR,(v)))
  56. #define HW_GPMI_CTRL0_TOG(v) (_rbase->mem32_write(HW_GPMI_CTRL0_TOG_ADDR,(v)))
  57. #endif
  58. #endif
  59. /*
  60. * constants & macros for individual HW_GPMI_CTRL0 bitfields
  61. */
  62. /* --- Register HW_GPMI_CTRL0, field SFTRST */
  63. #define BP_GPMI_CTRL0_SFTRST 31
  64. #define BM_GPMI_CTRL0_SFTRST 0x80000000
  65. #ifndef __LANGUAGE_ASM__
  66. #define BF_GPMI_CTRL0_SFTRST(v) ((((reg32_t) v) << 31) & BM_GPMI_CTRL0_SFTRST)
  67. #else
  68. #define BF_GPMI_CTRL0_SFTRST(v) (((v) << 31) & BM_GPMI_CTRL0_SFTRST)
  69. #endif
  70. #ifndef __LANGUAGE_ASM__
  71. #define BW_GPMI_CTRL0_SFTRST(v) BF_CS1(GPMI_CTRL0, SFTRST, v)
  72. #endif
  73. #define BV_GPMI_CTRL0_SFTRST__RUN 0x0
  74. #define BV_GPMI_CTRL0_SFTRST__RESET 0x1
  75. /* --- Register HW_GPMI_CTRL0, field CLKGATE */
  76. #define BP_GPMI_CTRL0_CLKGATE 30
  77. #define BM_GPMI_CTRL0_CLKGATE 0x40000000
  78. #define BF_GPMI_CTRL0_CLKGATE(v) (((v) << 30) & BM_GPMI_CTRL0_CLKGATE)
  79. #ifndef __LANGUAGE_ASM__
  80. #define BW_GPMI_CTRL0_CLKGATE(v) BF_CS1(GPMI_CTRL0, CLKGATE, v)
  81. #endif
  82. #define BV_GPMI_CTRL0_CLKGATE__RUN 0x0
  83. #define BV_GPMI_CTRL0_CLKGATE__NO_CLKS 0x1
  84. /* --- Register HW_GPMI_CTRL0, field RUN */
  85. #define BP_GPMI_CTRL0_RUN 29
  86. #define BM_GPMI_CTRL0_RUN 0x20000000
  87. #define BF_GPMI_CTRL0_RUN(v) (((v) << 29) & BM_GPMI_CTRL0_RUN)
  88. #ifndef __LANGUAGE_ASM__
  89. #define BW_GPMI_CTRL0_RUN(v) BF_CS1(GPMI_CTRL0, RUN, v)
  90. #endif
  91. #define BV_GPMI_CTRL0_RUN__IDLE 0x0
  92. #define BV_GPMI_CTRL0_RUN__BUSY 0x1
  93. /* --- Register HW_GPMI_CTRL0, field DEV_IRQ_EN */
  94. #define BP_GPMI_CTRL0_DEV_IRQ_EN 28
  95. #define BM_GPMI_CTRL0_DEV_IRQ_EN 0x10000000
  96. #define BF_GPMI_CTRL0_DEV_IRQ_EN(v) (((v) << 28) & BM_GPMI_CTRL0_DEV_IRQ_EN)
  97. #ifndef __LANGUAGE_ASM__
  98. #define BW_GPMI_CTRL0_DEV_IRQ_EN(v) BF_CS1(GPMI_CTRL0, DEV_IRQ_EN, v)
  99. #endif
  100. /* --- Register HW_GPMI_CTRL0, field LOCK_CS */
  101. #define BP_GPMI_CTRL0_LOCK_CS 27
  102. #define BM_GPMI_CTRL0_LOCK_CS 0x08000000
  103. #define BF_GPMI_CTRL0_LOCK_CS(v) (((v) << 27) & BM_GPMI_CTRL0_LOCK_CS)
  104. #ifndef __LANGUAGE_ASM__
  105. #define BW_GPMI_CTRL0_LOCK_CS(v) BF_CS1(GPMI_CTRL0, LOCK_CS, v)
  106. #endif
  107. #define BV_GPMI_CTRL0_LOCK_CS__DISABLED 0x0
  108. #define BV_GPMI_CTRL0_LOCK_CS__ENABLED 0x1
  109. /* --- Register HW_GPMI_CTRL0, field UDMA */
  110. #define BP_GPMI_CTRL0_UDMA 26
  111. #define BM_GPMI_CTRL0_UDMA 0x04000000
  112. #define BF_GPMI_CTRL0_UDMA(v) (((v) << 26) & BM_GPMI_CTRL0_UDMA)
  113. #ifndef __LANGUAGE_ASM__
  114. #define BW_GPMI_CTRL0_UDMA(v) BF_CS1(GPMI_CTRL0, UDMA, v)
  115. #endif
  116. #define BV_GPMI_CTRL0_UDMA__DISABLED 0x0
  117. #define BV_GPMI_CTRL0_UDMA__ENABLED 0x1
  118. /* --- Register HW_GPMI_CTRL0, field COMMAND_MODE */
  119. #define BP_GPMI_CTRL0_COMMAND_MODE 24
  120. #define BM_GPMI_CTRL0_COMMAND_MODE 0x03000000
  121. #define BF_GPMI_CTRL0_COMMAND_MODE(v) (((v) << 24) & BM_GPMI_CTRL0_COMMAND_MODE)
  122. #ifndef __LANGUAGE_ASM__
  123. #define BW_GPMI_CTRL0_COMMAND_MODE(v) BF_CS1(GPMI_CTRL0, COMMAND_MODE, v)
  124. #endif
  125. #define BV_GPMI_CTRL0_COMMAND_MODE__WRITE 0x0
  126. #define BV_GPMI_CTRL0_COMMAND_MODE__READ 0x1
  127. #define BV_GPMI_CTRL0_COMMAND_MODE__READ_AND_COMPARE 0x2
  128. #define BV_GPMI_CTRL0_COMMAND_MODE__WAIT_FOR_READY 0x3
  129. /* --- Register HW_GPMI_CTRL0, field WORD_LENGTH */
  130. #define BP_GPMI_CTRL0_WORD_LENGTH 23
  131. #define BM_GPMI_CTRL0_WORD_LENGTH 0x00800000
  132. #define BF_GPMI_CTRL0_WORD_LENGTH(v) (((v) << 23) & BM_GPMI_CTRL0_WORD_LENGTH)
  133. #ifndef __LANGUAGE_ASM__
  134. #define BW_GPMI_CTRL0_WORD_LENGTH(v) BF_CS1(GPMI_CTRL0, WORD_LENGTH, v)
  135. #endif
  136. #define BV_GPMI_CTRL0_WORD_LENGTH__16_BIT 0x0
  137. #define BV_GPMI_CTRL0_WORD_LENGTH__8_BIT 0x1
  138. /* --- Register HW_GPMI_CTRL0, field CS */
  139. #define BP_GPMI_CTRL0_CS 20
  140. #define BM_GPMI_CTRL0_CS 0x00700000
  141. #define BF_GPMI_CTRL0_CS(v) (((v) << 20) & BM_GPMI_CTRL0_CS)
  142. #ifndef __LANGUAGE_ASM__
  143. #define BW_GPMI_CTRL0_CS(v) BF_CS1(GPMI_CTRL0, CS, v)
  144. #endif
  145. /* --- Register HW_GPMI_CTRL0, field ADDRESS */
  146. #define BP_GPMI_CTRL0_ADDRESS 17
  147. #define BM_GPMI_CTRL0_ADDRESS 0x000E0000
  148. #define BF_GPMI_CTRL0_ADDRESS(v) (((v) << 17) & BM_GPMI_CTRL0_ADDRESS)
  149. #ifndef __LANGUAGE_ASM__
  150. #define BW_GPMI_CTRL0_ADDRESS(v) BF_CS1(GPMI_CTRL0, ADDRESS, v)
  151. #endif
  152. #define BV_GPMI_CTRL0_ADDRESS__NAND_DATA 0x0
  153. #define BV_GPMI_CTRL0_ADDRESS__NAND_CLE 0x1
  154. #define BV_GPMI_CTRL0_ADDRESS__NAND_ALE 0x2
  155. /* --- Register HW_GPMI_CTRL0, field ADDRESS_INCREMENT */
  156. #define BP_GPMI_CTRL0_ADDRESS_INCREMENT 16
  157. #define BM_GPMI_CTRL0_ADDRESS_INCREMENT 0x00010000
  158. #define BF_GPMI_CTRL0_ADDRESS_INCREMENT(v) (((v) << 16) & BM_GPMI_CTRL0_ADDRESS_INCREMENT)
  159. #ifndef __LANGUAGE_ASM__
  160. #define BW_GPMI_CTRL0_ADDRESS_INCREMENT(v) BF_CS1(GPMI_CTRL0, ADDRESS_INCREMENT, v)
  161. #endif
  162. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__DISABLED 0x0
  163. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__ENABLED 0x1
  164. /* --- Register HW_GPMI_CTRL0, field XFER_COUNT */
  165. #define BP_GPMI_CTRL0_XFER_COUNT 0
  166. #define BM_GPMI_CTRL0_XFER_COUNT 0x0000FFFF
  167. #define BF_GPMI_CTRL0_XFER_COUNT(v) (((v) << 0) & BM_GPMI_CTRL0_XFER_COUNT)
  168. #ifndef __LANGUAGE_ASM__
  169. #define BW_GPMI_CTRL0_XFER_COUNT(v) (HW_GPMI_CTRL0.B.XFER_COUNT = (v))
  170. #endif
  171. /*
  172. * HW_GPMI_COMPARE - GPMI Compare Register
  173. */
  174. #ifndef __LANGUAGE_ASM__
  175. typedef union {
  176. reg32_t U;
  177. struct {
  178. unsigned REFERENCE:16;
  179. unsigned MASK:16;
  180. } B;
  181. } hw_gpmi_compare_t;
  182. #endif
  183. /*
  184. * constants & macros for entire HW_GPMI_COMPARE register
  185. */
  186. #define HW_GPMI_COMPARE_ADDR (0x00112010)
  187. #ifndef __LANGUAGE_ASM__
  188. #ifndef ROCOO_TEST
  189. #define HW_GPMI_COMPARE (*(volatile hw_gpmi_compare_t *) HW_GPMI_COMPARE_ADDR)
  190. #define HW_GPMI_COMPARE_RD() (HW_GPMI_COMPARE.U)
  191. #define HW_GPMI_COMPARE_WR(v) (HW_GPMI_COMPARE.U = (v))
  192. #define HW_GPMI_COMPARE_SET(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() | (v)))
  193. #define HW_GPMI_COMPARE_CLR(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() & ~(v)))
  194. #define HW_GPMI_COMPARE_TOG(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() ^ (v)))
  195. #else
  196. #define HW_GPMI_COMPARE_RD() (_rbase->mem32_read(HW_GPMI_COMPARE_ADDR))
  197. #define HW_GPMI_COMPARE_WR(v) (_rbase->mem32_write(HW_GPMI_COMPARE_ADDR,(v)))
  198. #define HW_GPMI_COMPARE_SET(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() | (v)))
  199. #define HW_GPMI_COMPARE_CLR(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() & ~(v)))
  200. #define HW_GPMI_COMPARE_TOG(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() ^ (v)))
  201. #endif
  202. #endif
  203. /*
  204. * constants & macros for individual HW_GPMI_COMPARE bitfields
  205. */
  206. /* --- Register HW_GPMI_COMPARE, field MASK */
  207. #define BP_GPMI_COMPARE_MASK 16
  208. #define BM_GPMI_COMPARE_MASK 0xFFFF0000
  209. #ifndef __LANGUAGE_ASM__
  210. #define BF_GPMI_COMPARE_MASK(v) ((((reg32_t) v) << 16) & BM_GPMI_COMPARE_MASK)
  211. #else
  212. #define BF_GPMI_COMPARE_MASK(v) (((v) << 16) & BM_GPMI_COMPARE_MASK)
  213. #endif
  214. #ifndef __LANGUAGE_ASM__
  215. #define BW_GPMI_COMPARE_MASK(v) (HW_GPMI_COMPARE.B.MASK = (v))
  216. #endif
  217. /* --- Register HW_GPMI_COMPARE, field REFERENCE */
  218. #define BP_GPMI_COMPARE_REFERENCE 0
  219. #define BM_GPMI_COMPARE_REFERENCE 0x0000FFFF
  220. #define BF_GPMI_COMPARE_REFERENCE(v) (((v) << 0) & BM_GPMI_COMPARE_REFERENCE)
  221. #ifndef __LANGUAGE_ASM__
  222. #define BW_GPMI_COMPARE_REFERENCE(v) (HW_GPMI_COMPARE.B.REFERENCE = (v))
  223. #endif
  224. /*
  225. * HW_GPMI_ECCCTRL - GPMI Integrated ECC Control Register
  226. */
  227. #ifndef __LANGUAGE_ASM__
  228. typedef union {
  229. reg32_t U;
  230. struct {
  231. unsigned BUFFER_MASK:9;
  232. unsigned RSVD1:3;
  233. unsigned ENABLE_ECC:1;
  234. unsigned ECC_CMD:2;
  235. unsigned RSVD2:1;
  236. unsigned HANDLE:16;
  237. } B;
  238. } hw_gpmi_eccctrl_t;
  239. #endif
  240. /*
  241. * constants & macros for entire HW_GPMI_ECCCTRL register
  242. */
  243. #define HW_GPMI_ECCCTRL_ADDR (0x00112020)
  244. #define HW_GPMI_ECCCTRL_SET_ADDR (0x00112024)
  245. #define HW_GPMI_ECCCTRL_CLR_ADDR (0x00112028)
  246. #define HW_GPMI_ECCCTRL_TOG_ADDR (0x0011202c)
  247. #ifndef __LANGUAGE_ASM__
  248. #ifndef ROCOO_TEST
  249. #define HW_GPMI_ECCCTRL (*(volatile hw_gpmi_eccctrl_t *) HW_GPMI_ECCCTRL_ADDR)
  250. #define HW_GPMI_ECCCTRL_RD() (HW_GPMI_ECCCTRL.U)
  251. #define HW_GPMI_ECCCTRL_WR(v) (HW_GPMI_ECCCTRL.U = (v))
  252. #define HW_GPMI_ECCCTRL_SET(v) ((*(volatile reg32_t *) HW_GPMI_ECCCTRL_SET_ADDR) = (v))
  253. #define HW_GPMI_ECCCTRL_CLR(v) ((*(volatile reg32_t *) HW_GPMI_ECCCTRL_CLR_ADDR) = (v))
  254. #define HW_GPMI_ECCCTRL_TOG(v) ((*(volatile reg32_t *) HW_GPMI_ECCCTRL_TOG_ADDR) = (v))
  255. #else
  256. #define HW_GPMI_ECCCTRL_RD() (_rbase->mem32_read(HW_GPMI_ECCCTRL_ADDR))
  257. #define HW_GPMI_ECCCTRL_WR(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_ADDR,(v)))
  258. #define HW_GPMI_ECCCTRL_SET(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_SET_ADDR,(v)))
  259. #define HW_GPMI_ECCCTRL_CLR(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_CLR_ADDR,(v)))
  260. #define HW_GPMI_ECCCTRL_TOG(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_TOG_ADDR,(v)))
  261. #endif
  262. #endif
  263. /*
  264. * constants & macros for individual HW_GPMI_ECCCTRL bitfields
  265. */
  266. /* --- Register HW_GPMI_ECCCTRL, field HANDLE */
  267. #define BP_GPMI_ECCCTRL_HANDLE 16
  268. #define BM_GPMI_ECCCTRL_HANDLE 0xFFFF0000
  269. #ifndef __LANGUAGE_ASM__
  270. #define BF_GPMI_ECCCTRL_HANDLE(v) ((((reg32_t) v) << 16) & BM_GPMI_ECCCTRL_HANDLE)
  271. #else
  272. #define BF_GPMI_ECCCTRL_HANDLE(v) (((v) << 16) & BM_GPMI_ECCCTRL_HANDLE)
  273. #endif
  274. #ifndef __LANGUAGE_ASM__
  275. #define BW_GPMI_ECCCTRL_HANDLE(v) (HW_GPMI_ECCCTRL.B.HANDLE = (v))
  276. #endif
  277. /* --- Register HW_GPMI_ECCCTRL, field RSVD2 */
  278. #define BP_GPMI_ECCCTRL_RSVD2 15
  279. #define BM_GPMI_ECCCTRL_RSVD2 0x00008000
  280. #define BF_GPMI_ECCCTRL_RSVD2(v) (((v) << 15) & BM_GPMI_ECCCTRL_RSVD2)
  281. /* --- Register HW_GPMI_ECCCTRL, field ECC_CMD */
  282. #define BP_GPMI_ECCCTRL_ECC_CMD 13
  283. #define BM_GPMI_ECCCTRL_ECC_CMD 0x00006000
  284. #define BF_GPMI_ECCCTRL_ECC_CMD(v) (((v) << 13) & BM_GPMI_ECCCTRL_ECC_CMD)
  285. #ifndef __LANGUAGE_ASM__
  286. #define BW_GPMI_ECCCTRL_ECC_CMD(v) BF_CS1(GPMI_ECCCTRL, ECC_CMD, v)
  287. #endif
  288. #define BV_GPMI_ECCCTRL_ECC_CMD__DECODE 0x0
  289. #define BV_GPMI_ECCCTRL_ECC_CMD__ENCODE 0x1
  290. #define BV_GPMI_ECCCTRL_ECC_CMD__RESERVE2 0x2
  291. #define BV_GPMI_ECCCTRL_ECC_CMD__RESERVE3 0x3
  292. /* --- Register HW_GPMI_ECCCTRL, field ENABLE_ECC */
  293. #define BP_GPMI_ECCCTRL_ENABLE_ECC 12
  294. #define BM_GPMI_ECCCTRL_ENABLE_ECC 0x00001000
  295. #define BF_GPMI_ECCCTRL_ENABLE_ECC(v) (((v) << 12) & BM_GPMI_ECCCTRL_ENABLE_ECC)
  296. #ifndef __LANGUAGE_ASM__
  297. #define BW_GPMI_ECCCTRL_ENABLE_ECC(v) BF_CS1(GPMI_ECCCTRL, ENABLE_ECC, v)
  298. #endif
  299. #define BV_GPMI_ECCCTRL_ENABLE_ECC__ENABLE 0x1
  300. #define BV_GPMI_ECCCTRL_ENABLE_ECC__DISABLE 0x0
  301. /* --- Register HW_GPMI_ECCCTRL, field RSVD1 */
  302. #define BP_GPMI_ECCCTRL_RSVD1 9
  303. #define BM_GPMI_ECCCTRL_RSVD1 0x00000E00
  304. #define BF_GPMI_ECCCTRL_RSVD1(v) (((v) << 9) & BM_GPMI_ECCCTRL_RSVD1)
  305. /* --- Register HW_GPMI_ECCCTRL, field BUFFER_MASK */
  306. #define BP_GPMI_ECCCTRL_BUFFER_MASK 0
  307. #define BM_GPMI_ECCCTRL_BUFFER_MASK 0x000001FF
  308. #define BF_GPMI_ECCCTRL_BUFFER_MASK(v) (((v) << 0) & BM_GPMI_ECCCTRL_BUFFER_MASK)
  309. #ifndef __LANGUAGE_ASM__
  310. #define BW_GPMI_ECCCTRL_BUFFER_MASK(v) BF_CS1(GPMI_ECCCTRL, BUFFER_MASK, v)
  311. #endif
  312. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_AUXONLY 0x100
  313. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_PAGE 0x1FF
  314. /*
  315. * HW_GPMI_ECCCOUNT - GPMI Integrated ECC Transfer Count Register
  316. */
  317. #ifndef __LANGUAGE_ASM__
  318. typedef union {
  319. reg32_t U;
  320. struct {
  321. unsigned COUNT:16;
  322. unsigned RSVD2:16;
  323. } B;
  324. } hw_gpmi_ecccount_t;
  325. #endif
  326. /*
  327. * constants & macros for entire HW_GPMI_ECCCOUNT register
  328. */
  329. #define HW_GPMI_ECCCOUNT_ADDR (0x00112030)
  330. #ifndef __LANGUAGE_ASM__
  331. #ifndef ROCOO_TEST
  332. #define HW_GPMI_ECCCOUNT (*(volatile hw_gpmi_ecccount_t *) HW_GPMI_ECCCOUNT_ADDR)
  333. #define HW_GPMI_ECCCOUNT_RD() (HW_GPMI_ECCCOUNT.U)
  334. #define HW_GPMI_ECCCOUNT_WR(v) (HW_GPMI_ECCCOUNT.U = (v))
  335. #define HW_GPMI_ECCCOUNT_SET(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() | (v)))
  336. #define HW_GPMI_ECCCOUNT_CLR(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() & ~(v)))
  337. #define HW_GPMI_ECCCOUNT_TOG(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() ^ (v)))
  338. #else
  339. #define HW_GPMI_ECCCOUNT_RD() (_rbase->mem32_read(HW_GPMI_ECCCOUNT_ADDR))
  340. #define HW_GPMI_ECCCOUNT_WR(v) (_rbase->mem32_write(HW_GPMI_ECCCOUNT_ADDR,(v)))
  341. #define HW_GPMI_ECCCOUNT_SET(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() | (v)))
  342. #define HW_GPMI_ECCCOUNT_CLR(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() & ~(v)))
  343. #define HW_GPMI_ECCCOUNT_TOG(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() ^ (v)))
  344. #endif
  345. #endif
  346. /*
  347. * constants & macros for individual HW_GPMI_ECCCOUNT bitfields
  348. */
  349. /* --- Register HW_GPMI_ECCCOUNT, field RSVD2 */
  350. #define BP_GPMI_ECCCOUNT_RSVD2 16
  351. #define BM_GPMI_ECCCOUNT_RSVD2 0xFFFF0000
  352. #ifndef __LANGUAGE_ASM__
  353. #define BF_GPMI_ECCCOUNT_RSVD2(v) ((((reg32_t) v) << 16) & BM_GPMI_ECCCOUNT_RSVD2)
  354. #else
  355. #define BF_GPMI_ECCCOUNT_RSVD2(v) (((v) << 16) & BM_GPMI_ECCCOUNT_RSVD2)
  356. #endif
  357. /* --- Register HW_GPMI_ECCCOUNT, field COUNT */
  358. #define BP_GPMI_ECCCOUNT_COUNT 0
  359. #define BM_GPMI_ECCCOUNT_COUNT 0x0000FFFF
  360. #define BF_GPMI_ECCCOUNT_COUNT(v) (((v) << 0) & BM_GPMI_ECCCOUNT_COUNT)
  361. #ifndef __LANGUAGE_ASM__
  362. #define BW_GPMI_ECCCOUNT_COUNT(v) (HW_GPMI_ECCCOUNT.B.COUNT = (v))
  363. #endif
  364. /*
  365. * HW_GPMI_PAYLOAD - GPMI Payload Address Register
  366. */
  367. #ifndef __LANGUAGE_ASM__
  368. typedef union {
  369. reg32_t U;
  370. struct {
  371. unsigned RSVD0:2;
  372. unsigned ADDRESS:30;
  373. } B;
  374. } hw_gpmi_payload_t;
  375. #endif
  376. /*
  377. * constants & macros for entire HW_GPMI_PAYLOAD register
  378. */
  379. #define HW_GPMI_PAYLOAD_ADDR (0x00112040)
  380. #ifndef __LANGUAGE_ASM__
  381. #ifndef ROCOO_TEST
  382. #define HW_GPMI_PAYLOAD (*(volatile hw_gpmi_payload_t *) HW_GPMI_PAYLOAD_ADDR)
  383. #define HW_GPMI_PAYLOAD_RD() (HW_GPMI_PAYLOAD.U)
  384. #define HW_GPMI_PAYLOAD_WR(v) (HW_GPMI_PAYLOAD.U = (v))
  385. #define HW_GPMI_PAYLOAD_SET(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() | (v)))
  386. #define HW_GPMI_PAYLOAD_CLR(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() & ~(v)))
  387. #define HW_GPMI_PAYLOAD_TOG(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() ^ (v)))
  388. #else
  389. #define HW_GPMI_PAYLOAD_RD() (_rbase->mem32_read(HW_GPMI_PAYLOAD_ADDR))
  390. #define HW_GPMI_PAYLOAD_WR(v) (_rbase->mem32_write(HW_GPMI_PAYLOAD_ADDR,(v)))
  391. #define HW_GPMI_PAYLOAD_SET(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() | (v)))
  392. #define HW_GPMI_PAYLOAD_CLR(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() & ~(v)))
  393. #define HW_GPMI_PAYLOAD_TOG(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() ^ (v)))
  394. #endif
  395. #endif
  396. /*
  397. * constants & macros for individual HW_GPMI_PAYLOAD bitfields
  398. */
  399. /* --- Register HW_GPMI_PAYLOAD, field ADDRESS */
  400. #define BP_GPMI_PAYLOAD_ADDRESS 2
  401. #define BM_GPMI_PAYLOAD_ADDRESS 0xFFFFFFFC
  402. #ifndef __LANGUAGE_ASM__
  403. #define BF_GPMI_PAYLOAD_ADDRESS(v) ((((reg32_t) v) << 2) & BM_GPMI_PAYLOAD_ADDRESS)
  404. #else
  405. #define BF_GPMI_PAYLOAD_ADDRESS(v) (((v) << 2) & BM_GPMI_PAYLOAD_ADDRESS)
  406. #endif
  407. #ifndef __LANGUAGE_ASM__
  408. #define BW_GPMI_PAYLOAD_ADDRESS(v) BF_CS1(GPMI_PAYLOAD, ADDRESS, v)
  409. #endif
  410. /* --- Register HW_GPMI_PAYLOAD, field RSVD0 */
  411. #define BP_GPMI_PAYLOAD_RSVD0 0
  412. #define BM_GPMI_PAYLOAD_RSVD0 0x00000003
  413. #define BF_GPMI_PAYLOAD_RSVD0(v) (((v) << 0) & BM_GPMI_PAYLOAD_RSVD0)
  414. /*
  415. * HW_GPMI_AUXILIARY - GPMI Auxiliary Address Register
  416. */
  417. #ifndef __LANGUAGE_ASM__
  418. typedef union {
  419. reg32_t U;
  420. struct {
  421. unsigned RSVD0:2;
  422. unsigned ADDRESS:30;
  423. } B;
  424. } hw_gpmi_auxiliary_t;
  425. #endif
  426. /*
  427. * constants & macros for entire HW_GPMI_AUXILIARY register
  428. */
  429. #define HW_GPMI_AUXILIARY_ADDR (0x00112050)
  430. #ifndef __LANGUAGE_ASM__
  431. #ifndef ROCOO_TEST
  432. #define HW_GPMI_AUXILIARY (*(volatile hw_gpmi_auxiliary_t *) HW_GPMI_AUXILIARY_ADDR)
  433. #define HW_GPMI_AUXILIARY_RD() (HW_GPMI_AUXILIARY.U)
  434. #define HW_GPMI_AUXILIARY_WR(v) (HW_GPMI_AUXILIARY.U = (v))
  435. #define HW_GPMI_AUXILIARY_SET(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() | (v)))
  436. #define HW_GPMI_AUXILIARY_CLR(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() & ~(v)))
  437. #define HW_GPMI_AUXILIARY_TOG(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() ^ (v)))
  438. #else
  439. #define HW_GPMI_AUXILIARY_RD() (_rbase->mem32_read(HW_GPMI_AUXILIARY_ADDR))
  440. #define HW_GPMI_AUXILIARY_WR(v) (_rbase->mem32_write(HW_GPMI_AUXILIARY_ADDR,(v)))
  441. #define HW_GPMI_AUXILIARY_SET(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() | (v)))
  442. #define HW_GPMI_AUXILIARY_CLR(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() & ~(v)))
  443. #define HW_GPMI_AUXILIARY_TOG(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() ^ (v)))
  444. #endif
  445. #endif
  446. /*
  447. * constants & macros for individual HW_GPMI_AUXILIARY bitfields
  448. */
  449. /* --- Register HW_GPMI_AUXILIARY, field ADDRESS */
  450. #define BP_GPMI_AUXILIARY_ADDRESS 2
  451. #define BM_GPMI_AUXILIARY_ADDRESS 0xFFFFFFFC
  452. #ifndef __LANGUAGE_ASM__
  453. #define BF_GPMI_AUXILIARY_ADDRESS(v) ((((reg32_t) v) << 2) & BM_GPMI_AUXILIARY_ADDRESS)
  454. #else
  455. #define BF_GPMI_AUXILIARY_ADDRESS(v) (((v) << 2) & BM_GPMI_AUXILIARY_ADDRESS)
  456. #endif
  457. #ifndef __LANGUAGE_ASM__
  458. #define BW_GPMI_AUXILIARY_ADDRESS(v) BF_CS1(GPMI_AUXILIARY, ADDRESS, v)
  459. #endif
  460. /* --- Register HW_GPMI_AUXILIARY, field RSVD0 */
  461. #define BP_GPMI_AUXILIARY_RSVD0 0
  462. #define BM_GPMI_AUXILIARY_RSVD0 0x00000003
  463. #define BF_GPMI_AUXILIARY_RSVD0(v) (((v) << 0) & BM_GPMI_AUXILIARY_RSVD0)
  464. /*
  465. * HW_GPMI_CTRL1 - GPMI Control Register 1
  466. */
  467. #ifndef __LANGUAGE_ASM__
  468. typedef union {
  469. reg32_t U;
  470. struct {
  471. unsigned GPMI_MODE:1;
  472. unsigned CAMERA_MODE:1;
  473. unsigned ATA_IRQRDY_POLARITY:1;
  474. unsigned DEV_RESET:1;
  475. unsigned ABORT_WAIT_FOR_READY_CHANNEL:3;
  476. unsigned ABORT_WAIT_REQUEST:1;
  477. unsigned BURST_EN:1;
  478. unsigned TIMEOUT_IRQ:1;
  479. unsigned DEV_IRQ:1;
  480. unsigned DMA2ECC_MODE:1;
  481. unsigned RDN_DELAY:4;
  482. unsigned HALF_PERIOD:1;
  483. unsigned DLL_ENABLE:1;
  484. unsigned BCH_MODE:1;
  485. unsigned GANGED_RDYBUSY:1;
  486. unsigned TIMEOUT_IRQ_EN:1;
  487. unsigned RSVD1:1;
  488. unsigned WRN_DLY_SEL:2;
  489. unsigned DECOUPLE_CS:1;
  490. unsigned SSYNCMODE:1;
  491. unsigned UPDATE_CS:1;
  492. unsigned GPMI_CLK_DIV2_EN:1;
  493. unsigned TOGGLE_MODE:1;
  494. unsigned WRITE_CLK_STOP:1;
  495. unsigned SSYNC_CLK_STOP:1;
  496. unsigned DEV_CLK_STOP:1;
  497. } B;
  498. } hw_gpmi_ctrl1_t;
  499. #endif
  500. /*
  501. * constants & macros for entire HW_GPMI_CTRL1 register
  502. */
  503. #define HW_GPMI_CTRL1_ADDR (0x00112060)
  504. #define HW_GPMI_CTRL1_SET_ADDR (0x00112064)
  505. #define HW_GPMI_CTRL1_CLR_ADDR (0x00112068)
  506. #define HW_GPMI_CTRL1_TOG_ADDR (0x0011206c)
  507. #ifndef __LANGUAGE_ASM__
  508. #ifndef ROCOO_TEST
  509. #define HW_GPMI_CTRL1 (*(volatile hw_gpmi_ctrl1_t *) HW_GPMI_CTRL1_ADDR)
  510. #define HW_GPMI_CTRL1_RD() (HW_GPMI_CTRL1.U)
  511. #define HW_GPMI_CTRL1_WR(v) (HW_GPMI_CTRL1.U = (v))
  512. #define HW_GPMI_CTRL1_SET(v) ((*(volatile reg32_t *) HW_GPMI_CTRL1_SET_ADDR) = (v))
  513. #define HW_GPMI_CTRL1_CLR(v) ((*(volatile reg32_t *) HW_GPMI_CTRL1_CLR_ADDR) = (v))
  514. #define HW_GPMI_CTRL1_TOG(v) ((*(volatile reg32_t *) HW_GPMI_CTRL1_TOG_ADDR) = (v))
  515. #else
  516. #define HW_GPMI_CTRL1_RD() (_rbase->mem32_read(HW_GPMI_CTRL1_ADDR))
  517. #define HW_GPMI_CTRL1_WR(v) (_rbase->mem32_write(HW_GPMI_CTRL1_ADDR,(v)))
  518. #define HW_GPMI_CTRL1_SET(v) (_rbase->mem32_write(HW_GPMI_CTRL1_SET_ADDR,(v)))
  519. #define HW_GPMI_CTRL1_CLR(v) (_rbase->mem32_write(HW_GPMI_CTRL1_CLR_ADDR,(v)))
  520. #define HW_GPMI_CTRL1_TOG(v) (_rbase->mem32_write(HW_GPMI_CTRL1_TOG_ADDR,(v)))
  521. #endif
  522. #endif
  523. /*
  524. * constants & macros for individual HW_GPMI_CTRL1 bitfields
  525. */
  526. /* --- Register HW_GPMI_CTRL1, field DEV_CLK_STOP */
  527. #define BP_GPMI_CTRL1_DEV_CLK_STOP 31
  528. #define BM_GPMI_CTRL1_DEV_CLK_STOP 0x80000000
  529. #ifndef __LANGUAGE_ASM__
  530. #define BF_GPMI_CTRL1_DEV_CLK_STOP(v) ((((reg32_t) v) << 31) & BM_GPMI_CTRL1_DEV_CLK_STOP)
  531. #else
  532. #define BF_GPMI_CTRL1_DEV_CLK_STOP(v) (((v) << 31) & BM_GPMI_CTRL1_DEV_CLK_STOP)
  533. #endif
  534. #ifndef __LANGUAGE_ASM__
  535. #define BW_GPMI_CTRL1_DEV_CLK_STOP(v) BF_CS1(GPMI_CTRL1, DEV_CLK_STOP, v)
  536. #endif
  537. /* --- Register HW_GPMI_CTRL1, field SSYNC_CLK_STOP */
  538. #define BP_GPMI_CTRL1_SSYNC_CLK_STOP 30
  539. #define BM_GPMI_CTRL1_SSYNC_CLK_STOP 0x40000000
  540. #define BF_GPMI_CTRL1_SSYNC_CLK_STOP(v) (((v) << 30) & BM_GPMI_CTRL1_SSYNC_CLK_STOP)
  541. #ifndef __LANGUAGE_ASM__
  542. #define BW_GPMI_CTRL1_SSYNC_CLK_STOP(v) BF_CS1(GPMI_CTRL1, SSYNC_CLK_STOP, v)
  543. #endif
  544. /* --- Register HW_GPMI_CTRL1, field WRITE_CLK_STOP */
  545. #define BP_GPMI_CTRL1_WRITE_CLK_STOP 29
  546. #define BM_GPMI_CTRL1_WRITE_CLK_STOP 0x20000000
  547. #define BF_GPMI_CTRL1_WRITE_CLK_STOP(v) (((v) << 29) & BM_GPMI_CTRL1_WRITE_CLK_STOP)
  548. #ifndef __LANGUAGE_ASM__
  549. #define BW_GPMI_CTRL1_WRITE_CLK_STOP(v) BF_CS1(GPMI_CTRL1, WRITE_CLK_STOP, v)
  550. #endif
  551. /* --- Register HW_GPMI_CTRL1, field TOGGLE_MODE */
  552. #define BP_GPMI_CTRL1_TOGGLE_MODE 28
  553. #define BM_GPMI_CTRL1_TOGGLE_MODE 0x10000000
  554. #define BF_GPMI_CTRL1_TOGGLE_MODE(v) (((v) << 28) & BM_GPMI_CTRL1_TOGGLE_MODE)
  555. #ifndef __LANGUAGE_ASM__
  556. #define BW_GPMI_CTRL1_TOGGLE_MODE(v) BF_CS1(GPMI_CTRL1, TOGGLE_MODE, v)
  557. #endif
  558. /* --- Register HW_GPMI_CTRL1, field GPMI_CLK_DIV2_EN */
  559. #define BP_GPMI_CTRL1_GPMI_CLK_DIV2_EN 27
  560. #define BM_GPMI_CTRL1_GPMI_CLK_DIV2_EN 0x08000000
  561. #define BF_GPMI_CTRL1_GPMI_CLK_DIV2_EN(v) (((v) << 27) & BM_GPMI_CTRL1_GPMI_CLK_DIV2_EN)
  562. #ifndef __LANGUAGE_ASM__
  563. #define BW_GPMI_CTRL1_GPMI_CLK_DIV2_EN(v) BF_CS1(GPMI_CTRL1, GPMI_CLK_DIV2_EN, v)
  564. #endif
  565. /* --- Register HW_GPMI_CTRL1, field UPDATE_CS */
  566. #define BP_GPMI_CTRL1_UPDATE_CS 26
  567. #define BM_GPMI_CTRL1_UPDATE_CS 0x04000000
  568. #define BF_GPMI_CTRL1_UPDATE_CS(v) (((v) << 26) & BM_GPMI_CTRL1_UPDATE_CS)
  569. #ifndef __LANGUAGE_ASM__
  570. #define BW_GPMI_CTRL1_UPDATE_CS(v) BF_CS1(GPMI_CTRL1, UPDATE_CS, v)
  571. #endif
  572. /* --- Register HW_GPMI_CTRL1, field SSYNCMODE */
  573. #define BP_GPMI_CTRL1_SSYNCMODE 25
  574. #define BM_GPMI_CTRL1_SSYNCMODE 0x02000000
  575. #define BF_GPMI_CTRL1_SSYNCMODE(v) (((v) << 25) & BM_GPMI_CTRL1_SSYNCMODE)
  576. #ifndef __LANGUAGE_ASM__
  577. #define BW_GPMI_CTRL1_SSYNCMODE(v) BF_CS1(GPMI_CTRL1, SSYNCMODE, v)
  578. #endif
  579. #define BV_GPMI_CTRL1_SSYNCMODE__ASYNC 0x0
  580. #define BV_GPMI_CTRL1_SSYNCMODE__SSYNC 0x1
  581. /* --- Register HW_GPMI_CTRL1, field DECOUPLE_CS */
  582. #define BP_GPMI_CTRL1_DECOUPLE_CS 24
  583. #define BM_GPMI_CTRL1_DECOUPLE_CS 0x01000000
  584. #define BF_GPMI_CTRL1_DECOUPLE_CS(v) (((v) << 24) & BM_GPMI_CTRL1_DECOUPLE_CS)
  585. #ifndef __LANGUAGE_ASM__
  586. #define BW_GPMI_CTRL1_DECOUPLE_CS(v) BF_CS1(GPMI_CTRL1, DECOUPLE_CS, v)
  587. #endif
  588. /* --- Register HW_GPMI_CTRL1, field WRN_DLY_SEL */
  589. #define BP_GPMI_CTRL1_WRN_DLY_SEL 22
  590. #define BM_GPMI_CTRL1_WRN_DLY_SEL 0x00C00000
  591. #define BF_GPMI_CTRL1_WRN_DLY_SEL(v) (((v) << 22) & BM_GPMI_CTRL1_WRN_DLY_SEL)
  592. #ifndef __LANGUAGE_ASM__
  593. #define BW_GPMI_CTRL1_WRN_DLY_SEL(v) BF_CS1(GPMI_CTRL1, WRN_DLY_SEL, v)
  594. #endif
  595. /* --- Register HW_GPMI_CTRL1, field RSVD1 */
  596. #define BP_GPMI_CTRL1_RSVD1 21
  597. #define BM_GPMI_CTRL1_RSVD1 0x00200000
  598. #define BF_GPMI_CTRL1_RSVD1(v) (((v) << 21) & BM_GPMI_CTRL1_RSVD1)
  599. /* --- Register HW_GPMI_CTRL1, field TIMEOUT_IRQ_EN */
  600. #define BP_GPMI_CTRL1_TIMEOUT_IRQ_EN 20
  601. #define BM_GPMI_CTRL1_TIMEOUT_IRQ_EN 0x00100000
  602. #define BF_GPMI_CTRL1_TIMEOUT_IRQ_EN(v) (((v) << 20) & BM_GPMI_CTRL1_TIMEOUT_IRQ_EN)
  603. #ifndef __LANGUAGE_ASM__
  604. #define BW_GPMI_CTRL1_TIMEOUT_IRQ_EN(v) BF_CS1(GPMI_CTRL1, TIMEOUT_IRQ_EN, v)
  605. #endif
  606. /* --- Register HW_GPMI_CTRL1, field GANGED_RDYBUSY */
  607. #define BP_GPMI_CTRL1_GANGED_RDYBUSY 19
  608. #define BM_GPMI_CTRL1_GANGED_RDYBUSY 0x00080000
  609. #define BF_GPMI_CTRL1_GANGED_RDYBUSY(v) (((v) << 19) & BM_GPMI_CTRL1_GANGED_RDYBUSY)
  610. #ifndef __LANGUAGE_ASM__
  611. #define BW_GPMI_CTRL1_GANGED_RDYBUSY(v) BF_CS1(GPMI_CTRL1, GANGED_RDYBUSY, v)
  612. #endif
  613. /* --- Register HW_GPMI_CTRL1, field BCH_MODE */
  614. #define BP_GPMI_CTRL1_BCH_MODE 18
  615. #define BM_GPMI_CTRL1_BCH_MODE 0x00040000
  616. #define BF_GPMI_CTRL1_BCH_MODE(v) (((v) << 18) & BM_GPMI_CTRL1_BCH_MODE)
  617. #ifndef __LANGUAGE_ASM__
  618. #define BW_GPMI_CTRL1_BCH_MODE(v) BF_CS1(GPMI_CTRL1, BCH_MODE, v)
  619. #endif
  620. /* --- Register HW_GPMI_CTRL1, field DLL_ENABLE */
  621. #define BP_GPMI_CTRL1_DLL_ENABLE 17
  622. #define BM_GPMI_CTRL1_DLL_ENABLE 0x00020000
  623. #define BF_GPMI_CTRL1_DLL_ENABLE(v) (((v) << 17) & BM_GPMI_CTRL1_DLL_ENABLE)
  624. #ifndef __LANGUAGE_ASM__
  625. #define BW_GPMI_CTRL1_DLL_ENABLE(v) BF_CS1(GPMI_CTRL1, DLL_ENABLE, v)
  626. #endif
  627. /* --- Register HW_GPMI_CTRL1, field HALF_PERIOD */
  628. #define BP_GPMI_CTRL1_HALF_PERIOD 16
  629. #define BM_GPMI_CTRL1_HALF_PERIOD 0x00010000
  630. #define BF_GPMI_CTRL1_HALF_PERIOD(v) (((v) << 16) & BM_GPMI_CTRL1_HALF_PERIOD)
  631. #ifndef __LANGUAGE_ASM__
  632. #define BW_GPMI_CTRL1_HALF_PERIOD(v) BF_CS1(GPMI_CTRL1, HALF_PERIOD, v)
  633. #endif
  634. /* --- Register HW_GPMI_CTRL1, field RDN_DELAY */
  635. #define BP_GPMI_CTRL1_RDN_DELAY 12
  636. #define BM_GPMI_CTRL1_RDN_DELAY 0x0000F000
  637. #define BF_GPMI_CTRL1_RDN_DELAY(v) (((v) << 12) & BM_GPMI_CTRL1_RDN_DELAY)
  638. #ifndef __LANGUAGE_ASM__
  639. #define BW_GPMI_CTRL1_RDN_DELAY(v) BF_CS1(GPMI_CTRL1, RDN_DELAY, v)
  640. #endif
  641. /* --- Register HW_GPMI_CTRL1, field DMA2ECC_MODE */
  642. #define BP_GPMI_CTRL1_DMA2ECC_MODE 11
  643. #define BM_GPMI_CTRL1_DMA2ECC_MODE 0x00000800
  644. #define BF_GPMI_CTRL1_DMA2ECC_MODE(v) (((v) << 11) & BM_GPMI_CTRL1_DMA2ECC_MODE)
  645. #ifndef __LANGUAGE_ASM__
  646. #define BW_GPMI_CTRL1_DMA2ECC_MODE(v) BF_CS1(GPMI_CTRL1, DMA2ECC_MODE, v)
  647. #endif
  648. /* --- Register HW_GPMI_CTRL1, field DEV_IRQ */
  649. #define BP_GPMI_CTRL1_DEV_IRQ 10
  650. #define BM_GPMI_CTRL1_DEV_IRQ 0x00000400
  651. #define BF_GPMI_CTRL1_DEV_IRQ(v) (((v) << 10) & BM_GPMI_CTRL1_DEV_IRQ)
  652. #ifndef __LANGUAGE_ASM__
  653. #define BW_GPMI_CTRL1_DEV_IRQ(v) BF_CS1(GPMI_CTRL1, DEV_IRQ, v)
  654. #endif
  655. /* --- Register HW_GPMI_CTRL1, field TIMEOUT_IRQ */
  656. #define BP_GPMI_CTRL1_TIMEOUT_IRQ 9
  657. #define BM_GPMI_CTRL1_TIMEOUT_IRQ 0x00000200
  658. #define BF_GPMI_CTRL1_TIMEOUT_IRQ(v) (((v) << 9) & BM_GPMI_CTRL1_TIMEOUT_IRQ)
  659. #ifndef __LANGUAGE_ASM__
  660. #define BW_GPMI_CTRL1_TIMEOUT_IRQ(v) BF_CS1(GPMI_CTRL1, TIMEOUT_IRQ, v)
  661. #endif
  662. /* --- Register HW_GPMI_CTRL1, field BURST_EN */
  663. #define BP_GPMI_CTRL1_BURST_EN 8
  664. #define BM_GPMI_CTRL1_BURST_EN 0x00000100
  665. #define BF_GPMI_CTRL1_BURST_EN(v) (((v) << 8) & BM_GPMI_CTRL1_BURST_EN)
  666. #ifndef __LANGUAGE_ASM__
  667. #define BW_GPMI_CTRL1_BURST_EN(v) BF_CS1(GPMI_CTRL1, BURST_EN, v)
  668. #endif
  669. /* --- Register HW_GPMI_CTRL1, field ABORT_WAIT_REQUEST */
  670. #define BP_GPMI_CTRL1_ABORT_WAIT_REQUEST 7
  671. #define BM_GPMI_CTRL1_ABORT_WAIT_REQUEST 0x00000080
  672. #define BF_GPMI_CTRL1_ABORT_WAIT_REQUEST(v) (((v) << 7) & BM_GPMI_CTRL1_ABORT_WAIT_REQUEST)
  673. #ifndef __LANGUAGE_ASM__
  674. #define BW_GPMI_CTRL1_ABORT_WAIT_REQUEST(v) BF_CS1(GPMI_CTRL1, ABORT_WAIT_REQUEST, v)
  675. #endif
  676. /* --- Register HW_GPMI_CTRL1, field ABORT_WAIT_FOR_READY_CHANNEL */
  677. #define BP_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL 4
  678. #define BM_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL 0x00000070
  679. #define BF_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL(v) (((v) << 4) & BM_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL)
  680. #ifndef __LANGUAGE_ASM__
  681. #define BW_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL(v) BF_CS1(GPMI_CTRL1, ABORT_WAIT_FOR_READY_CHANNEL, v)
  682. #endif
  683. /* --- Register HW_GPMI_CTRL1, field DEV_RESET */
  684. #define BP_GPMI_CTRL1_DEV_RESET 3
  685. #define BM_GPMI_CTRL1_DEV_RESET 0x00000008
  686. #define BF_GPMI_CTRL1_DEV_RESET(v) (((v) << 3) & BM_GPMI_CTRL1_DEV_RESET)
  687. #ifndef __LANGUAGE_ASM__
  688. #define BW_GPMI_CTRL1_DEV_RESET(v) BF_CS1(GPMI_CTRL1, DEV_RESET, v)
  689. #endif
  690. #define BV_GPMI_CTRL1_DEV_RESET__ENABLED 0x0
  691. #define BV_GPMI_CTRL1_DEV_RESET__DISABLED 0x1
  692. /* --- Register HW_GPMI_CTRL1, field ATA_IRQRDY_POLARITY */
  693. #define BP_GPMI_CTRL1_ATA_IRQRDY_POLARITY 2
  694. #define BM_GPMI_CTRL1_ATA_IRQRDY_POLARITY 0x00000004
  695. #define BF_GPMI_CTRL1_ATA_IRQRDY_POLARITY(v) (((v) << 2) & BM_GPMI_CTRL1_ATA_IRQRDY_POLARITY)
  696. #ifndef __LANGUAGE_ASM__
  697. #define BW_GPMI_CTRL1_ATA_IRQRDY_POLARITY(v) BF_CS1(GPMI_CTRL1, ATA_IRQRDY_POLARITY, v)
  698. #endif
  699. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVELOW 0x0
  700. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVEHIGH 0x1
  701. /* --- Register HW_GPMI_CTRL1, field CAMERA_MODE */
  702. #define BP_GPMI_CTRL1_CAMERA_MODE 1
  703. #define BM_GPMI_CTRL1_CAMERA_MODE 0x00000002
  704. #define BF_GPMI_CTRL1_CAMERA_MODE(v) (((v) << 1) & BM_GPMI_CTRL1_CAMERA_MODE)
  705. #ifndef __LANGUAGE_ASM__
  706. #define BW_GPMI_CTRL1_CAMERA_MODE(v) BF_CS1(GPMI_CTRL1, CAMERA_MODE, v)
  707. #endif
  708. /* --- Register HW_GPMI_CTRL1, field GPMI_MODE */
  709. #define BP_GPMI_CTRL1_GPMI_MODE 0
  710. #define BM_GPMI_CTRL1_GPMI_MODE 0x00000001
  711. #define BF_GPMI_CTRL1_GPMI_MODE(v) (((v) << 0) & BM_GPMI_CTRL1_GPMI_MODE)
  712. #ifndef __LANGUAGE_ASM__
  713. #define BW_GPMI_CTRL1_GPMI_MODE(v) BF_CS1(GPMI_CTRL1, GPMI_MODE, v)
  714. #endif
  715. #define BV_GPMI_CTRL1_GPMI_MODE__NAND 0x0
  716. #define BV_GPMI_CTRL1_GPMI_MODE__ATA 0x1
  717. /*
  718. * HW_GPMI_TIMING0 - GPMI Timing Register 0
  719. */
  720. #ifndef __LANGUAGE_ASM__
  721. typedef union {
  722. reg32_t U;
  723. struct {
  724. unsigned DATA_SETUP:8;
  725. unsigned DATA_HOLD:8;
  726. unsigned ADDRESS_SETUP:8;
  727. unsigned RSVD1:8;
  728. } B;
  729. } hw_gpmi_timing0_t;
  730. #endif
  731. /*
  732. * constants & macros for entire HW_GPMI_TIMING0 register
  733. */
  734. #define HW_GPMI_TIMING0_ADDR (0x00112070)
  735. #ifndef __LANGUAGE_ASM__
  736. #ifndef ROCOO_TEST
  737. #define HW_GPMI_TIMING0 (*(volatile hw_gpmi_timing0_t *) HW_GPMI_TIMING0_ADDR)
  738. #define HW_GPMI_TIMING0_RD() (HW_GPMI_TIMING0.U)
  739. #define HW_GPMI_TIMING0_WR(v) (HW_GPMI_TIMING0.U = (v))
  740. #define HW_GPMI_TIMING0_SET(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() | (v)))
  741. #define HW_GPMI_TIMING0_CLR(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() & ~(v)))
  742. #define HW_GPMI_TIMING0_TOG(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() ^ (v)))
  743. #else
  744. #define HW_GPMI_TIMING0_RD() (_rbase->mem32_read(HW_GPMI_TIMING0_ADDR))
  745. #define HW_GPMI_TIMING0_WR(v) (_rbase->mem32_write(HW_GPMI_TIMING0_ADDR,(v)))
  746. #define HW_GPMI_TIMING0_SET(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() | (v)))
  747. #define HW_GPMI_TIMING0_CLR(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() & ~(v)))
  748. #define HW_GPMI_TIMING0_TOG(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() ^ (v)))
  749. #endif
  750. #endif
  751. /*
  752. * constants & macros for individual HW_GPMI_TIMING0 bitfields
  753. */
  754. /* --- Register HW_GPMI_TIMING0, field RSVD1 */
  755. #define BP_GPMI_TIMING0_RSVD1 24
  756. #define BM_GPMI_TIMING0_RSVD1 0xFF000000
  757. #ifndef __LANGUAGE_ASM__
  758. #define BF_GPMI_TIMING0_RSVD1(v) ((((reg32_t) v) << 24) & BM_GPMI_TIMING0_RSVD1)
  759. #else
  760. #define BF_GPMI_TIMING0_RSVD1(v) (((v) << 24) & BM_GPMI_TIMING0_RSVD1)
  761. #endif
  762. /* --- Register HW_GPMI_TIMING0, field ADDRESS_SETUP */
  763. #define BP_GPMI_TIMING0_ADDRESS_SETUP 16
  764. #define BM_GPMI_TIMING0_ADDRESS_SETUP 0x00FF0000
  765. #define BF_GPMI_TIMING0_ADDRESS_SETUP(v) (((v) << 16) & BM_GPMI_TIMING0_ADDRESS_SETUP)
  766. #ifndef __LANGUAGE_ASM__
  767. #define BW_GPMI_TIMING0_ADDRESS_SETUP(v) (HW_GPMI_TIMING0.B.ADDRESS_SETUP = (v))
  768. #endif
  769. /* --- Register HW_GPMI_TIMING0, field DATA_HOLD */
  770. #define BP_GPMI_TIMING0_DATA_HOLD 8
  771. #define BM_GPMI_TIMING0_DATA_HOLD 0x0000FF00
  772. #define BF_GPMI_TIMING0_DATA_HOLD(v) (((v) << 8) & BM_GPMI_TIMING0_DATA_HOLD)
  773. #ifndef __LANGUAGE_ASM__
  774. #define BW_GPMI_TIMING0_DATA_HOLD(v) (HW_GPMI_TIMING0.B.DATA_HOLD = (v))
  775. #endif
  776. /* --- Register HW_GPMI_TIMING0, field DATA_SETUP */
  777. #define BP_GPMI_TIMING0_DATA_SETUP 0
  778. #define BM_GPMI_TIMING0_DATA_SETUP 0x000000FF
  779. #define BF_GPMI_TIMING0_DATA_SETUP(v) (((v) << 0) & BM_GPMI_TIMING0_DATA_SETUP)
  780. #ifndef __LANGUAGE_ASM__
  781. #define BW_GPMI_TIMING0_DATA_SETUP(v) (HW_GPMI_TIMING0.B.DATA_SETUP = (v))
  782. #endif
  783. /*
  784. * HW_GPMI_TIMING1 - GPMI Timing Register 1
  785. */
  786. #ifndef __LANGUAGE_ASM__
  787. typedef union {
  788. reg32_t U;
  789. struct {
  790. unsigned RSVD1:16;
  791. unsigned DEVICE_BUSY_TIMEOUT:16;
  792. } B;
  793. } hw_gpmi_timing1_t;
  794. #endif
  795. /*
  796. * constants & macros for entire HW_GPMI_TIMING1 register
  797. */
  798. #define HW_GPMI_TIMING1_ADDR (0x00112080)
  799. #ifndef __LANGUAGE_ASM__
  800. #ifndef ROCOO_TEST
  801. #define HW_GPMI_TIMING1 (*(volatile hw_gpmi_timing1_t *) HW_GPMI_TIMING1_ADDR)
  802. #define HW_GPMI_TIMING1_RD() (HW_GPMI_TIMING1.U)
  803. #define HW_GPMI_TIMING1_WR(v) (HW_GPMI_TIMING1.U = (v))
  804. #define HW_GPMI_TIMING1_SET(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() | (v)))
  805. #define HW_GPMI_TIMING1_CLR(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() & ~(v)))
  806. #define HW_GPMI_TIMING1_TOG(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() ^ (v)))
  807. #else
  808. #define HW_GPMI_TIMING1_RD() (_rbase->mem32_read(HW_GPMI_TIMING1_ADDR))
  809. #define HW_GPMI_TIMING1_WR(v) (_rbase->mem32_write(HW_GPMI_TIMING1_ADDR,(v)))
  810. #define HW_GPMI_TIMING1_SET(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() | (v)))
  811. #define HW_GPMI_TIMING1_CLR(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() & ~(v)))
  812. #define HW_GPMI_TIMING1_TOG(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() ^ (v)))
  813. #endif
  814. #endif
  815. /*
  816. * constants & macros for individual HW_GPMI_TIMING1 bitfields
  817. */
  818. /* --- Register HW_GPMI_TIMING1, field DEVICE_BUSY_TIMEOUT */
  819. #define BP_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT 16
  820. #define BM_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT 0xFFFF0000
  821. #ifndef __LANGUAGE_ASM__
  822. #define BF_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT(v) ((((reg32_t) v) << 16) & BM_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT)
  823. #else
  824. #define BF_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT(v) (((v) << 16) & BM_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT)
  825. #endif
  826. #ifndef __LANGUAGE_ASM__
  827. #define BW_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT(v) (HW_GPMI_TIMING1.B.DEVICE_BUSY_TIMEOUT = (v))
  828. #endif
  829. /* --- Register HW_GPMI_TIMING1, field RSVD1 */
  830. #define BP_GPMI_TIMING1_RSVD1 0
  831. #define BM_GPMI_TIMING1_RSVD1 0x0000FFFF
  832. #define BF_GPMI_TIMING1_RSVD1(v) (((v) << 0) & BM_GPMI_TIMING1_RSVD1)
  833. /*
  834. * HW_GPMI_TIMING2 - GPMI Timing Register 2
  835. */
  836. #ifndef __LANGUAGE_ASM__
  837. typedef union {
  838. reg32_t U;
  839. struct {
  840. unsigned DATA_PAUSE:4;
  841. unsigned CMDADD_PAUSE:4;
  842. unsigned POSTAMBLE_DELAY:4;
  843. unsigned PREAMBLE_DELAY:4;
  844. unsigned CE_DELAY:5;
  845. unsigned RSVD0:3;
  846. unsigned READ_LATENCY:3;
  847. unsigned RSVD1:5;
  848. } B;
  849. } hw_gpmi_timing2_t;
  850. #endif
  851. /*
  852. * constants & macros for entire HW_GPMI_TIMING2 register
  853. */
  854. #define HW_GPMI_TIMING2_ADDR (0x00112090)
  855. #ifndef __LANGUAGE_ASM__
  856. #ifndef ROCOO_TEST
  857. #define HW_GPMI_TIMING2 (*(volatile hw_gpmi_timing2_t *) HW_GPMI_TIMING2_ADDR)
  858. #define HW_GPMI_TIMING2_RD() (HW_GPMI_TIMING2.U)
  859. #define HW_GPMI_TIMING2_WR(v) (HW_GPMI_TIMING2.U = (v))
  860. #define HW_GPMI_TIMING2_SET(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() | (v)))
  861. #define HW_GPMI_TIMING2_CLR(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() & ~(v)))
  862. #define HW_GPMI_TIMING2_TOG(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() ^ (v)))
  863. #else
  864. #define HW_GPMI_TIMING2_RD() (_rbase->mem32_read(HW_GPMI_TIMING2_ADDR))
  865. #define HW_GPMI_TIMING2_WR(v) (_rbase->mem32_write(HW_GPMI_TIMING2_ADDR,(v)))
  866. #define HW_GPMI_TIMING2_SET(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() | (v)))
  867. #define HW_GPMI_TIMING2_CLR(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() & ~(v)))
  868. #define HW_GPMI_TIMING2_TOG(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() ^ (v)))
  869. #endif
  870. #endif
  871. /*
  872. * constants & macros for individual HW_GPMI_TIMING2 bitfields
  873. */
  874. /* --- Register HW_GPMI_TIMING2, field RSVD1 */
  875. #define BP_GPMI_TIMING2_RSVD1 27
  876. #define BM_GPMI_TIMING2_RSVD1 0xF8000000
  877. #ifndef __LANGUAGE_ASM__
  878. #define BF_GPMI_TIMING2_RSVD1(v) ((((reg32_t) v) << 27) & BM_GPMI_TIMING2_RSVD1)
  879. #else
  880. #define BF_GPMI_TIMING2_RSVD1(v) (((v) << 27) & BM_GPMI_TIMING2_RSVD1)
  881. #endif
  882. /* --- Register HW_GPMI_TIMING2, field READ_LATENCY */
  883. #define BP_GPMI_TIMING2_READ_LATENCY 24
  884. #define BM_GPMI_TIMING2_READ_LATENCY 0x07000000
  885. #define BF_GPMI_TIMING2_READ_LATENCY(v) (((v) << 24) & BM_GPMI_TIMING2_READ_LATENCY)
  886. #ifndef __LANGUAGE_ASM__
  887. #define BW_GPMI_TIMING2_READ_LATENCY(v) BF_CS1(GPMI_TIMING2, READ_LATENCY, v)
  888. #endif
  889. /* --- Register HW_GPMI_TIMING2, field RSVD0 */
  890. #define BP_GPMI_TIMING2_RSVD0 21
  891. #define BM_GPMI_TIMING2_RSVD0 0x00E00000
  892. #define BF_GPMI_TIMING2_RSVD0(v) (((v) << 21) & BM_GPMI_TIMING2_RSVD0)
  893. /* --- Register HW_GPMI_TIMING2, field CE_DELAY */
  894. #define BP_GPMI_TIMING2_CE_DELAY 16
  895. #define BM_GPMI_TIMING2_CE_DELAY 0x001F0000
  896. #define BF_GPMI_TIMING2_CE_DELAY(v) (((v) << 16) & BM_GPMI_TIMING2_CE_DELAY)
  897. #ifndef __LANGUAGE_ASM__
  898. #define BW_GPMI_TIMING2_CE_DELAY(v) BF_CS1(GPMI_TIMING2, CE_DELAY, v)
  899. #endif
  900. /* --- Register HW_GPMI_TIMING2, field PREAMBLE_DELAY */
  901. #define BP_GPMI_TIMING2_PREAMBLE_DELAY 12
  902. #define BM_GPMI_TIMING2_PREAMBLE_DELAY 0x0000F000
  903. #define BF_GPMI_TIMING2_PREAMBLE_DELAY(v) (((v) << 12) & BM_GPMI_TIMING2_PREAMBLE_DELAY)
  904. #ifndef __LANGUAGE_ASM__
  905. #define BW_GPMI_TIMING2_PREAMBLE_DELAY(v) BF_CS1(GPMI_TIMING2, PREAMBLE_DELAY, v)
  906. #endif
  907. /* --- Register HW_GPMI_TIMING2, field POSTAMBLE_DELAY */
  908. #define BP_GPMI_TIMING2_POSTAMBLE_DELAY 8
  909. #define BM_GPMI_TIMING2_POSTAMBLE_DELAY 0x00000F00
  910. #define BF_GPMI_TIMING2_POSTAMBLE_DELAY(v) (((v) << 8) & BM_GPMI_TIMING2_POSTAMBLE_DELAY)
  911. #ifndef __LANGUAGE_ASM__
  912. #define BW_GPMI_TIMING2_POSTAMBLE_DELAY(v) BF_CS1(GPMI_TIMING2, POSTAMBLE_DELAY, v)
  913. #endif
  914. /* --- Register HW_GPMI_TIMING2, field CMDADD_PAUSE */
  915. #define BP_GPMI_TIMING2_CMDADD_PAUSE 4
  916. #define BM_GPMI_TIMING2_CMDADD_PAUSE 0x000000F0
  917. #define BF_GPMI_TIMING2_CMDADD_PAUSE(v) (((v) << 4) & BM_GPMI_TIMING2_CMDADD_PAUSE)
  918. #ifndef __LANGUAGE_ASM__
  919. #define BW_GPMI_TIMING2_CMDADD_PAUSE(v) BF_CS1(GPMI_TIMING2, CMDADD_PAUSE, v)
  920. #endif
  921. /* --- Register HW_GPMI_TIMING2, field DATA_PAUSE */
  922. #define BP_GPMI_TIMING2_DATA_PAUSE 0
  923. #define BM_GPMI_TIMING2_DATA_PAUSE 0x0000000F
  924. #define BF_GPMI_TIMING2_DATA_PAUSE(v) (((v) << 0) & BM_GPMI_TIMING2_DATA_PAUSE)
  925. #ifndef __LANGUAGE_ASM__
  926. #define BW_GPMI_TIMING2_DATA_PAUSE(v) BF_CS1(GPMI_TIMING2, DATA_PAUSE, v)
  927. #endif
  928. /*
  929. * HW_GPMI_DATA - GPMI DMA Data Transfer Register
  930. */
  931. #ifndef __LANGUAGE_ASM__
  932. typedef union {
  933. reg32_t U;
  934. struct {
  935. unsigned DATA:32;
  936. } B;
  937. } hw_gpmi_data_t;
  938. #endif
  939. /*
  940. * constants & macros for entire HW_GPMI_DATA register
  941. */
  942. #define HW_GPMI_DATA_ADDR (0x001120a0)
  943. #ifndef __LANGUAGE_ASM__
  944. #ifndef ROCOO_TEST
  945. #define HW_GPMI_DATA (*(volatile hw_gpmi_data_t *) HW_GPMI_DATA_ADDR)
  946. #define HW_GPMI_DATA_RD() (HW_GPMI_DATA.U)
  947. #define HW_GPMI_DATA_WR(v) (HW_GPMI_DATA.U = (v))
  948. #define HW_GPMI_DATA_SET(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() | (v)))
  949. #define HW_GPMI_DATA_CLR(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() & ~(v)))
  950. #define HW_GPMI_DATA_TOG(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() ^ (v)))
  951. #else
  952. #define HW_GPMI_DATA_RD() (_rbase->mem32_read(HW_GPMI_DATA_ADDR))
  953. #define HW_GPMI_DATA_WR(v) (_rbase->mem32_write(HW_GPMI_DATA_ADDR,(v)))
  954. #define HW_GPMI_DATA_SET(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() | (v)))
  955. #define HW_GPMI_DATA_CLR(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() & ~(v)))
  956. #define HW_GPMI_DATA_TOG(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() ^ (v)))
  957. #endif
  958. #endif
  959. /*
  960. * constants & macros for individual HW_GPMI_DATA bitfields
  961. */
  962. /* --- Register HW_GPMI_DATA, field DATA */
  963. #define BP_GPMI_DATA_DATA 0
  964. #define BM_GPMI_DATA_DATA 0xFFFFFFFF
  965. #ifndef __LANGUAGE_ASM__
  966. #define BF_GPMI_DATA_DATA(v) ((reg32_t) v)
  967. #else
  968. #define BF_GPMI_DATA_DATA(v) (v)
  969. #endif
  970. #ifndef __LANGUAGE_ASM__
  971. #define BW_GPMI_DATA_DATA(v) (HW_GPMI_DATA.B.DATA = (v))
  972. #endif
  973. /*
  974. * HW_GPMI_STAT - GPMI Status Register
  975. */
  976. #ifndef __LANGUAGE_ASM__
  977. typedef union {
  978. reg32_t U;
  979. struct {
  980. unsigned PRESENT:1;
  981. unsigned FIFO_FULL:1;
  982. unsigned FIFO_EMPTY:1;
  983. unsigned INVALID_BUFFER_MASK:1;
  984. unsigned ATA_IRQ:1;
  985. unsigned RSVD1:3;
  986. unsigned DEV0_ERROR:1;
  987. unsigned DEV1_ERROR:1;
  988. unsigned DEV2_ERROR:1;
  989. unsigned DEV3_ERROR:1;
  990. unsigned DEV4_ERROR:1;
  991. unsigned DEV5_ERROR:1;
  992. unsigned DEV6_ERROR:1;
  993. unsigned DEV7_ERROR:1;
  994. unsigned RDY_TIMEOUT:8;
  995. unsigned READY_BUSY:8;
  996. } B;
  997. } hw_gpmi_stat_t;
  998. #endif
  999. /*
  1000. * constants & macros for entire HW_GPMI_STAT register
  1001. */
  1002. #define HW_GPMI_STAT_ADDR (0x001120b0)
  1003. #ifndef __LANGUAGE_ASM__
  1004. #ifndef ROCOO_TEST
  1005. #define HW_GPMI_STAT (*(volatile hw_gpmi_stat_t *) HW_GPMI_STAT_ADDR)
  1006. #define HW_GPMI_STAT_RD() (HW_GPMI_STAT.U)
  1007. #else
  1008. #define HW_GPMI_STAT_RD() (_rbase->mem32_read(HW_GPMI_STAT_ADDR))
  1009. #endif
  1010. #endif
  1011. /*
  1012. * constants & macros for individual HW_GPMI_STAT bitfields
  1013. */
  1014. /* --- Register HW_GPMI_STAT, field READY_BUSY */
  1015. #define BP_GPMI_STAT_READY_BUSY 24
  1016. #define BM_GPMI_STAT_READY_BUSY 0xFF000000
  1017. #ifndef __LANGUAGE_ASM__
  1018. #define BF_GPMI_STAT_READY_BUSY(v) ((((reg32_t) v) << 24) & BM_GPMI_STAT_READY_BUSY)
  1019. #else
  1020. #define BF_GPMI_STAT_READY_BUSY(v) (((v) << 24) & BM_GPMI_STAT_READY_BUSY)
  1021. #endif
  1022. /* --- Register HW_GPMI_STAT, field RDY_TIMEOUT */
  1023. #define BP_GPMI_STAT_RDY_TIMEOUT 16
  1024. #define BM_GPMI_STAT_RDY_TIMEOUT 0x00FF0000
  1025. #define BF_GPMI_STAT_RDY_TIMEOUT(v) (((v) << 16) & BM_GPMI_STAT_RDY_TIMEOUT)
  1026. /* --- Register HW_GPMI_STAT, field DEV7_ERROR */
  1027. #define BP_GPMI_STAT_DEV7_ERROR 15
  1028. #define BM_GPMI_STAT_DEV7_ERROR 0x00008000
  1029. #define BF_GPMI_STAT_DEV7_ERROR(v) (((v) << 15) & BM_GPMI_STAT_DEV7_ERROR)
  1030. /* --- Register HW_GPMI_STAT, field DEV6_ERROR */
  1031. #define BP_GPMI_STAT_DEV6_ERROR 14
  1032. #define BM_GPMI_STAT_DEV6_ERROR 0x00004000
  1033. #define BF_GPMI_STAT_DEV6_ERROR(v) (((v) << 14) & BM_GPMI_STAT_DEV6_ERROR)
  1034. /* --- Register HW_GPMI_STAT, field DEV5_ERROR */
  1035. #define BP_GPMI_STAT_DEV5_ERROR 13
  1036. #define BM_GPMI_STAT_DEV5_ERROR 0x00002000
  1037. #define BF_GPMI_STAT_DEV5_ERROR(v) (((v) << 13) & BM_GPMI_STAT_DEV5_ERROR)
  1038. /* --- Register HW_GPMI_STAT, field DEV4_ERROR */
  1039. #define BP_GPMI_STAT_DEV4_ERROR 12
  1040. #define BM_GPMI_STAT_DEV4_ERROR 0x00001000
  1041. #define BF_GPMI_STAT_DEV4_ERROR(v) (((v) << 12) & BM_GPMI_STAT_DEV4_ERROR)
  1042. /* --- Register HW_GPMI_STAT, field DEV3_ERROR */
  1043. #define BP_GPMI_STAT_DEV3_ERROR 11
  1044. #define BM_GPMI_STAT_DEV3_ERROR 0x00000800
  1045. #define BF_GPMI_STAT_DEV3_ERROR(v) (((v) << 11) & BM_GPMI_STAT_DEV3_ERROR)
  1046. /* --- Register HW_GPMI_STAT, field DEV2_ERROR */
  1047. #define BP_GPMI_STAT_DEV2_ERROR 10
  1048. #define BM_GPMI_STAT_DEV2_ERROR 0x00000400
  1049. #define BF_GPMI_STAT_DEV2_ERROR(v) (((v) << 10) & BM_GPMI_STAT_DEV2_ERROR)
  1050. /* --- Register HW_GPMI_STAT, field DEV1_ERROR */
  1051. #define BP_GPMI_STAT_DEV1_ERROR 9
  1052. #define BM_GPMI_STAT_DEV1_ERROR 0x00000200
  1053. #define BF_GPMI_STAT_DEV1_ERROR(v) (((v) << 9) & BM_GPMI_STAT_DEV1_ERROR)
  1054. /* --- Register HW_GPMI_STAT, field DEV0_ERROR */
  1055. #define BP_GPMI_STAT_DEV0_ERROR 8
  1056. #define BM_GPMI_STAT_DEV0_ERROR 0x00000100
  1057. #define BF_GPMI_STAT_DEV0_ERROR(v) (((v) << 8) & BM_GPMI_STAT_DEV0_ERROR)
  1058. /* --- Register HW_GPMI_STAT, field RSVD1 */
  1059. #define BP_GPMI_STAT_RSVD1 5
  1060. #define BM_GPMI_STAT_RSVD1 0x000000E0
  1061. #define BF_GPMI_STAT_RSVD1(v) (((v) << 5) & BM_GPMI_STAT_RSVD1)
  1062. /* --- Register HW_GPMI_STAT, field ATA_IRQ */
  1063. #define BP_GPMI_STAT_ATA_IRQ 4
  1064. #define BM_GPMI_STAT_ATA_IRQ 0x00000010
  1065. #define BF_GPMI_STAT_ATA_IRQ(v) (((v) << 4) & BM_GPMI_STAT_ATA_IRQ)
  1066. /* --- Register HW_GPMI_STAT, field INVALID_BUFFER_MASK */
  1067. #define BP_GPMI_STAT_INVALID_BUFFER_MASK 3
  1068. #define BM_GPMI_STAT_INVALID_BUFFER_MASK 0x00000008
  1069. #define BF_GPMI_STAT_INVALID_BUFFER_MASK(v) (((v) << 3) & BM_GPMI_STAT_INVALID_BUFFER_MASK)
  1070. /* --- Register HW_GPMI_STAT, field FIFO_EMPTY */
  1071. #define BP_GPMI_STAT_FIFO_EMPTY 2
  1072. #define BM_GPMI_STAT_FIFO_EMPTY 0x00000004
  1073. #define BF_GPMI_STAT_FIFO_EMPTY(v) (((v) << 2) & BM_GPMI_STAT_FIFO_EMPTY)
  1074. #define BV_GPMI_STAT_FIFO_EMPTY__NOT_EMPTY 0x0
  1075. #define BV_GPMI_STAT_FIFO_EMPTY__EMPTY 0x1
  1076. /* --- Register HW_GPMI_STAT, field FIFO_FULL */
  1077. #define BP_GPMI_STAT_FIFO_FULL 1
  1078. #define BM_GPMI_STAT_FIFO_FULL 0x00000002
  1079. #define BF_GPMI_STAT_FIFO_FULL(v) (((v) << 1) & BM_GPMI_STAT_FIFO_FULL)
  1080. #define BV_GPMI_STAT_FIFO_FULL__NOT_FULL 0x0
  1081. #define BV_GPMI_STAT_FIFO_FULL__FULL 0x1
  1082. /* --- Register HW_GPMI_STAT, field PRESENT */
  1083. #define BP_GPMI_STAT_PRESENT 0
  1084. #define BM_GPMI_STAT_PRESENT 0x00000001
  1085. #define BF_GPMI_STAT_PRESENT(v) (((v) << 0) & BM_GPMI_STAT_PRESENT)
  1086. #define BV_GPMI_STAT_PRESENT__UNAVAILABLE 0x0
  1087. #define BV_GPMI_STAT_PRESENT__AVAILABLE 0x1
  1088. /*
  1089. * HW_GPMI_DEBUG - GPMI Debug Information Register
  1090. */
  1091. #ifndef __LANGUAGE_ASM__
  1092. typedef union {
  1093. reg32_t U;
  1094. struct {
  1095. unsigned CMD_END:8;
  1096. unsigned DMAREQ:8;
  1097. unsigned DMA_SENSE:8;
  1098. unsigned WAIT_FOR_READY_END:8;
  1099. } B;
  1100. } hw_gpmi_debug_t;
  1101. #endif
  1102. /*
  1103. * constants & macros for entire HW_GPMI_DEBUG register
  1104. */
  1105. #define HW_GPMI_DEBUG_ADDR (0x001120c0)
  1106. #ifndef __LANGUAGE_ASM__
  1107. #ifndef ROCOO_TEST
  1108. #define HW_GPMI_DEBUG (*(volatile hw_gpmi_debug_t *) HW_GPMI_DEBUG_ADDR)
  1109. #define HW_GPMI_DEBUG_RD() (HW_GPMI_DEBUG.U)
  1110. #else
  1111. #define HW_GPMI_DEBUG_RD() (_rbase->mem32_read(HW_GPMI_DEBUG_ADDR))
  1112. #endif
  1113. #endif
  1114. /*
  1115. * constants & macros for individual HW_GPMI_DEBUG bitfields
  1116. */
  1117. /* --- Register HW_GPMI_DEBUG, field WAIT_FOR_READY_END */
  1118. #define BP_GPMI_DEBUG_WAIT_FOR_READY_END 24
  1119. #define BM_GPMI_DEBUG_WAIT_FOR_READY_END 0xFF000000
  1120. #ifndef __LANGUAGE_ASM__
  1121. #define BF_GPMI_DEBUG_WAIT_FOR_READY_END(v) ((((reg32_t) v) << 24) & BM_GPMI_DEBUG_WAIT_FOR_READY_END)
  1122. #else
  1123. #define BF_GPMI_DEBUG_WAIT_FOR_READY_END(v) (((v) << 24) & BM_GPMI_DEBUG_WAIT_FOR_READY_END)
  1124. #endif
  1125. /* --- Register HW_GPMI_DEBUG, field DMA_SENSE */
  1126. #define BP_GPMI_DEBUG_DMA_SENSE 16
  1127. #define BM_GPMI_DEBUG_DMA_SENSE 0x00FF0000
  1128. #define BF_GPMI_DEBUG_DMA_SENSE(v) (((v) << 16) & BM_GPMI_DEBUG_DMA_SENSE)
  1129. /* --- Register HW_GPMI_DEBUG, field DMAREQ */
  1130. #define BP_GPMI_DEBUG_DMAREQ 8
  1131. #define BM_GPMI_DEBUG_DMAREQ 0x0000FF00
  1132. #define BF_GPMI_DEBUG_DMAREQ(v) (((v) << 8) & BM_GPMI_DEBUG_DMAREQ)
  1133. /* --- Register HW_GPMI_DEBUG, field CMD_END */
  1134. #define BP_GPMI_DEBUG_CMD_END 0
  1135. #define BM_GPMI_DEBUG_CMD_END 0x000000FF
  1136. #define BF_GPMI_DEBUG_CMD_END(v) (((v) << 0) & BM_GPMI_DEBUG_CMD_END)
  1137. /*
  1138. * HW_GPMI_VERSION - GPMI Version Register
  1139. */
  1140. #ifndef __LANGUAGE_ASM__
  1141. typedef union {
  1142. reg32_t U;
  1143. struct {
  1144. unsigned STEP:16;
  1145. unsigned MINOR:8;
  1146. unsigned MAJOR:8;
  1147. } B;
  1148. } hw_gpmi_version_t;
  1149. #endif
  1150. /*
  1151. * constants & macros for entire HW_GPMI_VERSION register
  1152. */
  1153. #define HW_GPMI_VERSION_ADDR (0x001120d0)
  1154. #ifndef __LANGUAGE_ASM__
  1155. #ifndef ROCOO_TEST
  1156. #define HW_GPMI_VERSION (*(volatile hw_gpmi_version_t *) HW_GPMI_VERSION_ADDR)
  1157. #define HW_GPMI_VERSION_RD() (HW_GPMI_VERSION.U)
  1158. #else
  1159. #define HW_GPMI_VERSION_RD() (_rbase->mem32_read(HW_GPMI_VERSION_ADDR))
  1160. #endif
  1161. #endif
  1162. /*
  1163. * constants & macros for individual HW_GPMI_VERSION bitfields
  1164. */
  1165. /* --- Register HW_GPMI_VERSION, field MAJOR */
  1166. #define BP_GPMI_VERSION_MAJOR 24
  1167. #define BM_GPMI_VERSION_MAJOR 0xFF000000
  1168. #ifndef __LANGUAGE_ASM__
  1169. #define BF_GPMI_VERSION_MAJOR(v) ((((reg32_t) v) << 24) & BM_GPMI_VERSION_MAJOR)
  1170. #else
  1171. #define BF_GPMI_VERSION_MAJOR(v) (((v) << 24) & BM_GPMI_VERSION_MAJOR)
  1172. #endif
  1173. /* --- Register HW_GPMI_VERSION, field MINOR */
  1174. #define BP_GPMI_VERSION_MINOR 16
  1175. #define BM_GPMI_VERSION_MINOR 0x00FF0000
  1176. #define BF_GPMI_VERSION_MINOR(v) (((v) << 16) & BM_GPMI_VERSION_MINOR)
  1177. /* --- Register HW_GPMI_VERSION, field STEP */
  1178. #define BP_GPMI_VERSION_STEP 0
  1179. #define BM_GPMI_VERSION_STEP 0x0000FFFF
  1180. #define BF_GPMI_VERSION_STEP(v) (((v) << 0) & BM_GPMI_VERSION_STEP)
  1181. /*
  1182. * HW_GPMI_DEBUG2 - GPMI Debug2 Information Register
  1183. */
  1184. #ifndef __LANGUAGE_ASM__
  1185. typedef union {
  1186. reg32_t U;
  1187. struct {
  1188. unsigned RDN_TAP:6;
  1189. unsigned UPDATE_WINDOW:1;
  1190. unsigned VIEW_DELAYED_RDN:1;
  1191. unsigned SYND2GPMI_READY:1;
  1192. unsigned SYND2GPMI_VALID:1;
  1193. unsigned GPMI2SYND_READY:1;
  1194. unsigned GPMI2SYND_VALID:1;
  1195. unsigned SYND2GPMI_BE:4;
  1196. unsigned MAIN_STATE:4;
  1197. unsigned PIN_STATE:3;
  1198. unsigned BUSY:1;
  1199. unsigned UDMA_STATE:4;
  1200. unsigned RSVD1:4;
  1201. } B;
  1202. } hw_gpmi_debug2_t;
  1203. #endif
  1204. /*
  1205. * constants & macros for entire HW_GPMI_DEBUG2 register
  1206. */
  1207. #define HW_GPMI_DEBUG2_ADDR (0x001120e0)
  1208. #ifndef __LANGUAGE_ASM__
  1209. #ifndef ROCOO_TEST
  1210. #define HW_GPMI_DEBUG2 (*(volatile hw_gpmi_debug2_t *) HW_GPMI_DEBUG2_ADDR)
  1211. #define HW_GPMI_DEBUG2_RD() (HW_GPMI_DEBUG2.U)
  1212. #define HW_GPMI_DEBUG2_WR(v) (HW_GPMI_DEBUG2.U = (v))
  1213. #define HW_GPMI_DEBUG2_SET(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() | (v)))
  1214. #define HW_GPMI_DEBUG2_CLR(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() & ~(v)))
  1215. #define HW_GPMI_DEBUG2_TOG(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() ^ (v)))
  1216. #else
  1217. #define HW_GPMI_DEBUG2_RD() (_rbase->mem32_read(HW_GPMI_DEBUG2_ADDR))
  1218. #define HW_GPMI_DEBUG2_WR(v) (_rbase->mem32_write(HW_GPMI_DEBUG2_ADDR,(v)))
  1219. #define HW_GPMI_DEBUG2_SET(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() | (v)))
  1220. #define HW_GPMI_DEBUG2_CLR(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() & ~(v)))
  1221. #define HW_GPMI_DEBUG2_TOG(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() ^ (v)))
  1222. #endif
  1223. #endif
  1224. /*
  1225. * constants & macros for individual HW_GPMI_DEBUG2 bitfields
  1226. */
  1227. /* --- Register HW_GPMI_DEBUG2, field RSVD1 */
  1228. #define BP_GPMI_DEBUG2_RSVD1 28
  1229. #define BM_GPMI_DEBUG2_RSVD1 0xF0000000
  1230. #ifndef __LANGUAGE_ASM__
  1231. #define BF_GPMI_DEBUG2_RSVD1(v) ((((reg32_t) v) << 28) & BM_GPMI_DEBUG2_RSVD1)
  1232. #else
  1233. #define BF_GPMI_DEBUG2_RSVD1(v) (((v) << 28) & BM_GPMI_DEBUG2_RSVD1)
  1234. #endif
  1235. /* --- Register HW_GPMI_DEBUG2, field UDMA_STATE */
  1236. #define BP_GPMI_DEBUG2_UDMA_STATE 24
  1237. #define BM_GPMI_DEBUG2_UDMA_STATE 0x0F000000
  1238. #define BF_GPMI_DEBUG2_UDMA_STATE(v) (((v) << 24) & BM_GPMI_DEBUG2_UDMA_STATE)
  1239. /* --- Register HW_GPMI_DEBUG2, field BUSY */
  1240. #define BP_GPMI_DEBUG2_BUSY 23
  1241. #define BM_GPMI_DEBUG2_BUSY 0x00800000
  1242. #define BF_GPMI_DEBUG2_BUSY(v) (((v) << 23) & BM_GPMI_DEBUG2_BUSY)
  1243. #define BV_GPMI_DEBUG2_BUSY__DISABLED 0x0
  1244. #define BV_GPMI_DEBUG2_BUSY__ENABLED 0x1
  1245. /* --- Register HW_GPMI_DEBUG2, field PIN_STATE */
  1246. #define BP_GPMI_DEBUG2_PIN_STATE 20
  1247. #define BM_GPMI_DEBUG2_PIN_STATE 0x00700000
  1248. #define BF_GPMI_DEBUG2_PIN_STATE(v) (((v) << 20) & BM_GPMI_DEBUG2_PIN_STATE)
  1249. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_IDLE 0x0
  1250. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_BYTCNT 0x1
  1251. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_ADDR 0x2
  1252. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_STALL 0x3
  1253. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_STROBE 0x4
  1254. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_ATARDY 0x5
  1255. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_DHOLD 0x6
  1256. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_DONE 0x7
  1257. /* --- Register HW_GPMI_DEBUG2, field MAIN_STATE */
  1258. #define BP_GPMI_DEBUG2_MAIN_STATE 16
  1259. #define BM_GPMI_DEBUG2_MAIN_STATE 0x000F0000
  1260. #define BF_GPMI_DEBUG2_MAIN_STATE(v) (((v) << 16) & BM_GPMI_DEBUG2_MAIN_STATE)
  1261. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_IDLE 0x0
  1262. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_BYTCNT 0x1
  1263. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_WAITFE 0x2
  1264. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_WAITFR 0x3
  1265. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_DMAREQ 0x4
  1266. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_DMAACK 0x5
  1267. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_WAITFF 0x6
  1268. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_LDFIFO 0x7
  1269. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_LDDMAR 0x8
  1270. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_RDCMP 0x9
  1271. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_DONE 0xA
  1272. /* --- Register HW_GPMI_DEBUG2, field SYND2GPMI_BE */
  1273. #define BP_GPMI_DEBUG2_SYND2GPMI_BE 12
  1274. #define BM_GPMI_DEBUG2_SYND2GPMI_BE 0x0000F000
  1275. #define BF_GPMI_DEBUG2_SYND2GPMI_BE(v) (((v) << 12) & BM_GPMI_DEBUG2_SYND2GPMI_BE)
  1276. /* --- Register HW_GPMI_DEBUG2, field GPMI2SYND_VALID */
  1277. #define BP_GPMI_DEBUG2_GPMI2SYND_VALID 11
  1278. #define BM_GPMI_DEBUG2_GPMI2SYND_VALID 0x00000800
  1279. #define BF_GPMI_DEBUG2_GPMI2SYND_VALID(v) (((v) << 11) & BM_GPMI_DEBUG2_GPMI2SYND_VALID)
  1280. /* --- Register HW_GPMI_DEBUG2, field GPMI2SYND_READY */
  1281. #define BP_GPMI_DEBUG2_GPMI2SYND_READY 10
  1282. #define BM_GPMI_DEBUG2_GPMI2SYND_READY 0x00000400
  1283. #define BF_GPMI_DEBUG2_GPMI2SYND_READY(v) (((v) << 10) & BM_GPMI_DEBUG2_GPMI2SYND_READY)
  1284. /* --- Register HW_GPMI_DEBUG2, field SYND2GPMI_VALID */
  1285. #define BP_GPMI_DEBUG2_SYND2GPMI_VALID 9
  1286. #define BM_GPMI_DEBUG2_SYND2GPMI_VALID 0x00000200
  1287. #define BF_GPMI_DEBUG2_SYND2GPMI_VALID(v) (((v) << 9) & BM_GPMI_DEBUG2_SYND2GPMI_VALID)
  1288. /* --- Register HW_GPMI_DEBUG2, field SYND2GPMI_READY */
  1289. #define BP_GPMI_DEBUG2_SYND2GPMI_READY 8
  1290. #define BM_GPMI_DEBUG2_SYND2GPMI_READY 0x00000100
  1291. #define BF_GPMI_DEBUG2_SYND2GPMI_READY(v) (((v) << 8) & BM_GPMI_DEBUG2_SYND2GPMI_READY)
  1292. /* --- Register HW_GPMI_DEBUG2, field VIEW_DELAYED_RDN */
  1293. #define BP_GPMI_DEBUG2_VIEW_DELAYED_RDN 7
  1294. #define BM_GPMI_DEBUG2_VIEW_DELAYED_RDN 0x00000080
  1295. #define BF_GPMI_DEBUG2_VIEW_DELAYED_RDN(v) (((v) << 7) & BM_GPMI_DEBUG2_VIEW_DELAYED_RDN)
  1296. #ifndef __LANGUAGE_ASM__
  1297. #define BW_GPMI_DEBUG2_VIEW_DELAYED_RDN(v) BF_CS1(GPMI_DEBUG2, VIEW_DELAYED_RDN, v)
  1298. #endif
  1299. /* --- Register HW_GPMI_DEBUG2, field UPDATE_WINDOW */
  1300. #define BP_GPMI_DEBUG2_UPDATE_WINDOW 6
  1301. #define BM_GPMI_DEBUG2_UPDATE_WINDOW 0x00000040
  1302. #define BF_GPMI_DEBUG2_UPDATE_WINDOW(v) (((v) << 6) & BM_GPMI_DEBUG2_UPDATE_WINDOW)
  1303. /* --- Register HW_GPMI_DEBUG2, field RDN_TAP */
  1304. #define BP_GPMI_DEBUG2_RDN_TAP 0
  1305. #define BM_GPMI_DEBUG2_RDN_TAP 0x0000003F
  1306. #define BF_GPMI_DEBUG2_RDN_TAP(v) (((v) << 0) & BM_GPMI_DEBUG2_RDN_TAP)
  1307. /*
  1308. * HW_GPMI_DEBUG3 - GPMI Debug3 Information Register
  1309. */
  1310. #ifndef __LANGUAGE_ASM__
  1311. typedef union {
  1312. reg32_t U;
  1313. struct {
  1314. unsigned DEV_WORD_CNTR:16;
  1315. unsigned APB_WORD_CNTR:16;
  1316. } B;
  1317. } hw_gpmi_debug3_t;
  1318. #endif
  1319. /*
  1320. * constants & macros for entire HW_GPMI_DEBUG3 register
  1321. */
  1322. #define HW_GPMI_DEBUG3_ADDR (0x001120f0)
  1323. #ifndef __LANGUAGE_ASM__
  1324. #ifndef ROCOO_TEST
  1325. #define HW_GPMI_DEBUG3 (*(volatile hw_gpmi_debug3_t *) HW_GPMI_DEBUG3_ADDR)
  1326. #define HW_GPMI_DEBUG3_RD() (HW_GPMI_DEBUG3.U)
  1327. #else
  1328. #define HW_GPMI_DEBUG3_RD() (_rbase->mem32_read(HW_GPMI_DEBUG3_ADDR))
  1329. #endif
  1330. #endif
  1331. /*
  1332. * constants & macros for individual HW_GPMI_DEBUG3 bitfields
  1333. */
  1334. /* --- Register HW_GPMI_DEBUG3, field APB_WORD_CNTR */
  1335. #define BP_GPMI_DEBUG3_APB_WORD_CNTR 16
  1336. #define BM_GPMI_DEBUG3_APB_WORD_CNTR 0xFFFF0000
  1337. #ifndef __LANGUAGE_ASM__
  1338. #define BF_GPMI_DEBUG3_APB_WORD_CNTR(v) ((((reg32_t) v) << 16) & BM_GPMI_DEBUG3_APB_WORD_CNTR)
  1339. #else
  1340. #define BF_GPMI_DEBUG3_APB_WORD_CNTR(v) (((v) << 16) & BM_GPMI_DEBUG3_APB_WORD_CNTR)
  1341. #endif
  1342. /* --- Register HW_GPMI_DEBUG3, field DEV_WORD_CNTR */
  1343. #define BP_GPMI_DEBUG3_DEV_WORD_CNTR 0
  1344. #define BM_GPMI_DEBUG3_DEV_WORD_CNTR 0x0000FFFF
  1345. #define BF_GPMI_DEBUG3_DEV_WORD_CNTR(v) (((v) << 0) & BM_GPMI_DEBUG3_DEV_WORD_CNTR)
  1346. /*
  1347. * HW_GPMI_READ_DDR_DLL_CTRL - GPMI Double Rate Read DLL Control Register
  1348. */
  1349. #ifndef __LANGUAGE_ASM__
  1350. typedef union {
  1351. reg32_t U;
  1352. struct {
  1353. unsigned ENABLE:1;
  1354. unsigned RESET:1;
  1355. unsigned SLV_FORCE_UPD:1;
  1356. unsigned SLV_DLY_TARGET:4;
  1357. unsigned GATE_UPDATE:1;
  1358. unsigned REFCLK_ON:1;
  1359. unsigned SLV_OVERRIDE:1;
  1360. unsigned SLV_OVERRIDE_VAL:8;
  1361. unsigned RSVD1:2;
  1362. unsigned SLV_UPDATE_INT:8;
  1363. unsigned REF_UPDATE_INT:4;
  1364. } B;
  1365. } hw_gpmi_read_ddr_dll_ctrl_t;
  1366. #endif
  1367. /*
  1368. * constants & macros for entire HW_GPMI_READ_DDR_DLL_CTRL register
  1369. */
  1370. #define HW_GPMI_READ_DDR_DLL_CTRL_ADDR (0x00112100)
  1371. #ifndef __LANGUAGE_ASM__
  1372. #ifndef ROCOO_TEST
  1373. #define HW_GPMI_READ_DDR_DLL_CTRL (*(volatile hw_gpmi_read_ddr_dll_ctrl_t *) HW_GPMI_READ_DDR_DLL_CTRL_ADDR)
  1374. #define HW_GPMI_READ_DDR_DLL_CTRL_RD() (HW_GPMI_READ_DDR_DLL_CTRL.U)
  1375. #define HW_GPMI_READ_DDR_DLL_CTRL_WR(v) (HW_GPMI_READ_DDR_DLL_CTRL.U = (v))
  1376. #define HW_GPMI_READ_DDR_DLL_CTRL_SET(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() | (v)))
  1377. #define HW_GPMI_READ_DDR_DLL_CTRL_CLR(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() & ~(v)))
  1378. #define HW_GPMI_READ_DDR_DLL_CTRL_TOG(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() ^ (v)))
  1379. #else
  1380. #define HW_GPMI_READ_DDR_DLL_CTRL_RD() (_rbase->mem32_read(HW_GPMI_READ_DDR_DLL_CTRL_ADDR))
  1381. #define HW_GPMI_READ_DDR_DLL_CTRL_WR(v) (_rbase->mem32_write(HW_GPMI_READ_DDR_DLL_CTRL_ADDR,(v)))
  1382. #define HW_GPMI_READ_DDR_DLL_CTRL_SET(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() | (v)))
  1383. #define HW_GPMI_READ_DDR_DLL_CTRL_CLR(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() & ~(v)))
  1384. #define HW_GPMI_READ_DDR_DLL_CTRL_TOG(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() ^ (v)))
  1385. #endif
  1386. #endif
  1387. /*
  1388. * constants & macros for individual HW_GPMI_READ_DDR_DLL_CTRL bitfields
  1389. */
  1390. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field REF_UPDATE_INT */
  1391. #define BP_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT 28
  1392. #define BM_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT 0xF0000000
  1393. #ifndef __LANGUAGE_ASM__
  1394. #define BF_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT(v) ((((reg32_t) v) << 28) & BM_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT)
  1395. #else
  1396. #define BF_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT(v) (((v) << 28) & BM_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT)
  1397. #endif
  1398. #ifndef __LANGUAGE_ASM__
  1399. #define BW_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, REF_UPDATE_INT, v)
  1400. #endif
  1401. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_UPDATE_INT */
  1402. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT 20
  1403. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT 0x0FF00000
  1404. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT(v) (((v) << 20) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT)
  1405. #ifndef __LANGUAGE_ASM__
  1406. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_UPDATE_INT, v)
  1407. #endif
  1408. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field RSVD1 */
  1409. #define BP_GPMI_READ_DDR_DLL_CTRL_RSVD1 18
  1410. #define BM_GPMI_READ_DDR_DLL_CTRL_RSVD1 0x000C0000
  1411. #define BF_GPMI_READ_DDR_DLL_CTRL_RSVD1(v) (((v) << 18) & BM_GPMI_READ_DDR_DLL_CTRL_RSVD1)
  1412. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_OVERRIDE_VAL */
  1413. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 10
  1414. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 0x0003FC00
  1415. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) (((v) << 10) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL)
  1416. #ifndef __LANGUAGE_ASM__
  1417. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_OVERRIDE_VAL, v)
  1418. #endif
  1419. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_OVERRIDE */
  1420. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE 9
  1421. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE 0x00000200
  1422. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE(v) (((v) << 9) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE)
  1423. #ifndef __LANGUAGE_ASM__
  1424. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_OVERRIDE, v)
  1425. #endif
  1426. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field REFCLK_ON */
  1427. #define BP_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON 8
  1428. #define BM_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON 0x00000100
  1429. #define BF_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON(v) (((v) << 8) & BM_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON)
  1430. #ifndef __LANGUAGE_ASM__
  1431. #define BW_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, REFCLK_ON, v)
  1432. #endif
  1433. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field GATE_UPDATE */
  1434. #define BP_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE 7
  1435. #define BM_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE 0x00000080
  1436. #define BF_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE(v) (((v) << 7) & BM_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE)
  1437. #ifndef __LANGUAGE_ASM__
  1438. #define BW_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, GATE_UPDATE, v)
  1439. #endif
  1440. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_DLY_TARGET */
  1441. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET 3
  1442. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET 0x00000078
  1443. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET(v) (((v) << 3) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET)
  1444. #ifndef __LANGUAGE_ASM__
  1445. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_DLY_TARGET, v)
  1446. #endif
  1447. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_FORCE_UPD */
  1448. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD 2
  1449. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD 0x00000004
  1450. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD(v) (((v) << 2) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD)
  1451. #ifndef __LANGUAGE_ASM__
  1452. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_FORCE_UPD, v)
  1453. #endif
  1454. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field RESET */
  1455. #define BP_GPMI_READ_DDR_DLL_CTRL_RESET 1
  1456. #define BM_GPMI_READ_DDR_DLL_CTRL_RESET 0x00000002
  1457. #define BF_GPMI_READ_DDR_DLL_CTRL_RESET(v) (((v) << 1) & BM_GPMI_READ_DDR_DLL_CTRL_RESET)
  1458. #ifndef __LANGUAGE_ASM__
  1459. #define BW_GPMI_READ_DDR_DLL_CTRL_RESET(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, RESET, v)
  1460. #endif
  1461. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field ENABLE */
  1462. #define BP_GPMI_READ_DDR_DLL_CTRL_ENABLE 0
  1463. #define BM_GPMI_READ_DDR_DLL_CTRL_ENABLE 0x00000001
  1464. #define BF_GPMI_READ_DDR_DLL_CTRL_ENABLE(v) (((v) << 0) & BM_GPMI_READ_DDR_DLL_CTRL_ENABLE)
  1465. #ifndef __LANGUAGE_ASM__
  1466. #define BW_GPMI_READ_DDR_DLL_CTRL_ENABLE(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, ENABLE, v)
  1467. #endif
  1468. /*
  1469. * HW_GPMI_WRITE_DDR_DLL_CTRL - GPMI Double Rate Write DLL Control Register
  1470. */
  1471. #ifndef __LANGUAGE_ASM__
  1472. typedef union {
  1473. reg32_t U;
  1474. struct {
  1475. unsigned ENABLE:1;
  1476. unsigned RESET:1;
  1477. unsigned SLV_FORCE_UPD:1;
  1478. unsigned SLV_DLY_TARGET:4;
  1479. unsigned GATE_UPDATE:1;
  1480. unsigned REFCLK_ON:1;
  1481. unsigned SLV_OVERRIDE:1;
  1482. unsigned SLV_OVERRIDE_VAL:8;
  1483. unsigned RSVD1:2;
  1484. unsigned SLV_UPDATE_INT:8;
  1485. unsigned REF_UPDATE_INT:4;
  1486. } B;
  1487. } hw_gpmi_write_ddr_dll_ctrl_t;
  1488. #endif
  1489. /*
  1490. * constants & macros for entire HW_GPMI_WRITE_DDR_DLL_CTRL register
  1491. */
  1492. #define HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR (0x00112110)
  1493. #ifndef __LANGUAGE_ASM__
  1494. #ifndef ROCOO_TEST
  1495. #define HW_GPMI_WRITE_DDR_DLL_CTRL (*(volatile hw_gpmi_write_ddr_dll_ctrl_t *) HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR)
  1496. #define HW_GPMI_WRITE_DDR_DLL_CTRL_RD() (HW_GPMI_WRITE_DDR_DLL_CTRL.U)
  1497. #define HW_GPMI_WRITE_DDR_DLL_CTRL_WR(v) (HW_GPMI_WRITE_DDR_DLL_CTRL.U = (v))
  1498. #define HW_GPMI_WRITE_DDR_DLL_CTRL_SET(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() | (v)))
  1499. #define HW_GPMI_WRITE_DDR_DLL_CTRL_CLR(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() & ~(v)))
  1500. #define HW_GPMI_WRITE_DDR_DLL_CTRL_TOG(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() ^ (v)))
  1501. #else
  1502. #define HW_GPMI_WRITE_DDR_DLL_CTRL_RD() (_rbase->mem32_read(HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR))
  1503. #define HW_GPMI_WRITE_DDR_DLL_CTRL_WR(v) (_rbase->mem32_write(HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR,(v)))
  1504. #define HW_GPMI_WRITE_DDR_DLL_CTRL_SET(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() | (v)))
  1505. #define HW_GPMI_WRITE_DDR_DLL_CTRL_CLR(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() & ~(v)))
  1506. #define HW_GPMI_WRITE_DDR_DLL_CTRL_TOG(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() ^ (v)))
  1507. #endif
  1508. #endif
  1509. /*
  1510. * constants & macros for individual HW_GPMI_WRITE_DDR_DLL_CTRL bitfields
  1511. */
  1512. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field REF_UPDATE_INT */
  1513. #define BP_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT 28
  1514. #define BM_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT 0xF0000000
  1515. #ifndef __LANGUAGE_ASM__
  1516. #define BF_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT(v) ((((reg32_t) v) << 28) & BM_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT)
  1517. #else
  1518. #define BF_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT(v) (((v) << 28) & BM_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT)
  1519. #endif
  1520. #ifndef __LANGUAGE_ASM__
  1521. #define BW_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, REF_UPDATE_INT, v)
  1522. #endif
  1523. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_UPDATE_INT */
  1524. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT 20
  1525. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT 0x0FF00000
  1526. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT(v) (((v) << 20) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT)
  1527. #ifndef __LANGUAGE_ASM__
  1528. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_UPDATE_INT, v)
  1529. #endif
  1530. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field RSVD1 */
  1531. #define BP_GPMI_WRITE_DDR_DLL_CTRL_RSVD1 18
  1532. #define BM_GPMI_WRITE_DDR_DLL_CTRL_RSVD1 0x000C0000
  1533. #define BF_GPMI_WRITE_DDR_DLL_CTRL_RSVD1(v) (((v) << 18) & BM_GPMI_WRITE_DDR_DLL_CTRL_RSVD1)
  1534. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_OVERRIDE_VAL */
  1535. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 10
  1536. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 0x0003FC00
  1537. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) (((v) << 10) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL)
  1538. #ifndef __LANGUAGE_ASM__
  1539. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_OVERRIDE_VAL, v)
  1540. #endif
  1541. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_OVERRIDE */
  1542. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE 9
  1543. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE 0x00000200
  1544. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE(v) (((v) << 9) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE)
  1545. #ifndef __LANGUAGE_ASM__
  1546. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_OVERRIDE, v)
  1547. #endif
  1548. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field REFCLK_ON */
  1549. #define BP_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON 8
  1550. #define BM_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON 0x00000100
  1551. #define BF_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON(v) (((v) << 8) & BM_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON)
  1552. #ifndef __LANGUAGE_ASM__
  1553. #define BW_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, REFCLK_ON, v)
  1554. #endif
  1555. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field GATE_UPDATE */
  1556. #define BP_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE 7
  1557. #define BM_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE 0x00000080
  1558. #define BF_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE(v) (((v) << 7) & BM_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE)
  1559. #ifndef __LANGUAGE_ASM__
  1560. #define BW_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, GATE_UPDATE, v)
  1561. #endif
  1562. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_DLY_TARGET */
  1563. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET 3
  1564. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET 0x00000078
  1565. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET(v) (((v) << 3) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET)
  1566. #ifndef __LANGUAGE_ASM__
  1567. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_DLY_TARGET, v)
  1568. #endif
  1569. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_FORCE_UPD */
  1570. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD 2
  1571. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD 0x00000004
  1572. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD(v) (((v) << 2) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD)
  1573. #ifndef __LANGUAGE_ASM__
  1574. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_FORCE_UPD, v)
  1575. #endif
  1576. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field RESET */
  1577. #define BP_GPMI_WRITE_DDR_DLL_CTRL_RESET 1
  1578. #define BM_GPMI_WRITE_DDR_DLL_CTRL_RESET 0x00000002
  1579. #define BF_GPMI_WRITE_DDR_DLL_CTRL_RESET(v) (((v) << 1) & BM_GPMI_WRITE_DDR_DLL_CTRL_RESET)
  1580. #ifndef __LANGUAGE_ASM__
  1581. #define BW_GPMI_WRITE_DDR_DLL_CTRL_RESET(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, RESET, v)
  1582. #endif
  1583. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field ENABLE */
  1584. #define BP_GPMI_WRITE_DDR_DLL_CTRL_ENABLE 0
  1585. #define BM_GPMI_WRITE_DDR_DLL_CTRL_ENABLE 0x00000001
  1586. #define BF_GPMI_WRITE_DDR_DLL_CTRL_ENABLE(v) (((v) << 0) & BM_GPMI_WRITE_DDR_DLL_CTRL_ENABLE)
  1587. #ifndef __LANGUAGE_ASM__
  1588. #define BW_GPMI_WRITE_DDR_DLL_CTRL_ENABLE(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, ENABLE, v)
  1589. #endif
  1590. /*
  1591. * HW_GPMI_READ_DDR_DLL_STS - GPMI Double Rate Read DLL Status Register
  1592. */
  1593. #ifndef __LANGUAGE_ASM__
  1594. typedef union {
  1595. reg32_t U;
  1596. struct {
  1597. unsigned SLV_LOCK:1;
  1598. unsigned SLV_SEL:8;
  1599. unsigned RSVD0:7;
  1600. unsigned REF_LOCK:1;
  1601. unsigned REF_SEL:8;
  1602. unsigned RSVD1:7;
  1603. } B;
  1604. } hw_gpmi_read_ddr_dll_sts_t;
  1605. #endif
  1606. /*
  1607. * constants & macros for entire HW_GPMI_READ_DDR_DLL_STS register
  1608. */
  1609. #define HW_GPMI_READ_DDR_DLL_STS_ADDR (0x00112120)
  1610. #ifndef __LANGUAGE_ASM__
  1611. #ifndef ROCOO_TEST
  1612. #define HW_GPMI_READ_DDR_DLL_STS (*(volatile hw_gpmi_read_ddr_dll_sts_t *) HW_GPMI_READ_DDR_DLL_STS_ADDR)
  1613. #define HW_GPMI_READ_DDR_DLL_STS_RD() (HW_GPMI_READ_DDR_DLL_STS.U)
  1614. #else
  1615. #define HW_GPMI_READ_DDR_DLL_STS_RD() (_rbase->mem32_read(HW_GPMI_READ_DDR_DLL_STS_ADDR))
  1616. #endif
  1617. #endif
  1618. /*
  1619. * constants & macros for individual HW_GPMI_READ_DDR_DLL_STS bitfields
  1620. */
  1621. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field RSVD1 */
  1622. #define BP_GPMI_READ_DDR_DLL_STS_RSVD1 25
  1623. #define BM_GPMI_READ_DDR_DLL_STS_RSVD1 0xFE000000
  1624. #ifndef __LANGUAGE_ASM__
  1625. #define BF_GPMI_READ_DDR_DLL_STS_RSVD1(v) ((((reg32_t) v) << 25) & BM_GPMI_READ_DDR_DLL_STS_RSVD1)
  1626. #else
  1627. #define BF_GPMI_READ_DDR_DLL_STS_RSVD1(v) (((v) << 25) & BM_GPMI_READ_DDR_DLL_STS_RSVD1)
  1628. #endif
  1629. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field REF_SEL */
  1630. #define BP_GPMI_READ_DDR_DLL_STS_REF_SEL 17
  1631. #define BM_GPMI_READ_DDR_DLL_STS_REF_SEL 0x01FE0000
  1632. #define BF_GPMI_READ_DDR_DLL_STS_REF_SEL(v) (((v) << 17) & BM_GPMI_READ_DDR_DLL_STS_REF_SEL)
  1633. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field REF_LOCK */
  1634. #define BP_GPMI_READ_DDR_DLL_STS_REF_LOCK 16
  1635. #define BM_GPMI_READ_DDR_DLL_STS_REF_LOCK 0x00010000
  1636. #define BF_GPMI_READ_DDR_DLL_STS_REF_LOCK(v) (((v) << 16) & BM_GPMI_READ_DDR_DLL_STS_REF_LOCK)
  1637. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field RSVD0 */
  1638. #define BP_GPMI_READ_DDR_DLL_STS_RSVD0 9
  1639. #define BM_GPMI_READ_DDR_DLL_STS_RSVD0 0x0000FE00
  1640. #define BF_GPMI_READ_DDR_DLL_STS_RSVD0(v) (((v) << 9) & BM_GPMI_READ_DDR_DLL_STS_RSVD0)
  1641. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field SLV_SEL */
  1642. #define BP_GPMI_READ_DDR_DLL_STS_SLV_SEL 1
  1643. #define BM_GPMI_READ_DDR_DLL_STS_SLV_SEL 0x000001FE
  1644. #define BF_GPMI_READ_DDR_DLL_STS_SLV_SEL(v) (((v) << 1) & BM_GPMI_READ_DDR_DLL_STS_SLV_SEL)
  1645. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field SLV_LOCK */
  1646. #define BP_GPMI_READ_DDR_DLL_STS_SLV_LOCK 0
  1647. #define BM_GPMI_READ_DDR_DLL_STS_SLV_LOCK 0x00000001
  1648. #define BF_GPMI_READ_DDR_DLL_STS_SLV_LOCK(v) (((v) << 0) & BM_GPMI_READ_DDR_DLL_STS_SLV_LOCK)
  1649. /*
  1650. * HW_GPMI_WRITE_DDR_DLL_STS - GPMI Double Rate Write DLL Status Register
  1651. */
  1652. #ifndef __LANGUAGE_ASM__
  1653. typedef union {
  1654. reg32_t U;
  1655. struct {
  1656. unsigned SLV_LOCK:1;
  1657. unsigned SLV_SEL:8;
  1658. unsigned RSVD0:7;
  1659. unsigned REF_LOCK:1;
  1660. unsigned REF_SEL:8;
  1661. unsigned RSVD1:7;
  1662. } B;
  1663. } hw_gpmi_write_ddr_dll_sts_t;
  1664. #endif
  1665. /*
  1666. * constants & macros for entire HW_GPMI_WRITE_DDR_DLL_STS register
  1667. */
  1668. #define HW_GPMI_WRITE_DDR_DLL_STS_ADDR (0x00112130)
  1669. #ifndef __LANGUAGE_ASM__
  1670. #ifndef ROCOO_TEST
  1671. #define HW_GPMI_WRITE_DDR_DLL_STS (*(volatile hw_gpmi_write_ddr_dll_sts_t *) HW_GPMI_WRITE_DDR_DLL_STS_ADDR)
  1672. #define HW_GPMI_WRITE_DDR_DLL_STS_RD() (HW_GPMI_WRITE_DDR_DLL_STS.U)
  1673. #else
  1674. #define HW_GPMI_WRITE_DDR_DLL_STS_RD() (_rbase->mem32_read(HW_GPMI_WRITE_DDR_DLL_STS_ADDR))
  1675. #endif
  1676. #endif
  1677. /*
  1678. * constants & macros for individual HW_GPMI_WRITE_DDR_DLL_STS bitfields
  1679. */
  1680. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field RSVD1 */
  1681. #define BP_GPMI_WRITE_DDR_DLL_STS_RSVD1 25
  1682. #define BM_GPMI_WRITE_DDR_DLL_STS_RSVD1 0xFE000000
  1683. #ifndef __LANGUAGE_ASM__
  1684. #define BF_GPMI_WRITE_DDR_DLL_STS_RSVD1(v) ((((reg32_t) v) << 25) & BM_GPMI_WRITE_DDR_DLL_STS_RSVD1)
  1685. #else
  1686. #define BF_GPMI_WRITE_DDR_DLL_STS_RSVD1(v) (((v) << 25) & BM_GPMI_WRITE_DDR_DLL_STS_RSVD1)
  1687. #endif
  1688. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field REF_SEL */
  1689. #define BP_GPMI_WRITE_DDR_DLL_STS_REF_SEL 17
  1690. #define BM_GPMI_WRITE_DDR_DLL_STS_REF_SEL 0x01FE0000
  1691. #define BF_GPMI_WRITE_DDR_DLL_STS_REF_SEL(v) (((v) << 17) & BM_GPMI_WRITE_DDR_DLL_STS_REF_SEL)
  1692. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field REF_LOCK */
  1693. #define BP_GPMI_WRITE_DDR_DLL_STS_REF_LOCK 16
  1694. #define BM_GPMI_WRITE_DDR_DLL_STS_REF_LOCK 0x00010000
  1695. #define BF_GPMI_WRITE_DDR_DLL_STS_REF_LOCK(v) (((v) << 16) & BM_GPMI_WRITE_DDR_DLL_STS_REF_LOCK)
  1696. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field RSVD0 */
  1697. #define BP_GPMI_WRITE_DDR_DLL_STS_RSVD0 9
  1698. #define BM_GPMI_WRITE_DDR_DLL_STS_RSVD0 0x0000FE00
  1699. #define BF_GPMI_WRITE_DDR_DLL_STS_RSVD0(v) (((v) << 9) & BM_GPMI_WRITE_DDR_DLL_STS_RSVD0)
  1700. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field SLV_SEL */
  1701. #define BP_GPMI_WRITE_DDR_DLL_STS_SLV_SEL 1
  1702. #define BM_GPMI_WRITE_DDR_DLL_STS_SLV_SEL 0x000001FE
  1703. #define BF_GPMI_WRITE_DDR_DLL_STS_SLV_SEL(v) (((v) << 1) & BM_GPMI_WRITE_DDR_DLL_STS_SLV_SEL)
  1704. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field SLV_LOCK */
  1705. #define BP_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK 0
  1706. #define BM_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK 0x00000001
  1707. #define BF_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK(v) (((v) << 0) & BM_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK)
  1708. #endif /* _GPMI_H */
  1709. ////////////////////////////////////////////////////////////////////////////////