MIMXRT1021xxxxx_ram.icf 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. ** ###################################################################
  3. ** Processors: MIMXRT1021CAF4A
  4. ** MIMXRT1021CAG4A
  5. ** MIMXRT1021DAF5A
  6. ** MIMXRT1021DAG5A
  7. **
  8. ** Compiler: IAR ANSI C/C++ Compiler for ARM
  9. ** Reference manual: IMXRT1020RM Rev. 1RC, 05/2018
  10. ** Version: rev. 0.1, 2017-06-06
  11. ** Build: b180801
  12. **
  13. ** Abstract:
  14. ** Linker file for the IAR ANSI C/C++ Compiler for ARM
  15. **
  16. ** Copyright 2016 Freescale Semiconductor, Inc.
  17. ** Copyright 2016-2018 NXP
  18. **
  19. ** SPDX-License-Identifier: BSD-3-Clause
  20. **
  21. ** http: www.nxp.com
  22. ** mail: support@nxp.com
  23. **
  24. ** ###################################################################
  25. */
  26. define symbol m_interrupts_start = 0x00000000;
  27. define symbol m_interrupts_end = 0x000003FF;
  28. define symbol m_text_start = 0x00000400;
  29. define symbol m_text_end = 0x0000FFFF;
  30. define symbol m_data_start = 0x20000000;
  31. define symbol m_data_end = 0x2000FFFF;
  32. define symbol m_data2_start = 0x20200000;
  33. define symbol m_data2_end = 0x2021FFFF;
  34. /* Sizes */
  35. if (isdefinedsymbol(__stack_size__)) {
  36. define symbol __size_cstack__ = __stack_size__;
  37. } else {
  38. define symbol __size_cstack__ = 0x0400;
  39. }
  40. if (isdefinedsymbol(__heap_size__)) {
  41. define symbol __size_heap__ = __heap_size__;
  42. } else {
  43. define symbol __size_heap__ = 0x0400;
  44. }
  45. define exported symbol __VECTOR_TABLE = m_interrupts_start;
  46. define exported symbol __VECTOR_RAM = m_interrupts_start;
  47. define exported symbol __RAM_VECTOR_TABLE_SIZE = 0x0;
  48. define memory mem with size = 4G;
  49. define region TEXT_region = mem:[from m_interrupts_start to m_interrupts_end]
  50. | mem:[from m_text_start to m_text_end];
  51. define region DATA_region = mem:[from m_data_start to m_data_end-__size_cstack__];
  52. define region DATA2_region = mem:[from m_data2_start to m_data2_end];
  53. define region CSTACK_region = mem:[from m_data_end-__size_cstack__+1 to m_data_end];
  54. define block CSTACK with alignment = 8, size = __size_cstack__ { };
  55. define block HEAP with alignment = 8, size = __size_heap__ { };
  56. define block RW { readwrite };
  57. define block ZI { zi };
  58. define block NCACHE_VAR { section NonCacheable , section NonCacheable.init };
  59. initialize by copy { readwrite, section .textrw };
  60. do not initialize { section .noinit };
  61. place at address mem: m_interrupts_start { readonly section .intvec };
  62. place in TEXT_region { readonly };
  63. place in DATA_region { block RW };
  64. place in DATA_region { block ZI };
  65. place in DATA_region { last block HEAP };
  66. place in DATA_region { block NCACHE_VAR };
  67. place in CSTACK_region { block CSTACK };