clock_config.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * Copyright 2017-2018 NXP
  3. * All rights reserved.
  4. *
  5. * SPDX-License-Identifier: BSD-3-Clause
  6. */
  7. /*
  8. * How to setup clock using clock driver functions:
  9. *
  10. * 1. Call CLOCK_InitXXXPLL() to configure corresponding PLL clock.
  11. *
  12. * 2. Call CLOCK_InitXXXpfd() to configure corresponding PLL pfd clock.
  13. *
  14. * 3. Call CLOCK_SetMux() to configure corresponding clock source for target clock out.
  15. *
  16. * 4. Call CLOCK_SetDiv() to configure corresponding clock divider for target clock out.
  17. *
  18. * 5. Call CLOCK_SetXtalFreq() to set XTAL frequency based on board settings.
  19. *
  20. */
  21. /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
  22. !!GlobalInfo
  23. product: Clocks v4.1
  24. processor: MIMXRT1052xxxxB
  25. package_id: MIMXRT1052DVL6B
  26. mcu_data: ksdk2_0
  27. processor_version: 0.0.0
  28. board: IMXRT1050-EVKB
  29. * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
  30. #include "clock_config.h"
  31. #include "fsl_iomuxc.h"
  32. /*******************************************************************************
  33. * Definitions
  34. ******************************************************************************/
  35. /*******************************************************************************
  36. * Variables
  37. ******************************************************************************/
  38. /* System clock frequency. */
  39. extern uint32_t SystemCoreClock;
  40. /*******************************************************************************
  41. ************************ BOARD_InitBootClocks function ************************
  42. ******************************************************************************/
  43. void BOARD_InitBootClocks(void)
  44. {
  45. BOARD_BootClockRUN();
  46. }
  47. /*******************************************************************************
  48. ********************** Configuration BOARD_BootClockRUN ***********************
  49. ******************************************************************************/
  50. /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
  51. !!Configuration
  52. name: BOARD_BootClockRUN
  53. called_from_default_init: true
  54. outputs:
  55. - {id: AHB_CLK_ROOT.outFreq, value: 600 MHz}
  56. - {id: CAN_CLK_ROOT.outFreq, value: 40 MHz}
  57. - {id: CKIL_SYNC_CLK_ROOT.outFreq, value: 32.768 kHz}
  58. - {id: CLK_1M.outFreq, value: 1 MHz}
  59. - {id: CLK_24M.outFreq, value: 24 MHz}
  60. - {id: CSI_CLK_ROOT.outFreq, value: 12 MHz}
  61. - {id: ENET1_TX_CLK.outFreq, value: 2.4 MHz}
  62. - {id: ENET_125M_CLK.outFreq, value: 2.4 MHz}
  63. - {id: ENET_25M_REF_CLK.outFreq, value: 1.2 MHz}
  64. - {id: FLEXIO1_CLK_ROOT.outFreq, value: 30 MHz}
  65. - {id: FLEXIO2_CLK_ROOT.outFreq, value: 30 MHz}
  66. - {id: FLEXSPI_CLK_ROOT.outFreq, value: 2880/11 MHz}
  67. - {id: GPT1_ipg_clk_highfreq.outFreq, value: 75 MHz}
  68. - {id: GPT2_ipg_clk_highfreq.outFreq, value: 75 MHz}
  69. - {id: IPG_CLK_ROOT.outFreq, value: 150 MHz}
  70. - {id: LCDIF_CLK_ROOT.outFreq, value: 67.5 MHz}
  71. - {id: LPI2C_CLK_ROOT.outFreq, value: 60 MHz}
  72. - {id: LPSPI_CLK_ROOT.outFreq, value: 105.6 MHz}
  73. - {id: LVDS1_CLK.outFreq, value: 1.2 GHz}
  74. - {id: MQS_MCLK.outFreq, value: 1080/17 MHz}
  75. - {id: PERCLK_CLK_ROOT.outFreq, value: 75 MHz}
  76. - {id: PLL7_MAIN_CLK.outFreq, value: 24 MHz}
  77. - {id: SAI1_CLK_ROOT.outFreq, value: 1080/17 MHz}
  78. - {id: SAI1_MCLK1.outFreq, value: 1080/17 MHz}
  79. - {id: SAI1_MCLK2.outFreq, value: 1080/17 MHz}
  80. - {id: SAI1_MCLK3.outFreq, value: 30 MHz}
  81. - {id: SAI2_CLK_ROOT.outFreq, value: 1080/17 MHz}
  82. - {id: SAI2_MCLK1.outFreq, value: 1080/17 MHz}
  83. - {id: SAI2_MCLK3.outFreq, value: 30 MHz}
  84. - {id: SAI3_CLK_ROOT.outFreq, value: 1080/17 MHz}
  85. - {id: SAI3_MCLK1.outFreq, value: 1080/17 MHz}
  86. - {id: SAI3_MCLK3.outFreq, value: 30 MHz}
  87. - {id: SEMC_CLK_ROOT.outFreq, value: 75 MHz}
  88. - {id: SPDIF0_CLK_ROOT.outFreq, value: 30 MHz}
  89. - {id: TRACE_CLK_ROOT.outFreq, value: 352/3 MHz}
  90. - {id: UART_CLK_ROOT.outFreq, value: 80 MHz}
  91. - {id: USDHC1_CLK_ROOT.outFreq, value: 198 MHz}
  92. - {id: USDHC2_CLK_ROOT.outFreq, value: 198 MHz}
  93. settings:
  94. - {id: CCM.AHB_PODF.scale, value: '1', locked: true}
  95. - {id: CCM.ARM_PODF.scale, value: '2', locked: true}
  96. - {id: CCM.FLEXSPI_PODF.scale, value: '1', locked: true}
  97. - {id: CCM.FLEXSPI_SEL.sel, value: CCM_ANALOG.PLL3_PFD0_CLK}
  98. - {id: CCM.LPSPI_PODF.scale, value: '5', locked: true}
  99. - {id: CCM.PERCLK_PODF.scale, value: '2', locked: true}
  100. - {id: CCM.SEMC_PODF.scale, value: '8'}
  101. - {id: CCM.TRACE_PODF.scale, value: '3', locked: true}
  102. - {id: CCM_ANALOG.PLL1_BYPASS.sel, value: CCM_ANALOG.PLL1}
  103. - {id: CCM_ANALOG.PLL1_PREDIV.scale, value: '1', locked: true}
  104. - {id: CCM_ANALOG.PLL1_VDIV.scale, value: '50', locked: true}
  105. - {id: CCM_ANALOG.PLL2.denom, value: '1', locked: true}
  106. - {id: CCM_ANALOG.PLL2.div, value: '22'}
  107. - {id: CCM_ANALOG.PLL2.num, value: '0', locked: true}
  108. - {id: CCM_ANALOG.PLL2_BYPASS.sel, value: CCM_ANALOG.PLL2_OUT_CLK}
  109. - {id: CCM_ANALOG.PLL2_PFD0_BYPASS.sel, value: CCM_ANALOG.PLL2_PFD0}
  110. - {id: CCM_ANALOG.PLL2_PFD1_BYPASS.sel, value: CCM_ANALOG.PLL2_PFD1}
  111. - {id: CCM_ANALOG.PLL2_PFD2_BYPASS.sel, value: CCM_ANALOG.PLL2_PFD2}
  112. - {id: CCM_ANALOG.PLL2_PFD3_BYPASS.sel, value: CCM_ANALOG.PLL2_PFD3}
  113. - {id: CCM_ANALOG.PLL3_BYPASS.sel, value: CCM_ANALOG.PLL3}
  114. - {id: CCM_ANALOG.PLL3_PFD0_BYPASS.sel, value: CCM_ANALOG.PLL3_PFD0}
  115. - {id: CCM_ANALOG.PLL3_PFD0_DIV.scale, value: '33', locked: true}
  116. - {id: CCM_ANALOG.PLL3_PFD0_MUL.scale, value: '18', locked: true}
  117. - {id: CCM_ANALOG.PLL3_PFD1_BYPASS.sel, value: CCM_ANALOG.PLL3_PFD1}
  118. - {id: CCM_ANALOG.PLL3_PFD2_BYPASS.sel, value: CCM_ANALOG.PLL3_PFD2}
  119. - {id: CCM_ANALOG.PLL3_PFD3_BYPASS.sel, value: CCM_ANALOG.PLL3_PFD3}
  120. - {id: CCM_ANALOG.PLL4.denom, value: '50'}
  121. - {id: CCM_ANALOG.PLL4.div, value: '47'}
  122. - {id: CCM_ANALOG.PLL5.denom, value: '1'}
  123. - {id: CCM_ANALOG.PLL5.div, value: '40'}
  124. - {id: CCM_ANALOG.PLL5.num, value: '0'}
  125. - {id: CCM_ANALOG_PLL_ENET_POWERDOWN_CFG, value: 'Yes'}
  126. - {id: CCM_ANALOG_PLL_USB1_POWER_CFG, value: 'Yes'}
  127. sources:
  128. - {id: XTALOSC24M.OSC.outFreq, value: 24 MHz, enabled: true}
  129. - {id: XTALOSC24M.RTC_OSC.outFreq, value: 32.768 kHz, enabled: true}
  130. * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
  131. /*******************************************************************************
  132. * Variables for BOARD_BootClockRUN configuration
  133. ******************************************************************************/
  134. const clock_arm_pll_config_t armPllConfig_BOARD_BootClockRUN = {
  135. .loopDivider = 100, /* PLL loop divider, Fout = Fin * 50 */
  136. .src = 0, /* Bypass clock source, 0 - OSC 24M, 1 - CLK1_P and CLK1_N */
  137. };
  138. const clock_sys_pll_config_t sysPllConfig_BOARD_BootClockRUN = {
  139. .loopDivider = 1, /* PLL loop divider, Fout = Fin * ( 20 + loopDivider*2 + numerator / denominator ) */
  140. .numerator = 0, /* 30 bit numerator of fractional loop divider */
  141. .denominator = 1, /* 30 bit denominator of fractional loop divider */
  142. .src = 0, /* Bypass clock source, 0 - OSC 24M, 1 - CLK1_P and CLK1_N */
  143. };
  144. const clock_usb_pll_config_t usb1PllConfig_BOARD_BootClockRUN = {
  145. .loopDivider = 0, /* PLL loop divider, Fout = Fin * 20 */
  146. .src = 0, /* Bypass clock source, 0 - OSC 24M, 1 - CLK1_P and CLK1_N */
  147. };
  148. /*******************************************************************************
  149. * Code for BOARD_BootClockRUN configuration
  150. ******************************************************************************/
  151. void BOARD_BootClockRUN(void)
  152. {
  153. /* Init RTC OSC clock frequency. */
  154. CLOCK_SetRtcXtalFreq(32768U);
  155. /* Enable 1MHz clock output. */
  156. XTALOSC24M->OSC_CONFIG2 |= XTALOSC24M_OSC_CONFIG2_ENABLE_1M_MASK;
  157. /* Use free 1MHz clock output. */
  158. XTALOSC24M->OSC_CONFIG2 &= ~XTALOSC24M_OSC_CONFIG2_MUX_1M_MASK;
  159. /* Set XTAL 24MHz clock frequency. */
  160. CLOCK_SetXtalFreq(24000000U);
  161. /* Enable XTAL 24MHz clock source. */
  162. CLOCK_InitExternalClk(0);
  163. /* Enable internal RC. */
  164. CLOCK_InitRcOsc24M();
  165. /* Switch clock source to external OSC. */
  166. CLOCK_SwitchOsc(kCLOCK_XtalOsc);
  167. /* Set Oscillator ready counter value. */
  168. CCM->CCR = (CCM->CCR & (~CCM_CCR_OSCNT_MASK)) | CCM_CCR_OSCNT(127);
  169. /* Setting PeriphClk2Mux and PeriphMux to provide stable clock before PLLs are initialed */
  170. CLOCK_SetMux(kCLOCK_PeriphClk2Mux, 1); /* Set PERIPH_CLK2 MUX to OSC */
  171. CLOCK_SetMux(kCLOCK_PeriphMux, 1); /* Set PERIPH_CLK MUX to PERIPH_CLK2 */
  172. /* Setting the VDD_SOC to 1.275V. It is necessary to config AHB to 600Mhz. */
  173. DCDC->REG3 = (DCDC->REG3 & (~DCDC_REG3_TRG_MASK)) | DCDC_REG3_TRG(0x13);
  174. /* Waiting for DCDC_STS_DC_OK bit is asserted */
  175. while (DCDC_REG0_STS_DC_OK_MASK != (DCDC_REG0_STS_DC_OK_MASK & DCDC->REG0))
  176. {
  177. }
  178. /* Set AHB_PODF. */
  179. CLOCK_SetDiv(kCLOCK_AhbDiv, 0);
  180. /* Disable IPG clock gate. */
  181. CLOCK_DisableClock(kCLOCK_Adc1);
  182. CLOCK_DisableClock(kCLOCK_Adc2);
  183. CLOCK_DisableClock(kCLOCK_Xbar1);
  184. CLOCK_DisableClock(kCLOCK_Xbar2);
  185. CLOCK_DisableClock(kCLOCK_Xbar3);
  186. /* Set IPG_PODF. */
  187. CLOCK_SetDiv(kCLOCK_IpgDiv, 3);
  188. /* Set ARM_PODF. */
  189. CLOCK_SetDiv(kCLOCK_ArmDiv, 1);
  190. /* Disable PERCLK clock gate. */
  191. CLOCK_DisableClock(kCLOCK_Gpt1);
  192. CLOCK_DisableClock(kCLOCK_Gpt1S);
  193. CLOCK_DisableClock(kCLOCK_Gpt2);
  194. CLOCK_DisableClock(kCLOCK_Gpt2S);
  195. CLOCK_DisableClock(kCLOCK_Pit);
  196. /* Set PERCLK_PODF. */
  197. CLOCK_SetDiv(kCLOCK_PerclkDiv, 1);
  198. /* Set per clock source. */
  199. CLOCK_SetMux(kCLOCK_PerclkMux, 0);
  200. /* Disable USDHC1 clock gate. */
  201. CLOCK_DisableClock(kCLOCK_Usdhc1);
  202. /* Set USDHC1_PODF. */
  203. CLOCK_SetDiv(kCLOCK_Usdhc1Div, 1);
  204. /* Set Usdhc1 clock source. */
  205. CLOCK_SetMux(kCLOCK_Usdhc1Mux, 0);
  206. /* Disable USDHC2 clock gate. */
  207. CLOCK_DisableClock(kCLOCK_Usdhc2);
  208. /* Set USDHC2_PODF. */
  209. CLOCK_SetDiv(kCLOCK_Usdhc2Div, 1);
  210. /* Set Usdhc2 clock source. */
  211. CLOCK_SetMux(kCLOCK_Usdhc2Mux, 0);
  212. /* In SDK projects, SDRAM (configured by SEMC) will be initialized in either debug script or dcd.
  213. * With this macro SKIP_SYSCLK_INIT, system pll (selected to be SEMC source clock in SDK projects) will be left
  214. * unchanged.
  215. * Note: If another clock source is selected for SEMC, user may want to avoid changing that clock as well.*/
  216. #ifndef SKIP_SYSCLK_INIT
  217. /* Disable Semc clock gate. */
  218. CLOCK_DisableClock(kCLOCK_Semc);
  219. /* Set SEMC_PODF. */
  220. CLOCK_SetDiv(kCLOCK_SemcDiv, 7);
  221. /* Set Semc alt clock source. */
  222. CLOCK_SetMux(kCLOCK_SemcAltMux, 0);
  223. /* Set Semc clock source. */
  224. CLOCK_SetMux(kCLOCK_SemcMux, 0);
  225. #endif
  226. /* In SDK projects, external flash (configured by FLEXSPI) will be initialized by dcd.
  227. * With this macro XIP_EXTERNAL_FLASH, usb1 pll (selected to be FLEXSPI clock source in SDK projects) will be left
  228. * unchanged.
  229. * Note: If another clock source is selected for FLEXSPI, user may want to avoid changing that clock as well.*/
  230. #if !(defined(XIP_EXTERNAL_FLASH) && (XIP_EXTERNAL_FLASH == 1))
  231. /* Disable Flexspi clock gate. */
  232. CLOCK_DisableClock(kCLOCK_FlexSpi);
  233. /* Set FLEXSPI_PODF. */
  234. CLOCK_SetDiv(kCLOCK_FlexspiDiv, 0);
  235. /* Set Flexspi clock source. */
  236. CLOCK_SetMux(kCLOCK_FlexspiMux, 3);
  237. #endif
  238. /* Disable CSI clock gate. */
  239. CLOCK_DisableClock(kCLOCK_Csi);
  240. /* Set CSI_PODF. */
  241. CLOCK_SetDiv(kCLOCK_CsiDiv, 1);
  242. /* Set Csi clock source. */
  243. CLOCK_SetMux(kCLOCK_CsiMux, 0);
  244. /* Disable LPSPI clock gate. */
  245. CLOCK_DisableClock(kCLOCK_Lpspi1);
  246. CLOCK_DisableClock(kCLOCK_Lpspi2);
  247. CLOCK_DisableClock(kCLOCK_Lpspi3);
  248. CLOCK_DisableClock(kCLOCK_Lpspi4);
  249. /* Set LPSPI_PODF. */
  250. CLOCK_SetDiv(kCLOCK_LpspiDiv, 4);
  251. /* Set Lpspi clock source. */
  252. CLOCK_SetMux(kCLOCK_LpspiMux, 2);
  253. /* Disable TRACE clock gate. */
  254. CLOCK_DisableClock(kCLOCK_Trace);
  255. /* Set TRACE_PODF. */
  256. CLOCK_SetDiv(kCLOCK_TraceDiv, 2);
  257. /* Set Trace clock source. */
  258. CLOCK_SetMux(kCLOCK_TraceMux, 2);
  259. /* Disable SAI1 clock gate. */
  260. CLOCK_DisableClock(kCLOCK_Sai1);
  261. /* Set SAI1_CLK_PRED. */
  262. CLOCK_SetDiv(kCLOCK_Sai1PreDiv, 3);
  263. /* Set SAI1_CLK_PODF. */
  264. CLOCK_SetDiv(kCLOCK_Sai1Div, 1);
  265. /* Set Sai1 clock source. */
  266. CLOCK_SetMux(kCLOCK_Sai1Mux, 0);
  267. /* Disable SAI2 clock gate. */
  268. CLOCK_DisableClock(kCLOCK_Sai2);
  269. /* Set SAI2_CLK_PRED. */
  270. CLOCK_SetDiv(kCLOCK_Sai2PreDiv, 3);
  271. /* Set SAI2_CLK_PODF. */
  272. CLOCK_SetDiv(kCLOCK_Sai2Div, 1);
  273. /* Set Sai2 clock source. */
  274. CLOCK_SetMux(kCLOCK_Sai2Mux, 0);
  275. /* Disable SAI3 clock gate. */
  276. CLOCK_DisableClock(kCLOCK_Sai3);
  277. /* Set SAI3_CLK_PRED. */
  278. CLOCK_SetDiv(kCLOCK_Sai3PreDiv, 3);
  279. /* Set SAI3_CLK_PODF. */
  280. CLOCK_SetDiv(kCLOCK_Sai3Div, 1);
  281. /* Set Sai3 clock source. */
  282. CLOCK_SetMux(kCLOCK_Sai3Mux, 0);
  283. /* Disable Lpi2c clock gate. */
  284. CLOCK_DisableClock(kCLOCK_Lpi2c1);
  285. CLOCK_DisableClock(kCLOCK_Lpi2c2);
  286. CLOCK_DisableClock(kCLOCK_Lpi2c3);
  287. /* Set LPI2C_CLK_PODF. */
  288. CLOCK_SetDiv(kCLOCK_Lpi2cDiv, 0);
  289. /* Set Lpi2c clock source. */
  290. CLOCK_SetMux(kCLOCK_Lpi2cMux, 0);
  291. /* Disable CAN clock gate. */
  292. CLOCK_DisableClock(kCLOCK_Can1);
  293. CLOCK_DisableClock(kCLOCK_Can2);
  294. CLOCK_DisableClock(kCLOCK_Can1S);
  295. CLOCK_DisableClock(kCLOCK_Can2S);
  296. /* Set CAN_CLK_PODF. */
  297. CLOCK_SetDiv(kCLOCK_CanDiv, 1);
  298. /* Set Can clock source. */
  299. CLOCK_SetMux(kCLOCK_CanMux, 2);
  300. /* Disable UART clock gate. */
  301. CLOCK_DisableClock(kCLOCK_Lpuart1);
  302. CLOCK_DisableClock(kCLOCK_Lpuart2);
  303. CLOCK_DisableClock(kCLOCK_Lpuart3);
  304. CLOCK_DisableClock(kCLOCK_Lpuart4);
  305. CLOCK_DisableClock(kCLOCK_Lpuart5);
  306. CLOCK_DisableClock(kCLOCK_Lpuart6);
  307. CLOCK_DisableClock(kCLOCK_Lpuart7);
  308. CLOCK_DisableClock(kCLOCK_Lpuart8);
  309. /* Set UART_CLK_PODF. */
  310. CLOCK_SetDiv(kCLOCK_UartDiv, 0);
  311. /* Set Uart clock source. */
  312. CLOCK_SetMux(kCLOCK_UartMux, 0);
  313. /* Disable LCDIF clock gate. */
  314. CLOCK_DisableClock(kCLOCK_LcdPixel);
  315. /* Set LCDIF_PRED. */
  316. CLOCK_SetDiv(kCLOCK_LcdifPreDiv, 1);
  317. /* Set LCDIF_CLK_PODF. */
  318. CLOCK_SetDiv(kCLOCK_LcdifDiv, 3);
  319. /* Set Lcdif pre clock source. */
  320. CLOCK_SetMux(kCLOCK_LcdifPreMux, 5);
  321. /* Disable SPDIF clock gate. */
  322. CLOCK_DisableClock(kCLOCK_Spdif);
  323. /* Set SPDIF0_CLK_PRED. */
  324. CLOCK_SetDiv(kCLOCK_Spdif0PreDiv, 1);
  325. /* Set SPDIF0_CLK_PODF. */
  326. CLOCK_SetDiv(kCLOCK_Spdif0Div, 7);
  327. /* Set Spdif clock source. */
  328. CLOCK_SetMux(kCLOCK_SpdifMux, 3);
  329. /* Disable Flexio1 clock gate. */
  330. CLOCK_DisableClock(kCLOCK_Flexio1);
  331. /* Set FLEXIO1_CLK_PRED. */
  332. CLOCK_SetDiv(kCLOCK_Flexio1PreDiv, 1);
  333. /* Set FLEXIO1_CLK_PODF. */
  334. CLOCK_SetDiv(kCLOCK_Flexio1Div, 7);
  335. /* Set Flexio1 clock source. */
  336. CLOCK_SetMux(kCLOCK_Flexio1Mux, 3);
  337. /* Disable Flexio2 clock gate. */
  338. CLOCK_DisableClock(kCLOCK_Flexio2);
  339. /* Set FLEXIO2_CLK_PRED. */
  340. CLOCK_SetDiv(kCLOCK_Flexio2PreDiv, 1);
  341. /* Set FLEXIO2_CLK_PODF. */
  342. CLOCK_SetDiv(kCLOCK_Flexio2Div, 7);
  343. /* Set Flexio2 clock source. */
  344. CLOCK_SetMux(kCLOCK_Flexio2Mux, 3);
  345. /* Set Pll3 sw clock source. */
  346. CLOCK_SetMux(kCLOCK_Pll3SwMux, 0);
  347. /* Set lvds1 clock source. */
  348. CCM_ANALOG->MISC1 =
  349. (CCM_ANALOG->MISC1 & (~CCM_ANALOG_MISC1_LVDS1_CLK_SEL_MASK)) | CCM_ANALOG_MISC1_LVDS1_CLK_SEL(0);
  350. /* Set clock out1 divider. */
  351. CCM->CCOSR = (CCM->CCOSR & (~CCM_CCOSR_CLKO1_DIV_MASK)) | CCM_CCOSR_CLKO1_DIV(0);
  352. /* Set clock out1 source. */
  353. CCM->CCOSR = (CCM->CCOSR & (~CCM_CCOSR_CLKO1_SEL_MASK)) | CCM_CCOSR_CLKO1_SEL(1);
  354. /* Set clock out2 divider. */
  355. CCM->CCOSR = (CCM->CCOSR & (~CCM_CCOSR_CLKO2_DIV_MASK)) | CCM_CCOSR_CLKO2_DIV(0);
  356. /* Set clock out2 source. */
  357. CCM->CCOSR = (CCM->CCOSR & (~CCM_CCOSR_CLKO2_SEL_MASK)) | CCM_CCOSR_CLKO2_SEL(18);
  358. /* Set clock out1 drives clock out1. */
  359. CCM->CCOSR &= ~CCM_CCOSR_CLK_OUT_SEL_MASK;
  360. /* Disable clock out1. */
  361. CCM->CCOSR &= ~CCM_CCOSR_CLKO1_EN_MASK;
  362. /* Disable clock out2. */
  363. CCM->CCOSR &= ~CCM_CCOSR_CLKO2_EN_MASK;
  364. /* Set SAI1 MCLK1 clock source. */
  365. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI1MClk1Sel, 0);
  366. /* Set SAI1 MCLK2 clock source. */
  367. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI1MClk2Sel, 0);
  368. /* Set SAI1 MCLK3 clock source. */
  369. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI1MClk3Sel, 0);
  370. /* Set SAI2 MCLK3 clock source. */
  371. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI2MClk3Sel, 0);
  372. /* Set SAI3 MCLK3 clock source. */
  373. IOMUXC_SetSaiMClkClockSource(IOMUXC_GPR, kIOMUXC_GPR_SAI3MClk3Sel, 0);
  374. /* Set MQS configuration. */
  375. IOMUXC_MQSConfig(IOMUXC_GPR, kIOMUXC_MqsPwmOverSampleRate32, 0);
  376. /* Set ENET Tx clock source. */
  377. IOMUXC_EnableMode(IOMUXC_GPR, kIOMUXC_GPR_ENET1RefClkMode, false);
  378. /* Set GPT1 High frequency reference clock source. */
  379. IOMUXC_GPR->GPR5 &= ~IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_MASK;
  380. /* Set GPT2 High frequency reference clock source. */
  381. IOMUXC_GPR->GPR5 &= ~IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_MASK;
  382. /* Init ARM PLL. */
  383. CLOCK_InitArmPll(&armPllConfig_BOARD_BootClockRUN);
  384. /* In SDK projects, SDRAM (configured by SEMC) will be initialized in either debug script or dcd.
  385. * With this macro SKIP_SYSCLK_INIT, system pll (selected to be SEMC source clock in SDK projects) will be left
  386. * unchanged.
  387. * Note: If another clock source is selected for SEMC, user may want to avoid changing that clock as well.*/
  388. #ifndef SKIP_SYSCLK_INIT
  389. /* Init System PLL. */
  390. CLOCK_InitSysPll(&sysPllConfig_BOARD_BootClockRUN);
  391. /* Init System pfd0. */
  392. CLOCK_InitSysPfd(kCLOCK_Pfd0, 27);
  393. /* Init System pfd1. */
  394. CLOCK_InitSysPfd(kCLOCK_Pfd1, 16);
  395. /* Init System pfd2. */
  396. CLOCK_InitSysPfd(kCLOCK_Pfd2, 24);
  397. /* Init System pfd3. */
  398. CLOCK_InitSysPfd(kCLOCK_Pfd3, 16);
  399. /* Disable pfd offset. */
  400. CCM_ANALOG->PLL_SYS &= ~CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_MASK;
  401. #endif
  402. /* In SDK projects, external flash (configured by FLEXSPI) will be initialized by dcd.
  403. * With this macro XIP_EXTERNAL_FLASH, usb1 pll (selected to be FLEXSPI clock source in SDK projects) will be left
  404. * unchanged.
  405. * Note: If another clock source is selected for FLEXSPI, user may want to avoid changing that clock as well.*/
  406. #if !(defined(XIP_EXTERNAL_FLASH) && (XIP_EXTERNAL_FLASH == 1))
  407. /* Init Usb1 PLL. */
  408. CLOCK_InitUsb1Pll(&usb1PllConfig_BOARD_BootClockRUN);
  409. /* Init Usb1 pfd0. */
  410. CLOCK_InitUsb1Pfd(kCLOCK_Pfd0, 33);
  411. /* Init Usb1 pfd1. */
  412. CLOCK_InitUsb1Pfd(kCLOCK_Pfd1, 16);
  413. /* Init Usb1 pfd2. */
  414. CLOCK_InitUsb1Pfd(kCLOCK_Pfd2, 17);
  415. /* Init Usb1 pfd3. */
  416. CLOCK_InitUsb1Pfd(kCLOCK_Pfd3, 19);
  417. /* Disable Usb1 PLL output for USBPHY1. */
  418. CCM_ANALOG->PLL_USB1 &= ~CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK;
  419. #endif
  420. /* DeInit Audio PLL. */
  421. CLOCK_DeinitAudioPll();
  422. /* Bypass Audio PLL. */
  423. CLOCK_SetPllBypass(CCM_ANALOG, kCLOCK_PllAudio, 1);
  424. /* Set divider for Audio PLL. */
  425. CCM_ANALOG->MISC2 &= ~CCM_ANALOG_MISC2_AUDIO_DIV_LSB_MASK;
  426. CCM_ANALOG->MISC2 &= ~CCM_ANALOG_MISC2_AUDIO_DIV_MSB_MASK;
  427. /* Enable Audio PLL output. */
  428. CCM_ANALOG->PLL_AUDIO |= CCM_ANALOG_PLL_AUDIO_ENABLE_MASK;
  429. /* DeInit Video PLL. */
  430. CLOCK_DeinitVideoPll();
  431. /* Bypass Video PLL. */
  432. CCM_ANALOG->PLL_VIDEO |= CCM_ANALOG_PLL_VIDEO_BYPASS_MASK;
  433. /* Set divider for Video PLL. */
  434. CCM_ANALOG->MISC2 = (CCM_ANALOG->MISC2 & (~CCM_ANALOG_MISC2_VIDEO_DIV_MASK)) | CCM_ANALOG_MISC2_VIDEO_DIV(0);
  435. /* Enable Video PLL output. */
  436. CCM_ANALOG->PLL_VIDEO |= CCM_ANALOG_PLL_VIDEO_ENABLE_MASK;
  437. /* DeInit Enet PLL. */
  438. CLOCK_DeinitEnetPll();
  439. /* Bypass Enet PLL. */
  440. CLOCK_SetPllBypass(CCM_ANALOG, kCLOCK_PllEnet, 1);
  441. /* Set Enet output divider. */
  442. CCM_ANALOG->PLL_ENET =
  443. (CCM_ANALOG->PLL_ENET & (~CCM_ANALOG_PLL_ENET_DIV_SELECT_MASK)) | CCM_ANALOG_PLL_ENET_DIV_SELECT(1);
  444. /* Enable Enet output. */
  445. CCM_ANALOG->PLL_ENET |= CCM_ANALOG_PLL_ENET_ENABLE_MASK;
  446. /* Enable Enet25M output. */
  447. CCM_ANALOG->PLL_ENET |= CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_MASK;
  448. /* DeInit Usb2 PLL. */
  449. CLOCK_DeinitUsb2Pll();
  450. /* Bypass Usb2 PLL. */
  451. CLOCK_SetPllBypass(CCM_ANALOG, kCLOCK_PllUsb2, 1);
  452. /* Enable Usb2 PLL output. */
  453. CCM_ANALOG->PLL_USB2 |= CCM_ANALOG_PLL_USB2_ENABLE_MASK;
  454. /* Set preperiph clock source. */
  455. CLOCK_SetMux(kCLOCK_PrePeriphMux, 3);
  456. /* Set periph clock source. */
  457. CLOCK_SetMux(kCLOCK_PeriphMux, 0);
  458. /* Set PERIPH_CLK2_PODF. */
  459. CLOCK_SetDiv(kCLOCK_PeriphClk2Div, 0);
  460. /* Set periph clock2 clock source. */
  461. CLOCK_SetMux(kCLOCK_PeriphClk2Mux, 0);
  462. /* Set SystemCoreClock variable. */
  463. SystemCoreClock = BOARD_BOOTCLOCKRUN_CORE_CLOCK;
  464. }