system_MIMXRT1052.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. ** ###################################################################
  3. ** Processors: MIMXRT1052CVJ5B
  4. ** MIMXRT1052CVL5B
  5. ** MIMXRT1052DVJ6B
  6. ** MIMXRT1052DVL6B
  7. **
  8. ** Compilers: Freescale C/C++ for Embedded ARM
  9. ** GNU C Compiler
  10. ** IAR ANSI C/C++ Compiler for ARM
  11. ** Keil ARM C/C++ Compiler
  12. ** MCUXpresso Compiler
  13. **
  14. ** Reference manual: IMXRT1050RM Rev.2.1, 12/2018
  15. ** Version: rev. 1.2, 2018-11-27
  16. ** Build: b181205
  17. **
  18. ** Abstract:
  19. ** Provides a system configuration function and a global variable that
  20. ** contains the system frequency. It configures the device and initializes
  21. ** the oscillator (PLL) that is part of the microcontroller device.
  22. **
  23. ** Copyright 2016 Freescale Semiconductor, Inc.
  24. ** Copyright 2016-2018 NXP
  25. ** All rights reserved.
  26. **
  27. ** SPDX-License-Identifier: BSD-3-Clause
  28. **
  29. ** http: www.nxp.com
  30. ** mail: support@nxp.com
  31. **
  32. ** Revisions:
  33. ** - rev. 0.1 (2017-01-10)
  34. ** Initial version.
  35. ** - rev. 1.0 (2018-09-21)
  36. ** Update interrupt vector table and dma request source.
  37. ** Update register BEE_ADDR_OFFSET1's bitfield name to ADDR_OFFSET1.
  38. ** Split GPIO_COMBINED_IRQS to GPIO_COMBINED_LOW_IRQS and GPIO_COMBINED_HIGH_IRQS.
  39. ** - rev. 1.1 (2018-11-16)
  40. ** Update header files to align with IMXRT1050RM Rev.1.
  41. ** - rev. 1.2 (2018-11-27)
  42. ** Update header files to align with IMXRT1050RM Rev.2.1.
  43. **
  44. ** ###################################################################
  45. */
  46. /*!
  47. * @file MIMXRT1052
  48. * @version 1.2
  49. * @date 2018-11-27
  50. * @brief Device specific configuration file for MIMXRT1052 (implementation file)
  51. *
  52. * Provides a system configuration function and a global variable that contains
  53. * the system frequency. It configures the device and initializes the oscillator
  54. * (PLL) that is part of the microcontroller device.
  55. */
  56. #include <stdint.h>
  57. #include "fsl_device_registers.h"
  58. /* ----------------------------------------------------------------------------
  59. -- Core clock
  60. ---------------------------------------------------------------------------- */
  61. uint32_t SystemCoreClock = DEFAULT_SYSTEM_CLOCK;
  62. /* ----------------------------------------------------------------------------
  63. -- SystemInit()
  64. ---------------------------------------------------------------------------- */
  65. void SystemInit (void) {
  66. #if ((__FPU_PRESENT == 1) && (__FPU_USED == 1))
  67. SCB->CPACR |= ((3UL << 10*2) | (3UL << 11*2)); /* set CP10, CP11 Full Access */
  68. #endif /* ((__FPU_PRESENT == 1) && (__FPU_USED == 1)) */
  69. #if defined(__MCUXPRESSO)
  70. extern uint32_t g_pfnVectors[]; // Vector table defined in startup code
  71. SCB->VTOR = (uint32_t)g_pfnVectors;
  72. #endif
  73. /* Disable Watchdog Power Down Counter */
  74. WDOG1->WMCR &= ~WDOG_WMCR_PDE_MASK;
  75. WDOG2->WMCR &= ~WDOG_WMCR_PDE_MASK;
  76. /* Watchdog disable */
  77. #if (DISABLE_WDOG)
  78. if (WDOG1->WCR & WDOG_WCR_WDE_MASK)
  79. {
  80. WDOG1->WCR &= ~WDOG_WCR_WDE_MASK;
  81. }
  82. if (WDOG2->WCR & WDOG_WCR_WDE_MASK)
  83. {
  84. WDOG2->WCR &= ~WDOG_WCR_WDE_MASK;
  85. }
  86. RTWDOG->CNT = 0xD928C520U; /* 0xD928C520U is the update key */
  87. RTWDOG->TOVAL = 0xFFFF;
  88. RTWDOG->CS = (uint32_t) ((RTWDOG->CS) & ~RTWDOG_CS_EN_MASK) | RTWDOG_CS_UPDATE_MASK;
  89. #endif /* (DISABLE_WDOG) */
  90. /* Disable Systick which might be enabled by bootrom */
  91. if (SysTick->CTRL & SysTick_CTRL_ENABLE_Msk)
  92. {
  93. SysTick->CTRL &= ~SysTick_CTRL_ENABLE_Msk;
  94. }
  95. /* Enable instruction and data caches */
  96. #if defined(__ICACHE_PRESENT) && __ICACHE_PRESENT
  97. if (SCB_CCR_IC_Msk != (SCB_CCR_IC_Msk & SCB->CCR)) {
  98. SCB_EnableICache();
  99. }
  100. #endif
  101. #if defined(__DCACHE_PRESENT) && __DCACHE_PRESENT
  102. if (SCB_CCR_DC_Msk != (SCB_CCR_DC_Msk & SCB->CCR)) {
  103. SCB_EnableDCache();
  104. }
  105. #endif
  106. SystemInitHook();
  107. }
  108. /* ----------------------------------------------------------------------------
  109. -- SystemCoreClockUpdate()
  110. ---------------------------------------------------------------------------- */
  111. void SystemCoreClockUpdate (void) {
  112. uint32_t freq;
  113. uint32_t PLL1MainClock;
  114. uint32_t PLL2MainClock;
  115. /* Periph_clk2_clk ---> Periph_clk */
  116. if (CCM->CBCDR & CCM_CBCDR_PERIPH_CLK_SEL_MASK)
  117. {
  118. switch (CCM->CBCMR & CCM_CBCMR_PERIPH_CLK2_SEL_MASK)
  119. {
  120. /* Pll3_sw_clk ---> Periph_clk2_clk ---> Periph_clk */
  121. case CCM_CBCMR_PERIPH_CLK2_SEL(0U):
  122. if(CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_BYPASS_MASK)
  123. {
  124. freq = (((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  125. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  126. }
  127. else
  128. {
  129. freq = (CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK) ? 22U : 20U));
  130. }
  131. break;
  132. /* Osc_clk ---> Periph_clk2_clk ---> Periph_clk */
  133. case CCM_CBCMR_PERIPH_CLK2_SEL(1U):
  134. freq = CPU_XTAL_CLK_HZ;
  135. break;
  136. case CCM_CBCMR_PERIPH_CLK2_SEL(2U):
  137. freq = (((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  138. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  139. case CCM_CBCMR_PERIPH_CLK2_SEL(3U):
  140. default:
  141. freq = 0U;
  142. break;
  143. }
  144. freq /= (((CCM->CBCDR & CCM_CBCDR_PERIPH_CLK2_PODF_MASK) >> CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT) + 1U);
  145. }
  146. /* Pre_Periph_clk ---> Periph_clk */
  147. else
  148. {
  149. /* check if pll is bypassed */
  150. if(CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_BYPASS_MASK)
  151. {
  152. PLL1MainClock = (((CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  153. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  154. }
  155. else
  156. {
  157. PLL1MainClock = ((CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK) >>
  158. CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT)) >> 1U);
  159. }
  160. /* check if pll is bypassed */
  161. if(CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_MASK)
  162. {
  163. PLL2MainClock = (((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  164. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  165. }
  166. else
  167. {
  168. PLL2MainClock = (CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK) ? 22U : 20U));
  169. }
  170. PLL2MainClock += ((uint64_t)CPU_XTAL_CLK_HZ * ((uint64_t)(CCM_ANALOG->PLL_SYS_NUM))) / ((uint64_t)(CCM_ANALOG->PLL_SYS_DENOM));
  171. switch (CCM->CBCMR & CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
  172. {
  173. /* PLL2 ---> Pre_Periph_clk ---> Periph_clk */
  174. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(0U):
  175. freq = PLL2MainClock;
  176. break;
  177. /* PLL2 PFD2 ---> Pre_Periph_clk ---> Periph_clk */
  178. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(1U):
  179. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD2_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT) * 18U;
  180. break;
  181. /* PLL2 PFD0 ---> Pre_Periph_clk ---> Periph_clk */
  182. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(2U):
  183. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD0_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT) * 18U;
  184. break;
  185. /* PLL1 divided(/2) ---> Pre_Periph_clk ---> Periph_clk */
  186. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(3U):
  187. freq = PLL1MainClock / (((CCM->CACRR & CCM_CACRR_ARM_PODF_MASK) >> CCM_CACRR_ARM_PODF_SHIFT) + 1U);
  188. break;
  189. default:
  190. freq = 0U;
  191. break;
  192. }
  193. }
  194. SystemCoreClock = (freq / (((CCM->CBCDR & CCM_CBCDR_AHB_PODF_MASK) >> CCM_CBCDR_AHB_PODF_SHIFT) + 1U));
  195. }
  196. /* ----------------------------------------------------------------------------
  197. -- SystemInitHook()
  198. ---------------------------------------------------------------------------- */
  199. __attribute__ ((weak)) void SystemInitHook (void) {
  200. /* Void implementation of the weak function. */
  201. }