system_MIMXRT1064.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. ** ###################################################################
  3. ** Processors: MIMXRT1064CVL5A
  4. ** MIMXRT1064DVL6A
  5. **
  6. ** Compilers: Keil ARM C/C++ Compiler
  7. ** Freescale C/C++ for Embedded ARM
  8. ** GNU C Compiler
  9. ** IAR ANSI C/C++ Compiler for ARM
  10. ** MCUXpresso Compiler
  11. **
  12. ** Reference manual: IMXRT1064RM Rev.B, 08/2018
  13. ** Version: rev. 0.1, 2018-06-22
  14. ** Build: b180820
  15. **
  16. ** Abstract:
  17. ** Provides a system configuration function and a global variable that
  18. ** contains the system frequency. It configures the device and initializes
  19. ** the oscillator (PLL) that is part of the microcontroller device.
  20. **
  21. ** Copyright 2016 Freescale Semiconductor, Inc.
  22. ** Copyright 2016-2018 NXP
  23. **
  24. ** SPDX-License-Identifier: BSD-3-Clause
  25. **
  26. ** http: www.nxp.com
  27. ** mail: support@nxp.com
  28. **
  29. ** Revisions:
  30. ** - rev. 0.1 (2018-06-22)
  31. ** Initial version.
  32. **
  33. ** ###################################################################
  34. */
  35. /*!
  36. * @file MIMXRT1064
  37. * @version 0.1
  38. * @date 2018-06-22
  39. * @brief Device specific configuration file for MIMXRT1064 (implementation file)
  40. *
  41. * Provides a system configuration function and a global variable that contains
  42. * the system frequency. It configures the device and initializes the oscillator
  43. * (PLL) that is part of the microcontroller device.
  44. */
  45. #include <stdint.h>
  46. #include "fsl_device_registers.h"
  47. /* ----------------------------------------------------------------------------
  48. -- Core clock
  49. ---------------------------------------------------------------------------- */
  50. uint32_t SystemCoreClock = DEFAULT_SYSTEM_CLOCK;
  51. /* ----------------------------------------------------------------------------
  52. -- SystemInit()
  53. ---------------------------------------------------------------------------- */
  54. void SystemInit (void) {
  55. #if ((__FPU_PRESENT == 1) && (__FPU_USED == 1))
  56. SCB->CPACR |= ((3UL << 10*2) | (3UL << 11*2)); /* set CP10, CP11 Full Access */
  57. #endif /* ((__FPU_PRESENT == 1) && (__FPU_USED == 1)) */
  58. #if defined(__MCUXPRESSO)
  59. extern uint32_t g_pfnVectors[]; // Vector table defined in startup code
  60. SCB->VTOR = (uint32_t)g_pfnVectors;
  61. #endif
  62. /* Disable Watchdog Power Down Counter */
  63. WDOG1->WMCR &= ~WDOG_WMCR_PDE_MASK;
  64. WDOG2->WMCR &= ~WDOG_WMCR_PDE_MASK;
  65. /* Watchdog disable */
  66. #if (DISABLE_WDOG)
  67. if (WDOG1->WCR & WDOG_WCR_WDE_MASK)
  68. {
  69. WDOG1->WCR &= ~WDOG_WCR_WDE_MASK;
  70. }
  71. if (WDOG2->WCR & WDOG_WCR_WDE_MASK)
  72. {
  73. WDOG2->WCR &= ~WDOG_WCR_WDE_MASK;
  74. }
  75. RTWDOG->CNT = 0xD928C520U; /* 0xD928C520U is the update key */
  76. RTWDOG->TOVAL = 0xFFFF;
  77. RTWDOG->CS = (uint32_t) ((RTWDOG->CS) & ~RTWDOG_CS_EN_MASK) | RTWDOG_CS_UPDATE_MASK;
  78. #endif /* (DISABLE_WDOG) */
  79. /* Disable Systick which might be enabled by bootrom */
  80. if (SysTick->CTRL & SysTick_CTRL_ENABLE_Msk)
  81. {
  82. SysTick->CTRL &= ~SysTick_CTRL_ENABLE_Msk;
  83. }
  84. /* Enable instruction and data caches */
  85. #if defined(__ICACHE_PRESENT) && __ICACHE_PRESENT
  86. if (SCB_CCR_IC_Msk != (SCB_CCR_IC_Msk & SCB->CCR)) {
  87. SCB_EnableICache();
  88. }
  89. #endif
  90. #if defined(__DCACHE_PRESENT) && __DCACHE_PRESENT
  91. if (SCB_CCR_DC_Msk != (SCB_CCR_DC_Msk & SCB->CCR)) {
  92. SCB_EnableDCache();
  93. }
  94. #endif
  95. SystemInitHook();
  96. }
  97. /* ----------------------------------------------------------------------------
  98. -- SystemCoreClockUpdate()
  99. ---------------------------------------------------------------------------- */
  100. void SystemCoreClockUpdate (void) {
  101. uint32_t freq;
  102. uint32_t PLL1MainClock;
  103. uint32_t PLL2MainClock;
  104. /* Periph_clk2_clk ---> Periph_clk */
  105. if (CCM->CBCDR & CCM_CBCDR_PERIPH_CLK_SEL_MASK)
  106. {
  107. switch (CCM->CBCMR & CCM_CBCMR_PERIPH_CLK2_SEL_MASK)
  108. {
  109. /* Pll3_sw_clk ---> Periph_clk2_clk ---> Periph_clk */
  110. case CCM_CBCMR_PERIPH_CLK2_SEL(0U):
  111. if(CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_BYPASS_MASK)
  112. {
  113. freq = (((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  114. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  115. }
  116. else
  117. {
  118. freq = (CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK) ? 22U : 20U));
  119. }
  120. break;
  121. /* Osc_clk ---> Periph_clk2_clk ---> Periph_clk */
  122. case CCM_CBCMR_PERIPH_CLK2_SEL(1U):
  123. freq = CPU_XTAL_CLK_HZ;
  124. break;
  125. case CCM_CBCMR_PERIPH_CLK2_SEL(2U):
  126. freq = (((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  127. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  128. case CCM_CBCMR_PERIPH_CLK2_SEL(3U):
  129. default:
  130. freq = 0U;
  131. break;
  132. }
  133. freq /= (((CCM->CBCDR & CCM_CBCDR_PERIPH_CLK2_PODF_MASK) >> CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT) + 1U);
  134. }
  135. /* Pre_Periph_clk ---> Periph_clk */
  136. else
  137. {
  138. /* check if pll is bypassed */
  139. if(CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_BYPASS_MASK)
  140. {
  141. PLL1MainClock = (((CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  142. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  143. }
  144. else
  145. {
  146. PLL1MainClock = ((CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK) >>
  147. CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT)) >> 1U);
  148. }
  149. /* check if pll is bypassed */
  150. if(CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_MASK)
  151. {
  152. PLL2MainClock = (((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  153. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  154. }
  155. else
  156. {
  157. PLL2MainClock = (CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK) ? 22U : 20U));
  158. }
  159. PLL2MainClock += ((uint64_t)CPU_XTAL_CLK_HZ * ((uint64_t)(CCM_ANALOG->PLL_SYS_NUM))) / ((uint64_t)(CCM_ANALOG->PLL_SYS_DENOM));
  160. switch (CCM->CBCMR & CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
  161. {
  162. /* PLL2 ---> Pre_Periph_clk ---> Periph_clk */
  163. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(0U):
  164. freq = PLL2MainClock;
  165. break;
  166. /* PLL2 PFD2 ---> Pre_Periph_clk ---> Periph_clk */
  167. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(1U):
  168. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD2_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT) * 18U;
  169. break;
  170. /* PLL2 PFD0 ---> Pre_Periph_clk ---> Periph_clk */
  171. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(2U):
  172. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD0_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT) * 18U;
  173. break;
  174. /* PLL1 divided(/2) ---> Pre_Periph_clk ---> Periph_clk */
  175. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(3U):
  176. freq = PLL1MainClock / (((CCM->CACRR & CCM_CACRR_ARM_PODF_MASK) >> CCM_CACRR_ARM_PODF_SHIFT) + 1U);
  177. break;
  178. default:
  179. freq = 0U;
  180. break;
  181. }
  182. }
  183. SystemCoreClock = (freq / (((CCM->CBCDR & CCM_CBCDR_AHB_PODF_MASK) >> CCM_CBCDR_AHB_PODF_SHIFT) + 1U));
  184. }
  185. /* ----------------------------------------------------------------------------
  186. -- SystemInitHook()
  187. ---------------------------------------------------------------------------- */
  188. __attribute__ ((weak)) void SystemInitHook (void) {
  189. /* Void implementation of the weak function. */
  190. }