MIMXRT1176xxxxx_cm7_ram.scf 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. #!armclang --target=arm-arm-none-eabi -mcpu=cortex-m7 -E -x c
  2. /*
  3. ** ###################################################################
  4. ** Processors: MIMXRT1176AVM8A_cm7
  5. ** MIMXRT1176CVM8A_cm7
  6. ** MIMXRT1176DVMAA_cm7
  7. **
  8. ** Compiler: Keil ARM C/C++ Compiler
  9. ** Reference manual: IMXRT1170RM, Rev 1, 02/2021
  10. ** Version: rev. 1.0, 2020-12-29
  11. ** Build: b210709
  12. **
  13. ** Abstract:
  14. ** Linker file for the Keil ARM C/C++ Compiler
  15. **
  16. ** Copyright 2016 Freescale Semiconductor, Inc.
  17. ** Copyright 2016-2021 NXP
  18. ** All rights reserved.
  19. **
  20. ** SPDX-License-Identifier: BSD-3-Clause
  21. **
  22. ** http: www.nxp.com
  23. ** mail: support@nxp.com
  24. **
  25. ** ###################################################################
  26. */
  27. #define m_interrupts_start 0x00000000
  28. #define m_interrupts_size 0x00000400
  29. #define m_text_start 0x00000400
  30. #define m_text_size 0x0003FC00
  31. #define m_data_start 0x20000000
  32. #define m_data_size 0x00040000
  33. #define m_data2_start 0x202C0000
  34. #define m_data2_size 0x00080000
  35. /* Sizes */
  36. #if (defined(__stack_size__))
  37. #define Stack_Size __stack_size__
  38. #else
  39. #define Stack_Size 0x0400
  40. #endif
  41. #if (defined(__heap_size__))
  42. #define Heap_Size __heap_size__
  43. #else
  44. #define Heap_Size 0x0400
  45. #endif
  46. LR_m_text m_interrupts_start m_text_start+m_text_size-m_interrupts_start { ; load region size_region
  47. VECTOR_ROM m_interrupts_start FIXED m_interrupts_size { ; load address = execution address
  48. * (.isr_vector,+FIRST)
  49. }
  50. ER_m_text m_text_start FIXED m_text_size { ; load address = execution address
  51. * (InRoot$$Sections)
  52. * (CodeQuickAccess)
  53. .ANY (+RO)
  54. }
  55. VECTOR_RAM m_interrupts_start EMPTY 0 {
  56. }
  57. RW_m_data m_data_start m_data_size-Stack_Size-Heap_Size { ; RW data
  58. .ANY (+RW +ZI)
  59. * (NonCacheable.init)
  60. * (*NonCacheable)
  61. * (DataQuickAccess)
  62. }
  63. ARM_LIB_HEAP +0 EMPTY Heap_Size { ; Heap region growing up
  64. }
  65. ARM_LIB_STACK m_data_start+m_data_size EMPTY -Stack_Size { ; Stack region growing down
  66. }
  67. RW_m_ncache m_data2_start EMPTY 0 {
  68. }
  69. RW_m_ncache_unused +0 EMPTY m_data2_size-ImageLength(RW_m_ncache) { ; Empty region added for MPU configuration
  70. }
  71. }