drv_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-4-30 misonyo the first version.
  9. * 2022-6-22 solar Implement api docking of rt_pin_get.
  10. */
  11. #include <rtthread.h>
  12. #ifdef BSP_USING_GPIO
  13. #include <rthw.h>
  14. #include "drv_gpio.h"
  15. #include "board.h"
  16. #include "fsl_gpio.h"
  17. #include "fsl_iomuxc.h"
  18. #define LOG_TAG "drv.gpio"
  19. #include <drv_log.h>
  20. #define IMX_PIN_NUM(port, no) (((((port) & 0x5u) << 5) | ((no) & 0x1Fu)))
  21. #if defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL
  22. #error "Please don't define 'FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL'!"
  23. #endif
  24. #define __IMXRT_HDR_DEFAULT {-1, 0, RT_NULL, RT_NULL}
  25. #define PIN_INVALID_CHECK(PORT_INDEX,PIN_NUM) (PORT_INDEX > 4) || ((mask_tab[PORT_INDEX].valid_mask & (1 << PIN_NUM)) == 0)
  26. #if defined(SOC_IMXRT1015_SERIES)
  27. #define MUX_BASE 0x401f8024
  28. #define CONFIG_BASE 0x401f8198
  29. #elif defined(SOC_IMXRT1020_SERIES)
  30. #define MUX_BASE 0x401f8014
  31. #define CONFIG_BASE 0x401f8188
  32. #elif defined(SOC_IMXRT1170_SERIES)
  33. #define MUX_BASE 0x400E8010
  34. #define CONFIG_BASE 0x400E8254
  35. #else /* 1050 & 1060 & 1064 series*/
  36. #define MUX_BASE 0x401f8014
  37. #define CONFIG_BASE 0x401f8204
  38. #endif
  39. #define GPIO5_MUX_BASE 0x400A8000
  40. #define GPIO5_CONFIG_BASE 0x400A8018
  41. #define GPIO6_MUX_BASE 0x40C08000
  42. #define GPIO6_CONFIG_BASE 0x40C08040
  43. #define GPIO13_MUX_BASE 0x40C94000
  44. #define GPIO13_CONFIG_BASE 0x40C94040
  45. struct pin_mask
  46. {
  47. GPIO_Type *gpio;
  48. rt_int32_t valid_mask;
  49. };
  50. const struct pin_mask mask_tab[7] =
  51. {
  52. #if defined(SOC_IMXRT1015_SERIES)
  53. {GPIO1, 0xfc00ffff}, /* GPIO1,16~25 not supported */
  54. {GPIO2, 0xffff03f8}, /* GPIO2,0~2,10~15 not supported */
  55. {GPIO3, 0x7ff0000f}, /* GPIO3,4~19 not supported */
  56. {GPIO4, 0x00000000}, /* GPIO4 not supported */
  57. {GPIO5, 0x00000001} /* GPIO5,0,2,3~31 not supported */
  58. #elif defined(SOC_IMXRT1020_SERIES)
  59. {GPIO1, 0xffffffff}, /* GPIO1 */
  60. {GPIO2, 0xffffffff}, /* GPIO2 */
  61. {GPIO3, 0xffffe3ff}, /* GPIO3,10~12 not supported */
  62. {GPIO5, 0x00000000}, /* GPIO4 not supported */
  63. {GPIO5, 0x00000007} /* GPIO5,3~31 not supported */
  64. #elif defined(SOC_IMXRT1170_SERIES)
  65. {GPIO1, 0xffffffff},
  66. {GPIO2, 0xffffffff},
  67. {GPIO3, 0xffffffff},
  68. {GPIO4, 0xffffffff},
  69. {GPIO5, 0x0001ffff},
  70. {GPIO6, 0x0000ffff},
  71. {GPIO13, 0x00001fff},
  72. #else /* 1050 & 1060 & 1064 series*/
  73. {GPIO1, 0xffffffff}, /* GPIO1 */
  74. {GPIO2, 0xffffffff}, /* GPIO2 */
  75. {GPIO3, 0x0fffffff}, /* GPIO3,28~31 not supported */
  76. {GPIO4, 0xffffffff}, /* GPIO4 */
  77. {GPIO5, 0x00000007} /* GPIO5,3~31 not supported */
  78. #endif
  79. };
  80. const rt_int32_t reg_offset[] =
  81. {
  82. #if defined(SOC_IMXRT1015_SERIES)
  83. 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 51, 52, 53, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, 64, 65, 66, 67, 68, 69,
  84. -1, -1, -1, -1, 0, 1, 2, 3, 4, 5, -1, -1, -1, -1, -1, -1, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, -1, -1, -1, -1,
  85. 28, 29, 30, 31, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, 77, 78, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88,
  86. #elif defined(SOC_IMXRT1020_SERIES)
  87. 42, 43, 44, 45, 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, 64, 65, 66, 67, 68, 69, 70, 71, 72, 73,
  88. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31,
  89. 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, -1, -1, -1, 74, 75, 76, 77, 78, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92,
  90. #elif defined(SOC_IMXRT1170_SERIES)
  91. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31,
  92. 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61, 62, 63,
  93. 64, 65, 66, 67, 68, 69, 70, 71, 72, 73, 74, 75, 76, 77, 78, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95,
  94. 96, 97, 98, 99,100,101,102,103,104,105,106,107,108,109,110,111,112,113,114,115,116,117,118,119,120,121,122,123,124,125,126,127,
  95. 128,129, 130,131,132,133,134,135,136,137,138,139,140,141,142,143,144, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  96. #else /* 1050 & 1060 & 1064 series*/
  97. 42, 43, 44, 45, 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, 64, 65, 66, 67, 68, 69, 70, 71, 72, 73,
  98. 74, 75, 76, 77, 78, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, 96, 97, 98, 99,100,101,102,103,104,105,
  99. 112,113,114,115,116,117,118,119,120,121,122,123,106,107,108,109,110,111, 32, 33, 34, 35, 36, 37, 38, 39, 40, 41, -1, -1, -1, -1,
  100. 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31,
  101. #endif
  102. };
  103. static const IRQn_Type irq_tab[13] =
  104. {
  105. GPIO1_Combined_0_15_IRQn,
  106. GPIO1_Combined_16_31_IRQn,
  107. GPIO2_Combined_0_15_IRQn,
  108. GPIO2_Combined_16_31_IRQn,
  109. GPIO3_Combined_0_15_IRQn,
  110. GPIO3_Combined_16_31_IRQn,
  111. #if !defined(SOC_IMXRT1020_SERIES)
  112. GPIO4_Combined_0_15_IRQn,
  113. GPIO4_Combined_16_31_IRQn,
  114. #endif
  115. GPIO5_Combined_0_15_IRQn,
  116. GPIO5_Combined_16_31_IRQn,
  117. #if defined(SOC_IMXRT1170_SERIES)
  118. GPIO6_Combined_0_15_IRQn,
  119. GPIO6_Combined_16_31_IRQn,
  120. GPIO13_Combined_0_31_IRQn
  121. #endif
  122. };
  123. static struct rt_pin_irq_hdr hdr_tab[] =
  124. {
  125. /* GPIO1 */
  126. __IMXRT_HDR_DEFAULT,
  127. __IMXRT_HDR_DEFAULT,
  128. __IMXRT_HDR_DEFAULT,
  129. __IMXRT_HDR_DEFAULT,
  130. __IMXRT_HDR_DEFAULT,
  131. __IMXRT_HDR_DEFAULT,
  132. __IMXRT_HDR_DEFAULT,
  133. __IMXRT_HDR_DEFAULT,
  134. __IMXRT_HDR_DEFAULT,
  135. __IMXRT_HDR_DEFAULT,
  136. __IMXRT_HDR_DEFAULT,
  137. __IMXRT_HDR_DEFAULT,
  138. __IMXRT_HDR_DEFAULT,
  139. __IMXRT_HDR_DEFAULT,
  140. __IMXRT_HDR_DEFAULT,
  141. __IMXRT_HDR_DEFAULT,
  142. __IMXRT_HDR_DEFAULT,
  143. __IMXRT_HDR_DEFAULT,
  144. __IMXRT_HDR_DEFAULT,
  145. __IMXRT_HDR_DEFAULT,
  146. __IMXRT_HDR_DEFAULT,
  147. __IMXRT_HDR_DEFAULT,
  148. __IMXRT_HDR_DEFAULT,
  149. __IMXRT_HDR_DEFAULT,
  150. __IMXRT_HDR_DEFAULT,
  151. __IMXRT_HDR_DEFAULT,
  152. __IMXRT_HDR_DEFAULT,
  153. __IMXRT_HDR_DEFAULT,
  154. __IMXRT_HDR_DEFAULT,
  155. __IMXRT_HDR_DEFAULT,
  156. __IMXRT_HDR_DEFAULT,
  157. __IMXRT_HDR_DEFAULT,
  158. /* GPIO2 */
  159. __IMXRT_HDR_DEFAULT,
  160. __IMXRT_HDR_DEFAULT,
  161. __IMXRT_HDR_DEFAULT,
  162. __IMXRT_HDR_DEFAULT,
  163. __IMXRT_HDR_DEFAULT,
  164. __IMXRT_HDR_DEFAULT,
  165. __IMXRT_HDR_DEFAULT,
  166. __IMXRT_HDR_DEFAULT,
  167. __IMXRT_HDR_DEFAULT,
  168. __IMXRT_HDR_DEFAULT,
  169. __IMXRT_HDR_DEFAULT,
  170. __IMXRT_HDR_DEFAULT,
  171. __IMXRT_HDR_DEFAULT,
  172. __IMXRT_HDR_DEFAULT,
  173. __IMXRT_HDR_DEFAULT,
  174. __IMXRT_HDR_DEFAULT,
  175. __IMXRT_HDR_DEFAULT,
  176. __IMXRT_HDR_DEFAULT,
  177. __IMXRT_HDR_DEFAULT,
  178. __IMXRT_HDR_DEFAULT,
  179. __IMXRT_HDR_DEFAULT,
  180. __IMXRT_HDR_DEFAULT,
  181. __IMXRT_HDR_DEFAULT,
  182. __IMXRT_HDR_DEFAULT,
  183. __IMXRT_HDR_DEFAULT,
  184. __IMXRT_HDR_DEFAULT,
  185. __IMXRT_HDR_DEFAULT,
  186. __IMXRT_HDR_DEFAULT,
  187. __IMXRT_HDR_DEFAULT,
  188. __IMXRT_HDR_DEFAULT,
  189. __IMXRT_HDR_DEFAULT,
  190. __IMXRT_HDR_DEFAULT,
  191. /* GPIO3 */
  192. __IMXRT_HDR_DEFAULT,
  193. __IMXRT_HDR_DEFAULT,
  194. __IMXRT_HDR_DEFAULT,
  195. __IMXRT_HDR_DEFAULT,
  196. __IMXRT_HDR_DEFAULT,
  197. __IMXRT_HDR_DEFAULT,
  198. __IMXRT_HDR_DEFAULT,
  199. __IMXRT_HDR_DEFAULT,
  200. __IMXRT_HDR_DEFAULT,
  201. __IMXRT_HDR_DEFAULT,
  202. __IMXRT_HDR_DEFAULT,
  203. __IMXRT_HDR_DEFAULT,
  204. __IMXRT_HDR_DEFAULT,
  205. __IMXRT_HDR_DEFAULT,
  206. __IMXRT_HDR_DEFAULT,
  207. __IMXRT_HDR_DEFAULT,
  208. __IMXRT_HDR_DEFAULT,
  209. __IMXRT_HDR_DEFAULT,
  210. __IMXRT_HDR_DEFAULT,
  211. __IMXRT_HDR_DEFAULT,
  212. __IMXRT_HDR_DEFAULT,
  213. __IMXRT_HDR_DEFAULT,
  214. __IMXRT_HDR_DEFAULT,
  215. __IMXRT_HDR_DEFAULT,
  216. __IMXRT_HDR_DEFAULT,
  217. __IMXRT_HDR_DEFAULT,
  218. __IMXRT_HDR_DEFAULT,
  219. __IMXRT_HDR_DEFAULT,
  220. __IMXRT_HDR_DEFAULT,
  221. __IMXRT_HDR_DEFAULT,
  222. __IMXRT_HDR_DEFAULT,
  223. __IMXRT_HDR_DEFAULT,
  224. /* GPIO4 */
  225. __IMXRT_HDR_DEFAULT,
  226. __IMXRT_HDR_DEFAULT,
  227. __IMXRT_HDR_DEFAULT,
  228. __IMXRT_HDR_DEFAULT,
  229. __IMXRT_HDR_DEFAULT,
  230. __IMXRT_HDR_DEFAULT,
  231. __IMXRT_HDR_DEFAULT,
  232. __IMXRT_HDR_DEFAULT,
  233. __IMXRT_HDR_DEFAULT,
  234. __IMXRT_HDR_DEFAULT,
  235. __IMXRT_HDR_DEFAULT,
  236. __IMXRT_HDR_DEFAULT,
  237. __IMXRT_HDR_DEFAULT,
  238. __IMXRT_HDR_DEFAULT,
  239. __IMXRT_HDR_DEFAULT,
  240. __IMXRT_HDR_DEFAULT,
  241. __IMXRT_HDR_DEFAULT,
  242. __IMXRT_HDR_DEFAULT,
  243. __IMXRT_HDR_DEFAULT,
  244. __IMXRT_HDR_DEFAULT,
  245. __IMXRT_HDR_DEFAULT,
  246. __IMXRT_HDR_DEFAULT,
  247. __IMXRT_HDR_DEFAULT,
  248. __IMXRT_HDR_DEFAULT,
  249. __IMXRT_HDR_DEFAULT,
  250. __IMXRT_HDR_DEFAULT,
  251. __IMXRT_HDR_DEFAULT,
  252. __IMXRT_HDR_DEFAULT,
  253. __IMXRT_HDR_DEFAULT,
  254. __IMXRT_HDR_DEFAULT,
  255. __IMXRT_HDR_DEFAULT,
  256. __IMXRT_HDR_DEFAULT,
  257. /* GPIO5 */
  258. __IMXRT_HDR_DEFAULT,
  259. __IMXRT_HDR_DEFAULT,
  260. __IMXRT_HDR_DEFAULT,
  261. __IMXRT_HDR_DEFAULT,
  262. __IMXRT_HDR_DEFAULT,
  263. __IMXRT_HDR_DEFAULT,
  264. __IMXRT_HDR_DEFAULT,
  265. __IMXRT_HDR_DEFAULT,
  266. __IMXRT_HDR_DEFAULT,
  267. __IMXRT_HDR_DEFAULT,
  268. __IMXRT_HDR_DEFAULT,
  269. __IMXRT_HDR_DEFAULT,
  270. __IMXRT_HDR_DEFAULT,
  271. __IMXRT_HDR_DEFAULT,
  272. __IMXRT_HDR_DEFAULT,
  273. __IMXRT_HDR_DEFAULT,
  274. __IMXRT_HDR_DEFAULT,
  275. __IMXRT_HDR_DEFAULT,
  276. __IMXRT_HDR_DEFAULT,
  277. __IMXRT_HDR_DEFAULT,
  278. __IMXRT_HDR_DEFAULT,
  279. __IMXRT_HDR_DEFAULT,
  280. __IMXRT_HDR_DEFAULT,
  281. __IMXRT_HDR_DEFAULT,
  282. __IMXRT_HDR_DEFAULT,
  283. __IMXRT_HDR_DEFAULT,
  284. __IMXRT_HDR_DEFAULT,
  285. __IMXRT_HDR_DEFAULT,
  286. __IMXRT_HDR_DEFAULT,
  287. __IMXRT_HDR_DEFAULT,
  288. __IMXRT_HDR_DEFAULT,
  289. __IMXRT_HDR_DEFAULT,
  290. /* GPIO6 */
  291. #if defined(SOC_IMXRT1170_SERIES)
  292. __IMXRT_HDR_DEFAULT,
  293. __IMXRT_HDR_DEFAULT,
  294. __IMXRT_HDR_DEFAULT,
  295. __IMXRT_HDR_DEFAULT,
  296. __IMXRT_HDR_DEFAULT,
  297. __IMXRT_HDR_DEFAULT,
  298. __IMXRT_HDR_DEFAULT,
  299. __IMXRT_HDR_DEFAULT,
  300. __IMXRT_HDR_DEFAULT,
  301. __IMXRT_HDR_DEFAULT,
  302. __IMXRT_HDR_DEFAULT,
  303. __IMXRT_HDR_DEFAULT,
  304. __IMXRT_HDR_DEFAULT,
  305. __IMXRT_HDR_DEFAULT,
  306. __IMXRT_HDR_DEFAULT,
  307. __IMXRT_HDR_DEFAULT,
  308. __IMXRT_HDR_DEFAULT,
  309. __IMXRT_HDR_DEFAULT,
  310. __IMXRT_HDR_DEFAULT,
  311. __IMXRT_HDR_DEFAULT,
  312. __IMXRT_HDR_DEFAULT,
  313. __IMXRT_HDR_DEFAULT,
  314. __IMXRT_HDR_DEFAULT,
  315. __IMXRT_HDR_DEFAULT,
  316. __IMXRT_HDR_DEFAULT,
  317. __IMXRT_HDR_DEFAULT,
  318. __IMXRT_HDR_DEFAULT,
  319. __IMXRT_HDR_DEFAULT,
  320. __IMXRT_HDR_DEFAULT,
  321. __IMXRT_HDR_DEFAULT,
  322. __IMXRT_HDR_DEFAULT,
  323. __IMXRT_HDR_DEFAULT,
  324. /* GPIO13 */
  325. __IMXRT_HDR_DEFAULT,
  326. __IMXRT_HDR_DEFAULT,
  327. __IMXRT_HDR_DEFAULT,
  328. __IMXRT_HDR_DEFAULT,
  329. __IMXRT_HDR_DEFAULT,
  330. __IMXRT_HDR_DEFAULT,
  331. __IMXRT_HDR_DEFAULT,
  332. __IMXRT_HDR_DEFAULT,
  333. __IMXRT_HDR_DEFAULT,
  334. __IMXRT_HDR_DEFAULT,
  335. __IMXRT_HDR_DEFAULT,
  336. __IMXRT_HDR_DEFAULT,
  337. __IMXRT_HDR_DEFAULT,
  338. __IMXRT_HDR_DEFAULT,
  339. __IMXRT_HDR_DEFAULT,
  340. __IMXRT_HDR_DEFAULT,
  341. __IMXRT_HDR_DEFAULT,
  342. __IMXRT_HDR_DEFAULT,
  343. __IMXRT_HDR_DEFAULT,
  344. __IMXRT_HDR_DEFAULT,
  345. __IMXRT_HDR_DEFAULT,
  346. __IMXRT_HDR_DEFAULT,
  347. __IMXRT_HDR_DEFAULT,
  348. __IMXRT_HDR_DEFAULT,
  349. __IMXRT_HDR_DEFAULT,
  350. __IMXRT_HDR_DEFAULT,
  351. __IMXRT_HDR_DEFAULT,
  352. __IMXRT_HDR_DEFAULT,
  353. __IMXRT_HDR_DEFAULT,
  354. __IMXRT_HDR_DEFAULT,
  355. __IMXRT_HDR_DEFAULT,
  356. __IMXRT_HDR_DEFAULT,
  357. #endif
  358. };
  359. static void imxrt_isr(rt_int16_t index_offset, rt_int8_t pin_start, GPIO_Type *base)
  360. {
  361. rt_int32_t isr_status, index;
  362. rt_int8_t i, pin_end;
  363. pin_end = pin_start + 15;
  364. isr_status = GPIO_PortGetInterruptFlags(base) & base->IMR;
  365. for (i = pin_start; i <= pin_end ; i++)
  366. {
  367. if (isr_status & (1 << i))
  368. {
  369. GPIO_PortClearInterruptFlags(base, (1 << i));
  370. index = index_offset + i;
  371. if (hdr_tab[index].hdr != RT_NULL)
  372. {
  373. hdr_tab[index].hdr(hdr_tab[index].args);
  374. }
  375. }
  376. }
  377. }
  378. /* GPIO1 index offset is 0 */
  379. void GPIO1_Combined_0_15_IRQHandler(void)
  380. {
  381. rt_interrupt_enter();
  382. imxrt_isr(0, 0, GPIO1);
  383. rt_interrupt_leave();
  384. }
  385. void GPIO1_Combined_16_31_IRQHandler(void)
  386. {
  387. rt_interrupt_enter();
  388. imxrt_isr(0, 15, GPIO1);
  389. rt_interrupt_leave();
  390. }
  391. /* GPIO2 index offset is 32 */
  392. void GPIO2_Combined_0_15_IRQHandler(void)
  393. {
  394. rt_interrupt_enter();
  395. imxrt_isr(32, 0, GPIO2);
  396. rt_interrupt_leave();
  397. }
  398. void GPIO2_Combined_16_31_IRQHandler(void)
  399. {
  400. rt_interrupt_enter();
  401. imxrt_isr(32, 15, GPIO2);
  402. rt_interrupt_leave();
  403. }
  404. /* GPIO3 index offset is 64 */
  405. void GPIO3_Combined_0_15_IRQHandler(void)
  406. {
  407. rt_interrupt_enter();
  408. imxrt_isr(64, 0, GPIO3);
  409. rt_interrupt_leave();
  410. }
  411. void GPIO3_Combined_16_31_IRQHandler(void)
  412. {
  413. rt_interrupt_enter();
  414. imxrt_isr(64, 15, GPIO3);
  415. rt_interrupt_leave();
  416. }
  417. #ifdef GPIO4
  418. /* GPIO4 index offset is 96 */
  419. void GPIO4_Combined_0_15_IRQHandler(void)
  420. {
  421. rt_interrupt_enter();
  422. imxrt_isr(96, 0, GPIO4);
  423. rt_interrupt_leave();
  424. }
  425. void GPIO4_Combined_16_31_IRQHandler(void)
  426. {
  427. rt_interrupt_enter();
  428. imxrt_isr(96, 15, GPIO4);
  429. rt_interrupt_leave();
  430. }
  431. #endif
  432. /* GPIO5 index offset is 128 */
  433. void GPIO5_Combined_0_15_IRQHandler(void)
  434. {
  435. rt_interrupt_enter();
  436. imxrt_isr(128, 0, GPIO5);
  437. rt_interrupt_leave();
  438. }
  439. void GPIO5_Combined_16_31_IRQHandler(void)
  440. {
  441. rt_interrupt_enter();
  442. imxrt_isr(128, 15, GPIO5);
  443. rt_interrupt_leave();
  444. }
  445. #if defined(SOC_IMXRT1170_SERIES)
  446. void GPIO6_Combined_0_15_IRQHandler(void)
  447. {
  448. rt_interrupt_enter();
  449. imxrt_isr(160, 0, GPIO6);
  450. rt_interrupt_leave();
  451. }
  452. void GPIO6_Combined_16_31_IRQHandler(void)
  453. {
  454. rt_interrupt_enter();
  455. imxrt_isr(160, 15, GPIO6);
  456. rt_interrupt_leave();
  457. }
  458. void GPIO13_Combined_0_31_IRQHandler(void)
  459. {
  460. rt_interrupt_enter();
  461. imxrt_isr(192, 0, GPIO13);
  462. rt_interrupt_leave();
  463. }
  464. #endif
  465. static void imxrt_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  466. {
  467. gpio_pin_config_t gpio;
  468. rt_uint32_t config_value = 0;
  469. rt_int8_t port, pin_num;
  470. port = pin >> 5;
  471. pin_num = pin & 31;
  472. if (PIN_INVALID_CHECK(port, pin_num))
  473. {
  474. LOG_D("invalid pin,rtt pin: %d,port: %d,pin: %d \n", pin,port + 1,pin_num);
  475. return;
  476. }
  477. gpio.outputLogic = 0;
  478. gpio.interruptMode = kGPIO_NoIntmode;
  479. switch (mode)
  480. {
  481. case PIN_MODE_OUTPUT:
  482. {
  483. gpio.direction = kGPIO_DigitalOutput;
  484. config_value = 0x0030U; /* Drive Strength R0/6 */
  485. }
  486. break;
  487. case PIN_MODE_INPUT:
  488. {
  489. gpio.direction = kGPIO_DigitalInput;
  490. config_value = 0x0830U; /* Open Drain Enable */
  491. }
  492. break;
  493. case PIN_MODE_INPUT_PULLDOWN:
  494. {
  495. gpio.direction = kGPIO_DigitalInput;
  496. config_value = 0x3030U; /* 100K Ohm Pull Down */
  497. }
  498. break;
  499. case PIN_MODE_INPUT_PULLUP:
  500. {
  501. gpio.direction = kGPIO_DigitalInput;
  502. config_value = 0xB030U; /* 100K Ohm Pull Up */
  503. }
  504. break;
  505. case PIN_MODE_OUTPUT_OD:
  506. {
  507. gpio.direction = kGPIO_DigitalOutput;
  508. config_value = 0x0830U; /* Open Drain Enable */
  509. }
  510. break;
  511. }
  512. #ifndef SOC_IMXRT1170_SERIES
  513. if (mask_tab[port].gpio != GPIO5)
  514. {
  515. CLOCK_EnableClock(kCLOCK_Iomuxc);
  516. IOMUXC_SetPinMux(MUX_BASE + reg_offset[pin] * 4, 0x5U, 0, 0, CONFIG_BASE + reg_offset[pin] * 4, 1);
  517. IOMUXC_SetPinConfig(MUX_BASE + reg_offset[pin] * 4, 0x5U, 0, 0, CONFIG_BASE + reg_offset[pin] * 4, config_value);
  518. }
  519. else
  520. {
  521. CLOCK_EnableClock(kCLOCK_IomuxcSnvs);
  522. IOMUXC_SetPinMux(GPIO5_MUX_BASE + pin_num * 4, 0x5U, 0, 0, GPIO5_CONFIG_BASE + pin_num * 4, 1);
  523. IOMUXC_SetPinConfig(GPIO5_MUX_BASE + pin_num * 4, 0x5U, 0, 0, GPIO5_CONFIG_BASE + pin_num * 4, config_value);
  524. }
  525. #else
  526. if ((mask_tab[port].gpio != GPIO6) && (mask_tab[port].gpio != GPIO13))
  527. {
  528. CLOCK_EnableClock(kCLOCK_Iomuxc);
  529. IOMUXC_SetPinMux(MUX_BASE + reg_offset[pin] * 4, 0x5U, 0, 0, CONFIG_BASE + reg_offset[pin] * 4, 1);
  530. }
  531. if (mask_tab[port].gpio == GPIO6)
  532. {
  533. CLOCK_EnableClock(kCLOCK_Iomuxc_Lpsr);
  534. IOMUXC_SetPinMux(GPIO6_MUX_BASE + pin_num * 4, 0x5U, 0, 0, GPIO6_CONFIG_BASE + pin_num * 4, 1);
  535. }
  536. if (mask_tab[port].gpio == GPIO13)
  537. {
  538. CLOCK_EnableClock(kCLOCK_Iomuxc);
  539. IOMUXC_SetPinMux(GPIO13_MUX_BASE + pin_num * 4, 0x5U, 0, 0, GPIO13_CONFIG_BASE + pin_num * 4, 1);
  540. }
  541. #endif
  542. GPIO_PinInit(mask_tab[port].gpio, pin_num, &gpio);
  543. }
  544. static int imxrt_pin_read(rt_device_t dev, rt_base_t pin)
  545. {
  546. int value;
  547. rt_int8_t port, pin_num;
  548. value = PIN_LOW;
  549. port = pin >> 5;
  550. pin_num = pin & 31;
  551. if (PIN_INVALID_CHECK(port, pin_num))
  552. {
  553. LOG_D("invalid pin,rtt pin: %d,port: %d,pin: %d \n", pin,port + 1,pin_num);
  554. return value;
  555. }
  556. return GPIO_PinReadPadStatus(mask_tab[port].gpio, pin_num);
  557. }
  558. static void imxrt_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  559. {
  560. rt_int8_t port, pin_num;
  561. port = pin >> 5;
  562. pin_num = pin & 31;
  563. if (PIN_INVALID_CHECK(port, pin_num))
  564. {
  565. LOG_D("invalid pin,rtt pin: %d,port: %d,pin: %d \n", pin,port + 1,pin_num);
  566. return;
  567. }
  568. GPIO_PinWrite(mask_tab[port].gpio, pin_num, value);
  569. }
  570. static rt_err_t imxrt_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  571. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  572. {
  573. rt_base_t level;
  574. rt_int8_t port, pin_num;
  575. port = pin >> 5;
  576. pin_num = pin & 31;
  577. if (PIN_INVALID_CHECK(port, pin_num))
  578. {
  579. LOG_D("invalid pin,rtt pin: %d,port: %d,pin: %d \n", pin,port + 1,pin_num);
  580. return RT_ENOSYS;
  581. }
  582. level = rt_hw_interrupt_disable();
  583. if (hdr_tab[pin].pin == pin &&
  584. hdr_tab[pin].hdr == hdr &&
  585. hdr_tab[pin].mode == mode &&
  586. hdr_tab[pin].args == args)
  587. {
  588. rt_hw_interrupt_enable(level);
  589. return RT_EOK;
  590. }
  591. hdr_tab[pin].pin = pin;
  592. hdr_tab[pin].hdr = hdr;
  593. hdr_tab[pin].mode = mode;
  594. hdr_tab[pin].args = args;
  595. rt_hw_interrupt_enable(level);
  596. return RT_EOK;
  597. }
  598. static rt_err_t imxrt_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  599. {
  600. rt_base_t level;
  601. rt_int8_t port, pin_num;
  602. port = pin >> 5;
  603. pin_num = pin & 31;
  604. if (PIN_INVALID_CHECK(port, pin_num))
  605. {
  606. LOG_D("invalid pin,rtt pin: %d,port: %d,pin: %d \n", pin,port + 1,pin_num);
  607. return RT_ENOSYS;
  608. }
  609. level = rt_hw_interrupt_disable();
  610. if (hdr_tab[pin].pin == -1)
  611. {
  612. rt_hw_interrupt_enable(level);
  613. return RT_EOK;
  614. }
  615. hdr_tab[pin].pin = -1;
  616. hdr_tab[pin].hdr = RT_NULL;
  617. hdr_tab[pin].mode = 0;
  618. hdr_tab[pin].args = RT_NULL;
  619. rt_hw_interrupt_enable(level);
  620. return RT_EOK;
  621. }
  622. static rt_err_t imxrt_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint32_t enabled)
  623. {
  624. gpio_interrupt_mode_t int_mode;
  625. rt_int8_t port, pin_num, irq_index;
  626. port = pin >> 5;
  627. pin_num = pin & 31;
  628. if (PIN_INVALID_CHECK(port, pin_num))
  629. {
  630. LOG_D("invalid pin,rtt pin: %d,port: %d,pin: %d \n", pin,port + 1,pin_num);
  631. return RT_ENOSYS;
  632. }
  633. if (hdr_tab[pin].pin == -1)
  634. {
  635. LOG_D("rtt pin: %d callback function not initialized!\n", pin);
  636. return RT_ENOSYS;
  637. }
  638. if (enabled == PIN_IRQ_ENABLE)
  639. {
  640. switch (hdr_tab[pin].mode)
  641. {
  642. case PIN_IRQ_MODE_RISING:
  643. int_mode = kGPIO_IntRisingEdge;
  644. break;
  645. case PIN_IRQ_MODE_FALLING:
  646. int_mode = kGPIO_IntFallingEdge;
  647. break;
  648. case PIN_IRQ_MODE_RISING_FALLING:
  649. int_mode = kGPIO_IntRisingOrFallingEdge;
  650. break;
  651. case PIN_IRQ_MODE_HIGH_LEVEL:
  652. int_mode = kGPIO_IntHighLevel;
  653. break;
  654. case PIN_IRQ_MODE_LOW_LEVEL:
  655. int_mode = kGPIO_IntLowLevel;
  656. break;
  657. default:
  658. int_mode = kGPIO_IntRisingEdge;
  659. break;
  660. }
  661. irq_index = (port << 1) + (pin_num >> 4);
  662. GPIO_PinSetInterruptConfig(mask_tab[port].gpio, pin_num, int_mode);
  663. GPIO_PortEnableInterrupts(mask_tab[port].gpio, 1U << pin_num);
  664. NVIC_SetPriority(irq_tab[irq_index], NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 5, 0));
  665. EnableIRQ(irq_tab[irq_index]);
  666. }
  667. else if (enabled == PIN_IRQ_DISABLE)
  668. {
  669. GPIO_PortDisableInterrupts(mask_tab[port].gpio, 1U << pin_num);
  670. }
  671. else
  672. {
  673. return RT_EINVAL;
  674. }
  675. return RT_EOK;
  676. }
  677. /* Example of use: Px.0 ~ Px.31, x:1,2,3,4,5 */
  678. static rt_base_t imxrt_pin_get(const char *name)
  679. {
  680. rt_base_t pin = 0;
  681. int hw_port_num, hw_pin_num = 0;
  682. int i, name_len;
  683. name_len = rt_strlen(name);
  684. if ((name_len < 4) || (name_len >= 6))
  685. {
  686. return -RT_EINVAL;
  687. }
  688. if ((name[0] != 'P') || (name[2] != '.'))
  689. {
  690. return -RT_EINVAL;
  691. }
  692. if ((name[1] >= '1') && (name[1] <= '5'))
  693. {
  694. hw_port_num = (int)(name[1] - '1');
  695. }
  696. else
  697. {
  698. return -RT_EINVAL;
  699. }
  700. for (i = 3; i < name_len; i++)
  701. {
  702. hw_pin_num *= 10;
  703. hw_pin_num += name[i] - '0';
  704. }
  705. pin = IMX_PIN_NUM(hw_port_num, hw_pin_num);
  706. return pin;
  707. }
  708. const static struct rt_pin_ops imxrt_pin_ops =
  709. {
  710. imxrt_pin_mode,
  711. imxrt_pin_write,
  712. imxrt_pin_read,
  713. imxrt_pin_attach_irq,
  714. imxrt_pin_detach_irq,
  715. imxrt_pin_irq_enable,
  716. imxrt_pin_get,
  717. };
  718. int rt_hw_pin_init(void)
  719. {
  720. int ret = RT_EOK;
  721. ret = rt_device_pin_register("pin", &imxrt_pin_ops, RT_NULL);
  722. return ret;
  723. }
  724. INIT_BOARD_EXPORT(rt_hw_pin_init);
  725. #endif /* BSP_USING_GPIO */