lpc_emac.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /**********************************************************************
  2. * $Id$ lpc_emac.h 2011-06-02
  3. *//**
  4. * @file lpc_emac.h
  5. * @brief Contains all macro definitions and function prototypes
  6. * support for Ethernet MAC firmware library on LPC
  7. * @version 1.0
  8. * @date 02. June. 2011
  9. * @author NXP MCU SW Application Team
  10. *
  11. * Copyright(C) 2011, NXP Semiconductor
  12. * All rights reserved.
  13. *
  14. ***********************************************************************
  15. * Software that is described herein is for illustrative purposes only
  16. * which provides customers with programming information regarding the
  17. * products. This software is supplied "AS IS" without any warranties.
  18. * NXP Semiconductors assumes no responsibility or liability for the
  19. * use of the software, conveys no license or title under any patent,
  20. * copyright, or mask work right to the product. NXP Semiconductors
  21. * reserves the right to make changes in the software without
  22. * notification. NXP Semiconductors also make no representation or
  23. * warranty that such application will be suitable for the specified
  24. * use without further testing or modification.
  25. * Permission to use, copy, modify, and distribute this software and its
  26. * documentation is hereby granted, under NXP Semiconductors'
  27. * relevant copyright in the software, without fee, provided that it
  28. * is used in conjunction with NXP Semiconductors microcontrollers. This
  29. * copyright, permission, and disclaimer notice must appear in all copies of
  30. * this code.
  31. **********************************************************************/
  32. /* Peripheral group ----------------------------------------------------------- */
  33. /** @defgroup EMAC EMAC (Ethernet Media Access Controller)
  34. * @ingroup LPC_CMSIS_FwLib_Drivers
  35. * @{
  36. */
  37. #ifndef __LPC_EMAC_H_
  38. #define __LPC_EMAC_H_
  39. #include "LPC407x_8x_177x_8x.h"
  40. #include "lpc_types.h"
  41. #ifdef __cplusplus
  42. extern "C"
  43. {
  44. #endif
  45. /** @defgroup EMAC_Private_Macros EMAC Private Macros
  46. * @{
  47. */
  48. /* Ethernet MAC register definitions --------------------------------------------------------------------- */
  49. /* MAC Configuration Register 1 */
  50. #define EMAC_MAC1_MASK 0xcf1f /*MAC1 register mask*/
  51. #define EMAC_MAC1_REC_EN 0x00000001 /**< Receive Enable */
  52. #define EMAC_MAC1_PASS_ALL 0x00000002 /**< Pass All Receive Frames */
  53. #define EMAC_MAC1_RX_FLOWC 0x00000004 /**< RX Flow Control */
  54. #define EMAC_MAC1_TX_FLOWC 0x00000008 /**< TX Flow Control */
  55. #define EMAC_MAC1_LOOPB 0x00000010 /**< Loop Back Mode */
  56. #define EMAC_MAC1_RES_TX 0x00000100 /**< Reset TX Logic */
  57. #define EMAC_MAC1_RES_MCS_TX 0x00000200 /**< Reset MAC TX Control Sublayer */
  58. #define EMAC_MAC1_RES_RX 0x00000400 /**< Reset RX Logic */
  59. #define EMAC_MAC1_RES_MCS_RX 0x00000800 /**< Reset MAC RX Control Sublayer */
  60. #define EMAC_MAC1_SIM_RES 0x00004000 /**< Simulation Reset */
  61. #define EMAC_MAC1_SOFT_RES 0x00008000 /**< Soft Reset MAC */
  62. /* MAC Configuration Register 2 */
  63. #define EMAC_MAC2_MASK 0x73ff /*MAC2 register mask*/
  64. #define EMAC_MAC2_FULL_DUP 0x00000001 /**< Full-Duplex Mode */
  65. #define EMAC_MAC2_FRM_LEN_CHK 0x00000002 /**< Frame Length Checking */
  66. #define EMAC_MAC2_HUGE_FRM_EN 0x00000004 /**< Huge Frame Enable */
  67. #define EMAC_MAC2_DLY_CRC 0x00000008 /**< Delayed CRC Mode */
  68. #define EMAC_MAC2_CRC_EN 0x00000010 /**< Append CRC to every Frame */
  69. #define EMAC_MAC2_PAD_EN 0x00000020 /**< Pad all Short Frames */
  70. #define EMAC_MAC2_VLAN_PAD_EN 0x00000040 /**< VLAN Pad Enable */
  71. #define EMAC_MAC2_ADET_PAD_EN 0x00000080 /**< Auto Detect Pad Enable */
  72. #define EMAC_MAC2_PPREAM_ENF 0x00000100 /**< Pure Preamble Enforcement */
  73. #define EMAC_MAC2_LPREAM_ENF 0x00000200 /**< Long Preamble Enforcement */
  74. #define EMAC_MAC2_NO_BACKOFF 0x00001000 /**< No Backoff Algorithm */
  75. #define EMAC_MAC2_BACK_PRESSURE 0x00002000 /**< Backoff Presurre / No Backoff */
  76. #define EMAC_MAC2_EXCESS_DEF 0x00004000 /**< Excess Defer */
  77. /* Back-to-Back Inter-Packet-Gap Register */
  78. /** Programmable field representing the nibble time offset of the minimum possible period
  79. * between the end of any transmitted packet to the beginning of the next */
  80. #define EMAC_IPGT_BBIPG(n) (n&0x7F)
  81. /** Recommended value for Full Duplex of Programmable field representing the nibble time
  82. * offset of the minimum possible period between the end of any transmitted packet to the
  83. * beginning of the next */
  84. #define EMAC_IPGT_FULL_DUP (EMAC_IPGT_BBIPG(0x15))
  85. /** Recommended value for Half Duplex of Programmable field representing the nibble time
  86. * offset of the minimum possible period between the end of any transmitted packet to the
  87. * beginning of the next */
  88. #define EMAC_IPGT_HALF_DUP (EMAC_IPGT_BBIPG(0x12))
  89. /* Non Back-to-Back Inter-Packet-Gap Register */
  90. /** Programmable field representing the Non-Back-to-Back Inter-Packet-Gap */
  91. #define EMAC_IPGR_NBBIPG_P2(n) (n&0x7F)
  92. /** Recommended value for Programmable field representing the Non-Back-to-Back Inter-Packet-Gap Part 1 */
  93. #define EMAC_IPGR_P2_DEF (EMAC_IPGR_NBBIPG_P2(0x12))
  94. /** Programmable field representing the optional carrierSense window referenced in
  95. * IEEE 802.3/4.2.3.2.1 'Carrier Deference' */
  96. #define EMAC_IPGR_NBBIPG_P1(n) ((n&0x7F)<<8)
  97. /** Recommended value for Programmable field representing the Non-Back-to-Back Inter-Packet-Gap Part 2 */
  98. #define EMAC_IPGR_P1_DEF EMAC_IPGR_NBBIPG_P1(0x0C)
  99. /* Collision Window/Retry Register */
  100. /** Programmable field specifying the number of retransmission attempts following a collision before
  101. * aborting the packet due to excessive collisions */
  102. #define EMAC_CLRT_MAX_RETX(n) (n&0x0F)
  103. /** Programmable field representing the slot time or collision window during which collisions occur
  104. * in properly configured networks */
  105. #define EMAC_CLRT_COLL(n) ((n&0x3F)<<8)
  106. /** Default value for Collision Window / Retry register */
  107. #define EMAC_CLRT_DEF ((EMAC_CLRT_MAX_RETX(0x0F))|(EMAC_CLRT_COLL(0x37)))
  108. /* Maximum Frame Register */
  109. /** Represents a maximum receive frame of 1536 octets */
  110. #define EMAC_MAXF_MAXFRMLEN(n) (n&0xFFFF)
  111. #define EMAC_MAXF_MAXFRMLEN_DEF (0x6000)
  112. /* PHY Support Register */
  113. #define EMAC_SUPP_SPEED 0x00000100 /**< Reduced MII Logic Current Speed */
  114. //#define EMAC_SUPP_RES_RMII 0x00000800 /**< Reset Reduced MII Logic */
  115. /* Test Register */
  116. #define EMAC_TEST_SHCUT_PQUANTA 0x00000001 /**< Shortcut Pause Quanta */
  117. #define EMAC_TEST_TST_PAUSE 0x00000002 /**< Test Pause */
  118. #define EMAC_TEST_TST_BACKP 0x00000004 /**< Test Back Pressure */
  119. /* MII Management Configuration Register */
  120. #define EMAC_MCFG_SCAN_INC 0x00000001 /**< Scan Increment PHY Address */
  121. #define EMAC_MCFG_SUPP_PREAM 0x00000002 /**< Suppress Preamble */
  122. #define EMAC_MCFG_CLK_SEL(n) ((n&0x0F)<<2) /**< Clock Select Field */
  123. #define EMAC_MCFG_RES_MII 0x00008000 /**< Reset MII Management Hardware */
  124. #define EMAC_MCFG_MII_MAXCLK 2500000UL /**< MII Clock max */
  125. /* MII Management Command Register */
  126. #define EMAC_MCMD_READ 0x00000001 /**< MII Read */
  127. #define EMAC_MCMD_SCAN 0x00000002 /**< MII Scan continuously */
  128. #define EMAC_MII_WR_TOUT 0x00050000 /**< MII Write timeout count */
  129. #define EMAC_MII_RD_TOUT 0x00050000 /**< MII Read timeout count */
  130. /* MII Management Address Register */
  131. #define EMAC_MADR_REG_ADR(n) (n&0x1F) /**< MII Register Address field */
  132. #define EMAC_MADR_PHY_ADR(n) ((n&0x1F)<<8) /**< PHY Address Field */
  133. /* MII Management Write Data Register */
  134. #define EMAC_MWTD_DATA(n) (n&0xFFFF) /**< Data field for MMI Management Write Data register */
  135. /* MII Management Read Data Register */
  136. #define EMAC_MRDD_DATA(n) (n&0xFFFF) /**< Data field for MMI Management Read Data register */
  137. /* MII Management Indicators Register */
  138. #define EMAC_MIND_BUSY 0x00000001 /**< MII is Busy */
  139. #define EMAC_MIND_SCAN 0x00000002 /**< MII Scanning in Progress */
  140. #define EMAC_MIND_NOT_VAL 0x00000004 /**< MII Read Data not valid */
  141. #define EMAC_MIND_MII_LINK_FAIL 0x00000008 /**< MII Link Failed */
  142. /* Station Address 0 Register */
  143. /* Station Address 1 Register */
  144. /* Station Address 2 Register */
  145. /* Control register definitions --------------------------------------------------------------------------- */
  146. /* Command Register */
  147. #define EMAC_CR_RX_EN 0x00000001 /**< Enable Receive */
  148. #define EMAC_CR_TX_EN 0x00000002 /**< Enable Transmit */
  149. #define EMAC_CR_REG_RES 0x00000008 /**< Reset Host Registers */
  150. #define EMAC_CR_TX_RES 0x00000010 /**< Reset Transmit Datapath */
  151. #define EMAC_CR_RX_RES 0x00000020 /**< Reset Receive Datapath */
  152. #define EMAC_CR_PASS_RUNT_FRM 0x00000040 /**< Pass Runt Frames */
  153. #define EMAC_CR_PASS_RX_FILT 0x00000080 /**< Pass RX Filter */
  154. #define EMAC_CR_TX_FLOW_CTRL 0x00000100 /**< TX Flow Control */
  155. #define EMAC_CR_RMII 0x00000200 /**< Reduced MII Interface */
  156. #define EMAC_CR_FULL_DUP 0x00000400 /**< Full Duplex */
  157. /* Status Register */
  158. #define EMAC_SR_RX_EN 0x00000001 /**< Enable Receive */
  159. #define EMAC_SR_TX_EN 0x00000002 /**< Enable Transmit */
  160. /* Receive Descriptor Base Address Register */
  161. //
  162. /* Receive Status Base Address Register */
  163. //
  164. /* Receive Number of Descriptors Register */
  165. //
  166. /* Receive Produce Index Register */
  167. //
  168. /* Receive Consume Index Register */
  169. //
  170. /* Transmit Descriptor Base Address Register */
  171. //
  172. /* Transmit Status Base Address Register */
  173. //
  174. /* Transmit Number of Descriptors Register */
  175. //
  176. /* Transmit Produce Index Register */
  177. //
  178. /* Transmit Consume Index Register */
  179. //
  180. /* Transmit Status Vector 0 Register */
  181. #define EMAC_TSV0_CRC_ERR 0x00000001 /**< CRC error */
  182. #define EMAC_TSV0_LEN_CHKERR 0x00000002 /**< Length Check Error */
  183. #define EMAC_TSV0_LEN_OUTRNG 0x00000004 /**< Length Out of Range */
  184. #define EMAC_TSV0_DONE 0x00000008 /**< Tramsmission Completed */
  185. #define EMAC_TSV0_MCAST 0x00000010 /**< Multicast Destination */
  186. #define EMAC_TSV0_BCAST 0x00000020 /**< Broadcast Destination */
  187. #define EMAC_TSV0_PKT_DEFER 0x00000040 /**< Packet Deferred */
  188. #define EMAC_TSV0_EXC_DEFER 0x00000080 /**< Excessive Packet Deferral */
  189. #define EMAC_TSV0_EXC_COLL 0x00000100 /**< Excessive Collision */
  190. #define EMAC_TSV0_LATE_COLL 0x00000200 /**< Late Collision Occured */
  191. #define EMAC_TSV0_GIANT 0x00000400 /**< Giant Frame */
  192. #define EMAC_TSV0_UNDERRUN 0x00000800 /**< Buffer Underrun */
  193. #define EMAC_TSV0_BYTES 0x0FFFF000 /**< Total Bytes Transferred */
  194. #define EMAC_TSV0_CTRL_FRAME 0x10000000 /**< Control Frame */
  195. #define EMAC_TSV0_PAUSE 0x20000000 /**< Pause Frame */
  196. #define EMAC_TSV0_BACK_PRESS 0x40000000 /**< Backpressure Method Applied */
  197. #define EMAC_TSV0_VLAN 0x80000000 /**< VLAN Frame */
  198. /* Transmit Status Vector 1 Register */
  199. #define EMAC_TSV1_BYTE_CNT 0x0000FFFF /**< Transmit Byte Count */
  200. #define EMAC_TSV1_COLL_CNT 0x000F0000 /**< Transmit Collision Count */
  201. /* Receive Status Vector Register */
  202. #define EMAC_RSV_BYTE_CNT 0x0000FFFF /**< Receive Byte Count */
  203. #define EMAC_RSV_PKT_IGNORED 0x00010000 /**< Packet Previously Ignored */
  204. #define EMAC_RSV_RXDV_SEEN 0x00020000 /**< RXDV Event Previously Seen */
  205. #define EMAC_RSV_CARR_SEEN 0x00040000 /**< Carrier Event Previously Seen */
  206. #define EMAC_RSV_REC_CODEV 0x00080000 /**< Receive Code Violation */
  207. #define EMAC_RSV_CRC_ERR 0x00100000 /**< CRC Error */
  208. #define EMAC_RSV_LEN_CHKERR 0x00200000 /**< Length Check Error */
  209. #define EMAC_RSV_LEN_OUTRNG 0x00400000 /**< Length Out of Range */
  210. #define EMAC_RSV_REC_OK 0x00800000 /**< Frame Received OK */
  211. #define EMAC_RSV_MCAST 0x01000000 /**< Multicast Frame */
  212. #define EMAC_RSV_BCAST 0x02000000 /**< Broadcast Frame */
  213. #define EMAC_RSV_DRIB_NIBB 0x04000000 /**< Dribble Nibble */
  214. #define EMAC_RSV_CTRL_FRAME 0x08000000 /**< Control Frame */
  215. #define EMAC_RSV_PAUSE 0x10000000 /**< Pause Frame */
  216. #define EMAC_RSV_UNSUPP_OPC 0x20000000 /**< Unsupported Opcode */
  217. #define EMAC_RSV_VLAN 0x40000000 /**< VLAN Frame */
  218. /* Flow Control Counter Register */
  219. #define EMAC_FCC_MIRR_CNT(n) (n&0xFFFF) /**< Mirror Counter */
  220. #define EMAC_FCC_PAUSE_TIM(n) ((n&0xFFFF)<<16) /**< Pause Timer */
  221. /* Flow Control Status Register */
  222. #define EMAC_FCS_MIRR_CNT(n) (n&0xFFFF) /**< Mirror Counter Current */
  223. /* Receive filter register definitions -------------------------------------------------------- */
  224. /* Receive Filter Control Register */
  225. #define EMAC_RFC_UCAST_EN 0x00000001 /**< Accept Unicast Frames Enable */
  226. #define EMAC_RFC_BCAST_EN 0x00000002 /**< Accept Broadcast Frames Enable */
  227. #define EMAC_RFC_MCAST_EN 0x00000004 /**< Accept Multicast Frames Enable */
  228. #define EMAC_RFC_UCAST_HASH_EN 0x00000008 /**< Accept Unicast Hash Filter Frames */
  229. #define EMAC_RFC_MCAST_HASH_EN 0x00000010 /**< Accept Multicast Hash Filter Fram.*/
  230. #define EMAC_RFC_PERFECT_EN 0x00000020 /**< Accept Perfect Match Enable */
  231. #define EMAC_RFC_MAGP_WOL_EN 0x00001000 /**< Magic Packet Filter WoL Enable */
  232. #define EMAC_RFC_PFILT_WOL_EN 0x00002000 /**< Perfect Filter WoL Enable */
  233. /* Receive Filter WoL Status/Clear Registers */
  234. #define EMAC_WOL_UCAST 0x00000001 /**< Unicast Frame caused WoL */
  235. #define EMAC_WOL_BCAST 0x00000002 /**< Broadcast Frame caused WoL */
  236. #define EMAC_WOL_MCAST 0x00000004 /**< Multicast Frame caused WoL */
  237. #define EMAC_WOL_UCAST_HASH 0x00000008 /**< Unicast Hash Filter Frame WoL */
  238. #define EMAC_WOL_MCAST_HASH 0x00000010 /**< Multicast Hash Filter Frame WoL */
  239. #define EMAC_WOL_PERFECT 0x00000020 /**< Perfect Filter WoL */
  240. #define EMAC_WOL_RX_FILTER 0x00000080 /**< RX Filter caused WoL */
  241. #define EMAC_WOL_MAG_PACKET 0x00000100 /**< Magic Packet Filter caused WoL */
  242. #define EMAC_WOL_BITMASK 0x01BF /**< Receive Filter WoL Status/Clear bitmasl value */
  243. /* Hash Filter Table LSBs Register */
  244. //
  245. /* Hash Filter Table MSBs Register */
  246. //
  247. /* Module control register definitions ---------------------------------------------------- */
  248. /* Interrupt Status/Enable/Clear/Set Registers */
  249. #define EMAC_INT_RX_OVERRUN 0x00000001 /**< Overrun Error in RX Queue */
  250. #define EMAC_INT_RX_ERR 0x00000002 /**< Receive Error */
  251. #define EMAC_INT_RX_FIN 0x00000004 /**< RX Finished Process Descriptors */
  252. #define EMAC_INT_RX_DONE 0x00000008 /**< Receive Done */
  253. #define EMAC_INT_TX_UNDERRUN 0x00000010 /**< Transmit Underrun */
  254. #define EMAC_INT_TX_ERR 0x00000020 /**< Transmit Error */
  255. #define EMAC_INT_TX_FIN 0x00000040 /**< TX Finished Process Descriptors */
  256. #define EMAC_INT_TX_DONE 0x00000080 /**< Transmit Done */
  257. #define EMAC_INT_SOFT_INT 0x00001000 /**< Software Triggered Interrupt */
  258. #define EMAC_INT_WAKEUP 0x00002000 /**< Wakeup Event Interrupt */
  259. /* Power Down Register */
  260. #define EMAC_PD_POWER_DOWN 0x80000000 /**< Power Down MAC */
  261. /* Descriptor and status formats ------------------------------------------------------ */
  262. /* RX and TX descriptor and status definitions. */
  263. /* EMAC Memory Buffer configuration for 16K Ethernet RAM */
  264. #define EMAC_NUM_RX_FRAG 4 /**< Num.of RX Fragments 4*1536= 6.0kB */
  265. #define EMAC_NUM_TX_FRAG 3 /**< Num.of TX Fragments 3*1536= 4.6kB */
  266. #define EMAC_ETH_MAX_FLEN 1536 /**< Max. Ethernet Frame Size */
  267. #define EMAC_TX_FRAME_TOUT 0x00100000 /**< Frame Transmit timeout count */
  268. /* EMAC variables located in 16K Ethernet SRAM */
  269. #define RX_DESC_BASE LPC_PERI_RAM_BASE
  270. #define RX_STAT_BASE (RX_DESC_BASE + EMAC_NUM_RX_FRAG*8)
  271. #define TX_DESC_BASE (RX_STAT_BASE + EMAC_NUM_RX_FRAG*8)
  272. #define TX_STAT_BASE (TX_DESC_BASE + EMAC_NUM_TX_FRAG*8)
  273. #define RX_BUF_BASE (TX_STAT_BASE + EMAC_NUM_TX_FRAG*4)
  274. #define TX_BUF_BASE (RX_BUF_BASE + EMAC_NUM_RX_FRAG*EMAC_ETH_MAX_FLEN)
  275. /**
  276. * @brief RX Descriptor structure type definition
  277. */
  278. #define RX_DESC_PACKET(i) (*(uint32_t *)(RX_DESC_BASE + 8*i))
  279. #define RX_DESC_CTRL(i) (*(uint32_t *)(RX_DESC_BASE+4 + 8*i))
  280. /**
  281. * @brief RX Status structure type definition
  282. */
  283. #define RX_STAT_INFO(i) (*(uint32_t *)(RX_STAT_BASE + 8*i))
  284. #define RX_STAT_HASHCRC(i) (*(uint32_t *)(RX_STAT_BASE+4 + 8*i))
  285. /**
  286. * @brief TX Descriptor structure type definition
  287. */
  288. #define TX_DESC_PACKET(i) (*(uint32_t *)(TX_DESC_BASE + 8*i))
  289. #define TX_DESC_CTRL(i) (*(uint32_t *)(TX_DESC_BASE+4 + 8*i))
  290. /**
  291. * @brief TX Status structure type definition
  292. */
  293. #define TX_STAT_INFO(i) (*(uint32_t *)(TX_STAT_BASE + 4*i))
  294. /**
  295. * @brief TX Data Buffer structure definition
  296. */
  297. #define RX_BUF(i) (RX_BUF_BASE + EMAC_ETH_MAX_FLEN*i)
  298. #define TX_BUF(i) (TX_BUF_BASE + EMAC_ETH_MAX_FLEN*i)
  299. /* RX Descriptor Control Word */
  300. #define EMAC_RCTRL_SIZE(n) (n&0x7FF) /**< Buffer size field */
  301. #define EMAC_RCTRL_INT 0x80000000 /**< Generate RxDone Interrupt */
  302. /* RX Status Hash CRC Word */
  303. #define EMAC_RHASH_SA 0x000001FF /**< Hash CRC for Source Address */
  304. #define EMAC_RHASH_DA 0x001FF000 /**< Hash CRC for Destination Address */
  305. /* RX Status Information Word */
  306. #define EMAC_RINFO_SIZE 0x000007FF /**< Data size in bytes */
  307. #define EMAC_RINFO_CTRL_FRAME 0x00040000 /**< Control Frame */
  308. #define EMAC_RINFO_VLAN 0x00080000 /**< VLAN Frame */
  309. #define EMAC_RINFO_FAIL_FILT 0x00100000 /**< RX Filter Failed */
  310. #define EMAC_RINFO_MCAST 0x00200000 /**< Multicast Frame */
  311. #define EMAC_RINFO_BCAST 0x00400000 /**< Broadcast Frame */
  312. #define EMAC_RINFO_CRC_ERR 0x00800000 /**< CRC Error in Frame */
  313. #define EMAC_RINFO_SYM_ERR 0x01000000 /**< Symbol Error from PHY */
  314. #define EMAC_RINFO_LEN_ERR 0x02000000 /**< Length Error */
  315. #define EMAC_RINFO_RANGE_ERR 0x04000000 /**< Range Error (exceeded max. size) */
  316. #define EMAC_RINFO_ALIGN_ERR 0x08000000 /**< Alignment Error */
  317. #define EMAC_RINFO_OVERRUN 0x10000000 /**< Receive overrun */
  318. #define EMAC_RINFO_NO_DESCR 0x20000000 /**< No new Descriptor available */
  319. #define EMAC_RINFO_LAST_FLAG 0x40000000 /**< Last Fragment in Frame */
  320. #define EMAC_RINFO_ERR 0x80000000 /**< Error Occured (OR of all errors) */
  321. /** RX Status Information word mask */
  322. #define EMAC_RINFO_ERR_MASK (EMAC_RINFO_FAIL_FILT | EMAC_RINFO_CRC_ERR | EMAC_RINFO_SYM_ERR | \
  323. EMAC_RINFO_LEN_ERR | EMAC_RINFO_ALIGN_ERR | EMAC_RINFO_OVERRUN)
  324. /* TX Descriptor Control Word */
  325. #define EMAC_TCTRL_SIZE 0x000007FF /**< Size of data buffer in bytes */
  326. #define EMAC_TCTRL_OVERRIDE 0x04000000 /**< Override Default MAC Registers */
  327. #define EMAC_TCTRL_HUGE 0x08000000 /**< Enable Huge Frame */
  328. #define EMAC_TCTRL_PAD 0x10000000 /**< Pad short Frames to 64 bytes */
  329. #define EMAC_TCTRL_CRC 0x20000000 /**< Append a hardware CRC to Frame */
  330. #define EMAC_TCTRL_LAST 0x40000000 /**< Last Descriptor for TX Frame */
  331. #define EMAC_TCTRL_INT 0x80000000 /**< Generate TxDone Interrupt */
  332. /* TX Status Information Word */
  333. #define EMAC_TINFO_COL_CNT 0x01E00000 /**< Collision Count */
  334. #define EMAC_TINFO_DEFER 0x02000000 /**< Packet Deferred (not an error) */
  335. #define EMAC_TINFO_EXCESS_DEF 0x04000000 /**< Excessive Deferral */
  336. #define EMAC_TINFO_EXCESS_COL 0x08000000 /**< Excessive Collision */
  337. #define EMAC_TINFO_LATE_COL 0x10000000 /**< Late Collision Occured */
  338. #define EMAC_TINFO_UNDERRUN 0x20000000 /**< Transmit Underrun */
  339. #define EMAC_TINFO_NO_DESCR 0x40000000 /**< No new Descriptor available */
  340. #define EMAC_TINFO_ERR 0x80000000 /**< Error Occured (OR of all errors) */
  341. /* DP83848C PHY definition ------------------------------------------------------------ */
  342. /** PHY device reset time out definition */
  343. #define EMAC_PHY_RESP_TOUT 0x100000UL
  344. /* ENET Device Revision ID */
  345. #define EMAC_OLD_EMAC_MODULE_ID 0x39022000 /**< Rev. ID for first rev '-' */
  346. /* PHY Basic Mode Control Register (BMCR) bitmap definitions */
  347. #define EMAC_PHY_BMCR_LOOPBACK (1<<14) /**< Loop back */
  348. //#define EMAC_PHY_BMCR_AN (1<<12) /**< Auto Negotiation */
  349. #define EMAC_PHY_BMCR_ISOLATE (1<<10) /**< Isolate */
  350. #define EMAC_PHY_BMCR_RE_AN (1<<9) /**< Restart auto negotiation */
  351. #define EMAC_PHY_BMSR_NOPREAM (1<<6) /**< MF Preamable Supress */
  352. #define EMAC_PHY_BMSR_AUTO_DONE (1<<5) /**< Auto negotiation complete */
  353. #define EMAC_PHY_FULLD_100M (EMAC_PHY_BMCR_SPEED_SEL | EMAC_PHY_BMCR_DUPLEX) // Full Duplex 100Mbit
  354. #define EMAC_PHY_HALFD_100M (EMAC_PHY_BMCR_SPEED_SEL | (~ EMAC_PHY_BMCR_DUPLEX)) // Half Duplex 100Mbit
  355. #define EMAC_PHY_FULLD_10M ((~ EMAC_PHY_BMCR_SPEED_SEL) | EMAC_PHY_BMCR_DUPLEX) // Full Duplex 10Mbit
  356. #define EMAC_PHY_HALFD_10M ((~ EMAC_PHY_BMCR_SPEED_SEL) | (~EMAC_PHY_BMCR_DUPLEX)) // Half Duplex 10MBit
  357. #define EMAC_PHY_AUTO_NEG (EMAC_PHY_BMCR_SPEED_SEL | EMAC_PHY_BMCR_AN) // Select Auto Negotiation
  358. /* EMAC PHY status type definitions */
  359. #define EMAC_PHY_STAT_LINK (0) /**< Link Status */
  360. #define EMAC_PHY_STAT_SPEED (1) /**< Speed Status */
  361. #define EMAC_PHY_STAT_DUP (2) /**< Duplex Status */
  362. /* EMAC PHY device Speed definitions */
  363. #define EMAC_MODE_AUTO (0) /**< Auto-negotiation mode */
  364. #define EMAC_MODE_10M_FULL (1) /**< 10Mbps FullDuplex mode */
  365. #define EMAC_MODE_10M_HALF (2) /**< 10Mbps HalfDuplex mode */
  366. #define EMAC_MODE_100M_FULL (3) /**< 100Mbps FullDuplex mode */
  367. #define EMAC_MODE_100M_HALF (4) /**< 100Mbps HalfDuplex mode */
  368. /* EMAC User Buffers*/
  369. #define EMAC_MAX_FRAME_SIZE (0x600) /* 1536 */
  370. #define EMAC_MAX_FRAME_NUM (2)
  371. /* EMAC Error Codes */
  372. #define EMAC_ALIGN_ERR ( 1 << 0)
  373. #define EMAC_RANGE_ERR ( 1 << 1)
  374. #define EMAC_LENGTH_ERR ( 1 << 2)
  375. #define EMAC_SYMBOL_ERR ( 1 << 3)
  376. #define EMAC_CRC_ERR ( 1 << 4)
  377. #define EMAC_RX_NO_DESC_ERR ( 1 << 5)
  378. #define EMAC_OVERRUN_ERR ( 1 << 6)
  379. #define EMAC_LATE_COLLISION_ERR ( 1 << 7)
  380. #define EMAC_EXCESSIVE_COLLISION_ERR ( 1 << 8)
  381. #define EMAC_EXCESSIVE_DEFER_ERR ( 1 << 9)
  382. #define EMAC_UNDERRUN_ERR ( 1 << 10)
  383. #define EMAC_TX_NO_DESC_ERR ( 1 << 11)
  384. #define EMAC_FILTER_FAILED_ERR ( 1 << 12)
  385. /**
  386. * @}
  387. */
  388. /**************************** GLOBAL/PUBLIC TYPES ***************************/
  389. /** @defgroup EMAC_Public_Types EMAC Public Types
  390. * @{
  391. */
  392. /**
  393. * @brief TX Data Buffer structure definition
  394. */
  395. typedef struct {
  396. uint32_t ulDataLen; /**< Data length */
  397. uint32_t *pbDataBuf; /**< A word-align data pointer to data buffer */
  398. } EMAC_PACKETBUF_Type;
  399. /**
  400. * @brief PHY Configuration structure definition
  401. */
  402. typedef struct {
  403. uint32_t Mode; /**< Supported EMAC PHY device speed, should be one of the following:
  404. - EMAC_MODE_AUTO
  405. - EMAC_MODE_10M_FULL
  406. - EMAC_MODE_10M_HALF
  407. - EMAC_MODE_100M_FULL
  408. - EMAC_MODE_100M_HALF
  409. */
  410. } EMAC_PHY_CFG_Type;
  411. /** EMAC Call back function type definition */
  412. typedef int32_t (PHY_INIT_FUNC)(EMAC_PHY_CFG_Type* pPhyCfg);
  413. typedef int32_t (PHY_RESET_FUNC)(void);
  414. typedef void (EMAC_FRAME_RECV_FUNC)(uint16_t* pData, uint32_t size);
  415. typedef void (EMAC_TRANSMIT_FINISH_FUNC)(void);
  416. typedef void (EMAC_ERR_RECV_FUNC)(int32_t ulErrCode);
  417. typedef void (EMAC_WAKEUP_FUNC)(void);
  418. typedef void (SOFT_INT_FUNC)(void);
  419. /**
  420. * @brief EMAC configuration structure definition
  421. */
  422. typedef struct {
  423. EMAC_PHY_CFG_Type PhyCfg; /* PHY Configuration */
  424. uint8_t bPhyAddr; /* 5-bit PHY Address field */
  425. uint8_t *pbEMAC_Addr; /**< Pointer to EMAC Station address that contains 6-bytes
  426. of MAC address, it must be sorted in order (bEMAC_Addr[0]..[5])
  427. */
  428. uint16_t nMaxFrameSize; /* maximum frame length */
  429. PHY_INIT_FUNC *pfnPHYInit; /* point to the funtion which will be called to initialize PHY */
  430. PHY_RESET_FUNC *pfnPHYReset; /* point to the function which will be called to reset PHY */
  431. EMAC_FRAME_RECV_FUNC *pfnFrameReceive; /* point to the function which will be called when a frame is received*/
  432. EMAC_TRANSMIT_FINISH_FUNC* pfnTransmitFinish; /*point to the function which will be called when transmit finished*/
  433. EMAC_ERR_RECV_FUNC *pfnErrorReceive; /* point to an array of functions which will be called error occur. */
  434. /* Errors:
  435. EMAC_ALIGN_ERR
  436. EMAC_RANGE_ERR
  437. EMAC_LENGTH_ERR
  438. EMAC_SYMBOL_ERR
  439. EMAC_CRC_ERR
  440. EMAC_RX_NO_DESC_ERR
  441. EMAC_OVERRUN_ERR
  442. EMAC_LATE_COLLISION_ERR
  443. EMAC_EXCESSIVE_COLLISION_ERR
  444. EMAC_EXCESSIVE_DEFER_ERR
  445. EMAC_UNDERRUN_ERR
  446. EMAC_TX_NO_DESC_ERR
  447. */
  448. EMAC_WAKEUP_FUNC *pfnWakeup; /* point to the function which will be called when receiving wakeup interrupt */
  449. SOFT_INT_FUNC *pfnSoftInt; /* point to the function which will be called when the interrupt caused by software occurs */
  450. } EMAC_CFG_Type;
  451. /**
  452. * @brief EMAC Buffer status definition
  453. */
  454. typedef enum {
  455. EMAC_BUFF_EMPTY, /* buffer is empty */
  456. EMAC_BUFF_PARTIAL_FULL, /* buffer contains some packets */
  457. EMAC_BUFF_FULL, /* buffer is full */
  458. } EMAC_BUFF_STATUS;
  459. /**
  460. * @brief EMAC Buffer Index definition
  461. */
  462. typedef enum {
  463. EMAC_TX_BUFF, /* transmit buffer */
  464. EMAC_RX_BUFF, /* receive buffer */
  465. } EMAC_BUFF_IDX;
  466. /**
  467. * @}
  468. */
  469. /** @defgroup EMAC_Public_Functions EMAC Public Functions
  470. * @{
  471. */
  472. /** Init/DeInit */
  473. int32_t EMAC_Init(EMAC_CFG_Type *EMAC_ConfigStruct);
  474. void EMAC_DeInit(void);
  475. /** Send/Receive data */
  476. void EMAC_TxEnable( void );
  477. void EMAC_RxEnable( void );
  478. void EMAC_SetHashFilter(uint8_t dstMAC_addr[], FunctionalState NewState);
  479. int32_t EMAC_CRCCalc(uint8_t frame_no_fcs[], int32_t frame_len);
  480. void EMAC_WritePacketBuffer(EMAC_PACKETBUF_Type *pDataStruct);
  481. /** PHY Setup */
  482. void EMAC_Write_PHY (uint8_t PhyReg, uint16_t Value);
  483. uint16_t EMAC_Read_PHY (uint8_t PhyReg);
  484. void EMAC_SetFullDuplexMode(uint8_t full_duplex);
  485. void EMAC_SetPHYSpeed(uint8_t mode_100Mbps);
  486. /** Filter */
  487. void EMAC_SetFilterMode(uint32_t ulFilterMode, FunctionalState NewState);
  488. FlagStatus EMAC_GetWoLStatus(uint32_t ulWoLMode);
  489. void EMAC_IntCmd(uint32_t ulIntType, FunctionalState NewState);
  490. IntStatus EMAC_IntGetStatus(uint32_t ulIntType);
  491. EMAC_BUFF_STATUS EMAC_GetBufferSts(EMAC_BUFF_IDX idx);
  492. /**
  493. * @}
  494. */
  495. #ifdef __cplusplus
  496. }
  497. #endif
  498. #endif /* __LPC_EMAC_DRIVER_H_ */
  499. /**
  500. * @}
  501. */