dm9161.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. */
  9. #include <rtthread.h>
  10. #include <netif/ethernetif.h>
  11. #include "dm9161.h"
  12. #include <sep4020.h>
  13. #include "mii.h"
  14. #define SPEED_10 10
  15. #define SPEED_100 100
  16. #define SPEED_1000 1000
  17. /* Duplex, half or full. */
  18. #define DUPLEX_HALF 0x00
  19. #define DUPLEX_FULL 0x01
  20. /*
  21. * Davicom dm9161EP driver
  22. *
  23. * IRQ_LAN connects to EINT7(GPF7)
  24. * nLAN_CS connects to nGCS4
  25. */
  26. /* #define dm9161_DEBUG 1 */
  27. #if DM9161_DEBUG
  28. #define DM9161_TRACE rt_kprintf
  29. #else
  30. #define DM9161_TRACE(...)
  31. #endif
  32. /*
  33. * dm9161 interrupt line is connected to PF7
  34. */
  35. //--------------------------------------------------------
  36. #define DM9161_PHY 0x40 /* PHY address 0x01 */
  37. #define MAX_ADDR_LEN 6
  38. enum DM9161_PHY_mode
  39. {
  40. DM9161_10MHD = 0, DM9161_100MHD = 1,
  41. DM9161_10MFD = 4, DM9161_100MFD = 5,
  42. DM9161_AUTO = 8, DM9161_1M_HPNA = 0x10
  43. };
  44. enum DM9161_TYPE
  45. {
  46. TYPE_DM9161,
  47. };
  48. struct rt_dm9161_eth
  49. {
  50. /* inherit from ethernet device */
  51. struct eth_device parent;
  52. enum DM9161_TYPE type;
  53. enum DM9161_PHY_mode mode;
  54. rt_uint8_t imr_all;
  55. rt_uint8_t phy_addr;
  56. rt_uint32_t tx_index;
  57. rt_uint8_t packet_cnt; /* packet I or II */
  58. rt_uint16_t queue_packet_len; /* queued packet (packet II) */
  59. /* interface address info. */
  60. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  61. };
  62. static struct rt_dm9161_eth dm9161_device;
  63. static struct rt_semaphore sem_ack, sem_lock;
  64. void rt_dm9161_isr(int irqno, void *param);
  65. static void udelay(unsigned long ns)
  66. {
  67. unsigned long i;
  68. while (ns--)
  69. {
  70. i = 100;
  71. while (i--);
  72. }
  73. }
  74. static __inline unsigned long sep_emac_read(unsigned int reg)
  75. {
  76. void __iomem *emac_base = (void __iomem *)reg;
  77. return read_reg(emac_base);
  78. }
  79. /*
  80. * Write to a EMAC register.
  81. */
  82. static __inline void sep_emac_write(unsigned int reg, unsigned long value)
  83. {
  84. void __iomem *emac_base = (void __iomem *)reg;
  85. write_reg(emac_base,value);
  86. }
  87. /* ........................... PHY INTERFACE ........................... */
  88. /* CAN DO MAC CONFIGRATION
  89. * Enable the MDIO bit in MAC control register
  90. * When not called from an interrupt-handler, access to the PHY must be
  91. * protected by a spinlock.
  92. */
  93. static void enable_mdi(void) //need think more
  94. {
  95. unsigned long ctl;
  96. ctl = sep_emac_read(MAC_CTRL);
  97. sep_emac_write(MAC_CTRL, ctl&(~0x3)); /* enable management port */
  98. return;
  99. }
  100. /* CANNOT DO MAC CONFIGRATION
  101. * Disable the MDIO bit in the MAC control register
  102. */
  103. static void disable_mdi(void)
  104. {
  105. unsigned long ctl;
  106. ctl = sep_emac_read(MAC_CTRL);
  107. sep_emac_write(MAC_CTRL, ctl|(0x3)); /* disable management port */
  108. return;
  109. }
  110. /*
  111. * Wait until the PHY operation is complete.
  112. */
  113. static __inline void sep_phy_wait(void)
  114. {
  115. unsigned long timeout = 2;
  116. while ((sep_emac_read(MAC_MII_STATUS) & 0x2))
  117. {
  118. timeout--;
  119. if (!timeout)
  120. {
  121. EOUT("sep_ether: MDIO timeout\n");
  122. break;
  123. }
  124. }
  125. return;
  126. }
  127. /*
  128. * Write value to the a PHY register
  129. * Note: MDI interface is assumed to already have been enabled.
  130. */
  131. static void write_phy(unsigned char phy_addr, unsigned char address, unsigned int value)
  132. {
  133. unsigned short mii_txdata;
  134. mii_txdata = value;
  135. sep_emac_write(MAC_MII_ADDRESS,(unsigned long)(address<<8) | phy_addr);
  136. sep_emac_write(MAC_MII_TXDATA ,mii_txdata);
  137. sep_emac_write(MAC_MII_CMD ,0x4);
  138. udelay(40);
  139. sep_phy_wait();
  140. return;
  141. }
  142. /*
  143. * Read value stored in a PHY register.
  144. * Note: MDI interface is assumed to already have been enabled.
  145. */
  146. static void read_phy(unsigned char phy_addr, unsigned char address, unsigned int *value)
  147. {
  148. unsigned short mii_rxdata;
  149. // unsigned long mii_status;
  150. sep_emac_write(MAC_MII_ADDRESS,(unsigned long)(address<<8) | phy_addr);
  151. sep_emac_write(MAC_MII_CMD ,0x2);
  152. udelay(40);
  153. sep_phy_wait();
  154. mii_rxdata = sep_emac_read(MAC_MII_RXDATA);
  155. *value = mii_rxdata;
  156. return;
  157. }
  158. /* interrupt service routine */
  159. void rt_dm9161_isr(int irqno, void *param)
  160. {
  161. unsigned long intstatus;
  162. rt_uint32_t address;
  163. mask_irq(INTSRC_MAC);
  164. intstatus = sep_emac_read(MAC_INTSRC);
  165. sep_emac_write(MAC_INTSRC,intstatus);
  166. /*Receive complete*/
  167. if(intstatus & 0x04)
  168. {
  169. eth_device_ready(&(dm9161_device.parent));
  170. }
  171. /*Receive error*/
  172. else if(intstatus & 0x08)
  173. {
  174. rt_kprintf("Receive error\n");
  175. }
  176. /*Transmit complete*/
  177. else if(intstatus & 0x03)
  178. {
  179. if(dm9161_device.tx_index == 0)
  180. address = (MAC_TX_BD +(MAX_TX_DESCR-2)*8);
  181. else if(dm9161_device.tx_index == 1)
  182. address = (MAC_TX_BD +(MAX_TX_DESCR-1)*8);
  183. else
  184. address = (MAC_TX_BD + dm9161_device.tx_index*8-16);
  185. //printk("free tx skb 0x%x in inter!!\n",lp->txBuffIndex);
  186. sep_emac_write(address,0x0);
  187. }
  188. else if (intstatus & 0x10)
  189. {
  190. rt_kprintf("ROVER ERROR\n");
  191. }
  192. while(intstatus)
  193. {
  194. sep_emac_write(MAC_INTSRC,intstatus);
  195. intstatus = sep_emac_read(MAC_INTSRC);
  196. }
  197. unmask_irq(INTSRC_MAC);
  198. }
  199. static rt_err_t update_mac_address()
  200. {
  201. rt_uint32_t lo,hi;
  202. hi = sep_emac_read(MAC_ADDR1);
  203. lo = sep_emac_read(MAC_ADDR0);
  204. DBOUT("Before MAC: hi=%x lo=%x\n",hi,lo);
  205. sep_emac_write(MAC_ADDR0,(dm9161_device.dev_addr[2] << 24) | (dm9161_device.dev_addr[3] << 16) | (dm9161_device.dev_addr[4] << 8) | (dm9161_device.dev_addr[5]));
  206. sep_emac_write(MAC_ADDR1,dm9161_device.dev_addr[1]|(dm9161_device.dev_addr[0]<<8));
  207. hi = sep_emac_read(MAC_ADDR1);
  208. lo = sep_emac_read(MAC_ADDR0);
  209. DBOUT("After MAC: hi=%x lo=%x\n",hi,lo);
  210. return RT_EOK;
  211. }
  212. static int mii_link_ok(unsigned long phy_id)
  213. {
  214. /* first, a dummy read, needed to latch some MII phys */
  215. unsigned int value;
  216. read_phy(phy_id, MII_BMSR,&value);
  217. if (value & BMSR_LSTATUS)
  218. return 1;
  219. return 0;
  220. }
  221. static void update_link_speed(unsigned short phy_addr)
  222. {
  223. unsigned int bmsr, bmcr, lpa, mac_cfg;
  224. unsigned int speed, duplex;
  225. if (!mii_link_ok(phy_addr))
  226. {
  227. EOUT("Link Down\n");
  228. //goto result;
  229. }
  230. read_phy(phy_addr,MII_BMSR,&bmsr);
  231. read_phy(phy_addr,MII_BMCR,&bmcr);
  232. if (bmcr & BMCR_ANENABLE) /* AutoNegotiation is enabled */
  233. {
  234. if (!(bmsr & BMSR_ANEGCOMPLETE)) /* Do nothing - another interrupt generated when negotiation complete */
  235. goto result;
  236. read_phy(phy_addr, MII_LPA, &lpa);
  237. if ((lpa & LPA_100FULL) || (lpa & LPA_100HALF))
  238. speed = SPEED_100;
  239. else
  240. speed = SPEED_10;
  241. if ((lpa & LPA_100FULL) || (lpa & LPA_10FULL))
  242. duplex = DUPLEX_FULL;
  243. else
  244. duplex = DUPLEX_HALF;
  245. }
  246. else
  247. {
  248. speed = (bmcr & BMCR_SPEED100) ? SPEED_100 : SPEED_10;
  249. duplex = (bmcr & BMCR_FULLDPLX) ? DUPLEX_FULL : DUPLEX_HALF;
  250. }
  251. /* Update the MAC */
  252. mac_cfg = sep_emac_read(MAC_CTRL);
  253. if (speed == SPEED_100)
  254. {
  255. mac_cfg |= 0x800; /* set speed 100 M */
  256. //bmcr &=(~0x2000);
  257. //write_phy(lp->phy_address, MII_BMCR, bmcr); //将dm9161的速度设为10M
  258. if (duplex == DUPLEX_FULL) /* 100 Full Duplex */
  259. mac_cfg |= 0x400;
  260. else /* 100 Half Duplex */
  261. mac_cfg &= (~0x400);
  262. }
  263. else
  264. {
  265. mac_cfg &= (~0x800); /* set speed 10 M */
  266. if (duplex == DUPLEX_FULL) /* 10 Full Duplex */
  267. mac_cfg |= 0x400;
  268. else /* 10 Half Duplex */
  269. mac_cfg &= (~0x400);
  270. }
  271. sep_emac_write(MAC_CTRL, mac_cfg);
  272. rt_kprintf("Link now %i M-%s\n", speed, (duplex == DUPLEX_FULL) ? "FullDuplex" : "HalfDuplex");
  273. result:
  274. mac_cfg = sep_emac_read(MAC_CTRL);
  275. DBOUT("After mac_cfg=%d\n",mac_cfg);
  276. return;
  277. }
  278. static rt_err_t rt_dm9161_open(rt_device_t dev, rt_uint16_t oflag);
  279. /* RT-Thread Device Interface */
  280. /* initialize the interface */
  281. static rt_err_t rt_dm9161_init(rt_device_t dev)
  282. {
  283. unsigned int phyid1, phyid2;
  284. int detected = -1;
  285. unsigned long phy_id;
  286. unsigned short phy_address = 0;
  287. while ((detected != 0) && (phy_address < 32))
  288. {
  289. /* Read the PHY ID registers */
  290. enable_mdi();
  291. read_phy(phy_address, MII_PHYSID1, &phyid1);
  292. read_phy(phy_address, MII_PHYSID2, &phyid2);
  293. disable_mdi();
  294. phy_id = (phyid1 << 16) | (phyid2 & 0xfff0);
  295. switch (phy_id)
  296. {
  297. case MII_DM9161_ID: /* Davicom 9161: PHY_ID1 = 0x181, PHY_ID2 = B881 */
  298. case MII_DM9161A_ID: /* Davicom 9161A: PHY_ID1 = 0x181, PHY_ID2 = B8A0 */
  299. case MII_RTL8201_ID: /* Realtek RTL8201: PHY_ID1 = 0, PHY_ID2 = 0x8201 */
  300. case MII_BCM5221_ID: /* Broadcom BCM5221: PHY_ID1 = 0x40, PHY_ID2 = 0x61e0 */
  301. case MII_DP83847_ID: /* National Semiconductor DP83847: */
  302. case MII_AC101L_ID: /* Altima AC101L: PHY_ID1 = 0x22, PHY_ID2 = 0x5520 */
  303. case MII_KS8721_ID: /* Micrel KS8721: PHY_ID1 = 0x22, PHY_ID2 = 0x1610 */
  304. {
  305. enable_mdi();
  306. #warning SHOULD SET MAC ADDR
  307. //get_mac_address(dev); /* Get ethernet address and store it in dev->dev_addr */
  308. update_mac_address(); /* Program ethernet address into MAC */
  309. //用哈希寄存器比较当前群播地址,全双工,添加CRC校验,短数据帧进行填充
  310. sep_emac_write(MAC_CTRL, 0xa413);
  311. #warning SHOULD DETERMIN LINK SPEED
  312. update_link_speed(phy_address);
  313. dm9161_device.phy_addr = phy_address;
  314. disable_mdi();
  315. break;
  316. }
  317. }
  318. phy_address++;
  319. }
  320. rt_dm9161_open(dev,0);
  321. return RT_EOK;
  322. }
  323. /* ................................ MAC ................................ */
  324. /*
  325. * Initialize and start the Receiver and Transmit subsystems
  326. */
  327. static void sepether_start(void)
  328. {
  329. int i;
  330. unsigned int tempaddr;
  331. sep_emac_write(MAC_TXBD_NUM,MAX_TX_DESCR);
  332. //初始化发送和接收描述符
  333. for (i = 0; i < MAX_TX_DESCR; i++)
  334. {
  335. tempaddr=(MAC_TX_BD+i*8);
  336. sep_emac_write(tempaddr,0);
  337. tempaddr=(MAC_TX_BD+i*8+4);
  338. sep_emac_write(tempaddr,0);
  339. }
  340. for (i = 0; i < MAX_RX_DESCR; i++)
  341. {
  342. tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8);
  343. sep_emac_write(tempaddr,0);
  344. tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8+4);
  345. sep_emac_write(tempaddr,0);
  346. }
  347. for (i = 0; i < MAX_RX_DESCR; i++)
  348. {
  349. tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8);
  350. sep_emac_write(tempaddr,0xc000);
  351. tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8+4);
  352. sep_emac_write(tempaddr,ESRAM_BASE+ MAX_TX_DESCR*0x600+i*0x600);
  353. }
  354. /* Set the Wrap bit on the last descriptor */
  355. tempaddr=(MAC_TX_BD + MAX_TX_DESCR*8+i*8-8);
  356. sep_emac_write(tempaddr,0xe000);
  357. for (i = 0; i < MAX_TX_DESCR; i++)
  358. {
  359. tempaddr=(MAC_TX_BD+i*8);
  360. sep_emac_write(tempaddr,0x0);
  361. tempaddr=(MAC_TX_BD+i*8+4);
  362. sep_emac_write(tempaddr,ESRAM_BASE+i*0x600);
  363. }
  364. return;
  365. }
  366. static rt_err_t rt_dm9161_open(rt_device_t dev, rt_uint16_t oflag)
  367. {
  368. unsigned int dsintr;
  369. enable_mdi();
  370. mask_irq(28);
  371. sep_emac_write(MAC_INTMASK,0x0); //首先屏蔽中断
  372. sepether_start();
  373. /* Enable PHY interrupt */
  374. *(volatile unsigned long*)GPIO_PORTA_DIR |= 0x0080 ; //1 stands for in
  375. *(volatile unsigned long*)GPIO_PORTA_SEL |= 0x0080 ; //for common use
  376. *(volatile unsigned long*)GPIO_PORTA_INCTL |= 0x0080; //中断输入方式
  377. *(volatile unsigned long*)GPIO_PORTA_INTRCTL |= (0x3UL<<14); //中断类型为低电平解发
  378. *(volatile unsigned long*)GPIO_PORTA_INTRCLR |= 0x0080; //清除中断
  379. *(volatile unsigned long*)GPIO_PORTA_INTRCLR = 0x0000; //清除中断
  380. rt_hw_interrupt_install(INTSRC_MAC, rt_dm9161_isr, RT_NULL, "EMAC");
  381. enable_irq(INTSRC_EXINT7);
  382. read_phy(dm9161_device.phy_addr, MII_DSINTR_REG, &dsintr);
  383. dsintr = dsintr & ~0xf00; /* clear bits 8..11 */
  384. write_phy(dm9161_device.phy_addr, MII_DSINTR_REG, dsintr);
  385. update_link_speed(dm9161_device.phy_addr);
  386. /************************************************************************************/
  387. /* Enable MAC interrupts */
  388. sep_emac_write(MAC_INTMASK,0xff); //open中断
  389. sep_emac_write(MAC_INTSRC,0xff); //clear all mac irq
  390. unmask_irq(28);
  391. disable_mdi();
  392. rt_kprintf("SEP4020 ethernet interface open!\n\r");
  393. return RT_EOK;
  394. }
  395. static rt_err_t rt_dm9161_close(rt_device_t dev)
  396. {
  397. rt_kprintf("SEP4020 ethernet interface close!\n\r");
  398. /* Disable Receiver and Transmitter */
  399. disable_mdi();
  400. #warning disable ether;
  401. // INT_ENABLE(28);
  402. /* Disable PHY interrupt */
  403. // disable_phyirq(dev);
  404. /* Disable MAC interrupts */
  405. sep_emac_write(MAC_INTMASK,0); //屏蔽中断
  406. // INT_DISABLE(28);
  407. return RT_EOK;
  408. }
  409. static rt_size_t rt_dm9161_read(rt_device_t dev, rt_off_t pos, void* buffer, rt_size_t size)
  410. {
  411. rt_set_errno(-RT_ENOSYS);
  412. return 0;
  413. }
  414. static rt_size_t rt_dm9161_write (rt_device_t dev, rt_off_t pos, const void* buffer, rt_size_t size)
  415. {
  416. rt_set_errno(-RT_ENOSYS);
  417. return 0;
  418. }
  419. static rt_err_t rt_dm9161_control(rt_device_t dev, int cmd, void *args)
  420. {
  421. return RT_EOK;
  422. }
  423. /* ethernet device interface */
  424. /* transmit packet. */
  425. rt_err_t rt_dm9161_tx( rt_device_t dev, struct pbuf* p)
  426. {
  427. rt_uint8_t i;
  428. rt_uint32_t length = 0;
  429. struct pbuf *q;
  430. unsigned long address;
  431. unsigned long tmp_tx_bd;
  432. /* lock DM9000 device */
  433. // rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  434. /* disable dm9000a interrupt */
  435. #warning SHOULD DISABLE INTEERUPT?
  436. /*Search for available BD*/
  437. for (i = 0;i<MAX_TX_DESCR;)
  438. {
  439. address = MAC_TX_BD + i*8;
  440. tmp_tx_bd = sep_emac_read(address);
  441. if (!(tmp_tx_bd & 0x8000))
  442. {
  443. if (i == (MAX_TX_DESCR-1))
  444. i = 0;
  445. else
  446. i = i+1;
  447. break;
  448. }
  449. if (i == MAX_TX_DESCR-1)
  450. i = 0;
  451. else
  452. i++;
  453. }
  454. q = p;
  455. while (q)
  456. {
  457. rt_memcpy((u8_t*)(ESRAM_BASE + i*0x600 + length),(u8_t*)q->payload,q->len);
  458. length += q->len;
  459. q = q->next;
  460. }
  461. #warning SHOULD NOTICE IT'S LENGTH
  462. length = length << 16;
  463. if (i == MAX_TX_DESCR - 1)
  464. length |= 0xb800;
  465. else
  466. length |= 0x9800;
  467. address = (MAC_TX_BD + i*8);
  468. dm9161_device.tx_index = i;
  469. sep_emac_write(address,length);
  470. //wait for tranfer complete
  471. while(!(sep_emac_read(address)&0x8000));
  472. /* unlock DM9000 device */
  473. // rt_sem_release(&sem_lock);
  474. /* wait ack */
  475. // rt_sem_take(&sem_ack, RT_WAITING_FOREVER);
  476. return RT_EOK;
  477. }
  478. /* reception packet. */
  479. struct pbuf *rt_dm9161_rx(rt_device_t dev)
  480. {
  481. unsigned int temp_rx_bd,address;
  482. rt_uint32_t i = 0;
  483. rt_uint32_t length;
  484. unsigned char *p_recv;
  485. struct pbuf* p = RT_NULL;
  486. /* lock DM9000 device */
  487. rt_sem_take(&sem_lock, RT_WAITING_FOREVER);
  488. while (1)
  489. {
  490. address = MAC_TX_BD + (MAX_TX_DESCR + i) * 8;
  491. temp_rx_bd = sep_emac_read(address);
  492. if (!(temp_rx_bd & 0x8000))
  493. {
  494. length = temp_rx_bd;
  495. length = length >> 16;
  496. p_recv = (unsigned char *)(ESRAM_BASE + (MAX_TX_DESCR + i) * 0x600);
  497. p = pbuf_alloc(PBUF_LINK,length,PBUF_RAM);
  498. if (p != RT_NULL)
  499. {
  500. struct pbuf *q;
  501. rt_int32_t len;
  502. for (q = p; q != RT_NULL; q = q->next)
  503. {
  504. rt_memcpy((rt_uint8_t *)(q->payload),p_recv,q->len);
  505. }
  506. }
  507. else
  508. {
  509. rt_kprintf("Droping %d packet \n",length);
  510. }
  511. if(i == (MAX_RX_DESCR-1))
  512. {
  513. sep_emac_write(address,0xe000);
  514. i = 0;
  515. }
  516. else
  517. {
  518. sep_emac_write(address,0xc000);
  519. i++;
  520. }
  521. }
  522. else
  523. break;
  524. }
  525. rt_sem_release(&sem_lock);
  526. return p;
  527. }
  528. void rt_hw_dm9161_init()
  529. {
  530. rt_sem_init(&sem_ack, "tx_ack", 1, RT_IPC_FLAG_FIFO);
  531. rt_sem_init(&sem_lock, "eth_lock", 1, RT_IPC_FLAG_FIFO);
  532. dm9161_device.type = TYPE_DM9161;
  533. dm9161_device.mode = DM9161_AUTO;
  534. dm9161_device.packet_cnt = 0;
  535. dm9161_device.queue_packet_len = 0;
  536. /*
  537. * SRAM Tx/Rx pointer automatically return to start address,
  538. * Packet Transmitted, Packet Received
  539. */
  540. #warning NOTICE:
  541. //dm9161_device.imr_all = IMR_PAR | IMR_PTM | IMR_PRM;
  542. dm9161_device.dev_addr[0] = 0x01;
  543. dm9161_device.dev_addr[1] = 0x60;
  544. dm9161_device.dev_addr[2] = 0x6E;
  545. dm9161_device.dev_addr[3] = 0x11;
  546. dm9161_device.dev_addr[4] = 0x02;
  547. dm9161_device.dev_addr[5] = 0x0F;
  548. dm9161_device.parent.parent.init = rt_dm9161_init;
  549. dm9161_device.parent.parent.open = rt_dm9161_open;
  550. dm9161_device.parent.parent.close = rt_dm9161_close;
  551. dm9161_device.parent.parent.read = rt_dm9161_read;
  552. dm9161_device.parent.parent.write = rt_dm9161_write;
  553. dm9161_device.parent.parent.control = rt_dm9161_control;
  554. dm9161_device.parent.parent.user_data = RT_NULL;
  555. dm9161_device.parent.eth_rx = rt_dm9161_rx;
  556. dm9161_device.parent.eth_tx = rt_dm9161_tx;
  557. eth_device_init(&(dm9161_device.parent), "e0");
  558. /* instal interrupt */
  559. #warning TODO
  560. //rt_hw_interrupt_install(INTEINT4_7, rt_dm9161_isr, RT_NULL);
  561. //rt_hw_interrupt_umask(INTEINT4_7);
  562. }
  563. void dm9161a(void)
  564. {
  565. }
  566. #ifdef RT_USING_FINSH
  567. #include <finsh.h>
  568. FINSH_FUNCTION_EXPORT(dm9161a, dm9161a register dump);
  569. #endif