nu_qspi.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /**************************************************************************//**
  2. * @file nu_qspi.h
  3. * @version V1.00
  4. * @brief M031 series QSPI driver header file
  5. *
  6. * SPDX-License-Identifier: Apache-2.0
  7. * @copyright (C) 2018 Nuvoton Technology Corp. All rights reserved.
  8. *****************************************************************************/
  9. #ifndef __NU_QSPI_H__
  10. #define __NU_QSPI_H__
  11. #ifdef __cplusplus
  12. extern "C"
  13. {
  14. #endif
  15. /** @addtogroup Standard_Driver Standard Driver
  16. @{
  17. */
  18. /** @addtogroup QSPI_Driver QSPI Driver
  19. @{
  20. */
  21. /** @addtogroup QSPI_EXPORTED_CONSTANTS QSPI Exported Constants
  22. @{
  23. */
  24. #define QSPI_MODE_0 (QSPI_CTL_TXNEG_Msk) /*!< CLKPOL=0; RXNEG=0; TXNEG=1 \hideinitializer */
  25. #define QSPI_MODE_1 (QSPI_CTL_RXNEG_Msk) /*!< CLKPOL=0; RXNEG=1; TXNEG=0 \hideinitializer */
  26. #define QSPI_MODE_2 (QSPI_CTL_CLKPOL_Msk | QSPI_CTL_RXNEG_Msk) /*!< CLKPOL=1; RXNEG=1; TXNEG=0 \hideinitializer */
  27. #define QSPI_MODE_3 (QSPI_CTL_CLKPOL_Msk | QSPI_CTL_TXNEG_Msk) /*!< CLKPOL=1; RXNEG=0; TXNEG=1 \hideinitializer */
  28. #define QSPI_SLAVE (QSPI_CTL_SLAVE_Msk) /*!< Set as slave \hideinitializer */
  29. #define QSPI_MASTER (0x0UL) /*!< Set as master \hideinitializer */
  30. #define QSPI_SS (QSPI_SSCTL_SS_Msk) /*!< Set SS \hideinitializer */
  31. #define QSPI_SS_ACTIVE_HIGH (QSPI_SSCTL_SSACTPOL_Msk) /*!< SS active high \hideinitializer */
  32. #define QSPI_SS_ACTIVE_LOW (0x0UL) /*!< SS active low \hideinitializer */
  33. /* QSPI Interrupt Mask */
  34. #define QSPI_UNIT_INT_MASK (0x001UL) /*!< Unit transfer interrupt mask \hideinitializer */
  35. #define QSPI_SSACT_INT_MASK (0x002UL) /*!< Slave selection signal active interrupt mask \hideinitializer */
  36. #define QSPI_SSINACT_INT_MASK (0x004UL) /*!< Slave selection signal inactive interrupt mask \hideinitializer */
  37. #define QSPI_SLVUR_INT_MASK (0x008UL) /*!< Slave under run interrupt mask \hideinitializer */
  38. #define QSPI_SLVBE_INT_MASK (0x010UL) /*!< Slave bit count error interrupt mask \hideinitializer */
  39. #define QSPI_SLVTO_INT_MASK (0x020UL) /*!< Slave Mode Time-out interrupt mask \hideinitializer */
  40. #define QSPI_TXUF_INT_MASK (0x040UL) /*!< Slave TX underflow interrupt mask \hideinitializer */
  41. #define QSPI_FIFO_TXTH_INT_MASK (0x080UL) /*!< FIFO TX threshold interrupt mask \hideinitializer */
  42. #define QSPI_FIFO_RXTH_INT_MASK (0x100UL) /*!< FIFO RX threshold interrupt mask \hideinitializer */
  43. #define QSPI_FIFO_RXOV_INT_MASK (0x200UL) /*!< FIFO RX overrun interrupt mask \hideinitializer */
  44. #define QSPI_FIFO_RXTO_INT_MASK (0x400UL) /*!< FIFO RX time-out interrupt mask \hideinitializer */
  45. /* QSPI Status Mask */
  46. #define QSPI_BUSY_MASK (0x01UL) /*!< Busy status mask \hideinitializer */
  47. #define QSPI_RX_EMPTY_MASK (0x02UL) /*!< RX empty status mask \hideinitializer */
  48. #define QSPI_RX_FULL_MASK (0x04UL) /*!< RX full status mask \hideinitializer */
  49. #define QSPI_TX_EMPTY_MASK (0x08UL) /*!< TX empty status mask \hideinitializer */
  50. #define QSPI_TX_FULL_MASK (0x10UL) /*!< TX full status mask \hideinitializer */
  51. #define QSPI_TXRX_RESET_MASK (0x20UL) /*!< TX or RX reset status mask \hideinitializer */
  52. #define QSPI_SPIEN_STS_MASK (0x40UL) /*!< SPIEN status mask \hideinitializer */
  53. #define QSPI_SSLINE_STS_MASK (0x80UL) /*!< QSPIx_SS line status mask \hideinitializer */
  54. /*@}*/ /* end of group QSPI_EXPORTED_CONSTANTS */
  55. /** @addtogroup QSPI_EXPORTED_FUNCTIONS QSPI Exported Functions
  56. @{
  57. */
  58. /**
  59. * @brief Clear the unit transfer interrupt flag.
  60. * @param[in] qspi The pointer of the specified QSPI module.
  61. * @return None.
  62. * @details Write 1 to UNITIF bit of QSPI_STATUS register to clear the unit transfer interrupt flag.
  63. * \hideinitializer
  64. */
  65. #define QSPI_CLR_UNIT_TRANS_INT_FLAG(qspi) ((qspi)->STATUS = QSPI_STATUS_UNITIF_Msk)
  66. /**
  67. * @brief Trigger RX PDMA function.
  68. * @param[in] qspi The pointer of the specified QSPI module.
  69. * @return None.
  70. * @details Set RXPDMAEN bit of QSPI_PDMACTL register to enable RX PDMA transfer function.
  71. * \hideinitializer
  72. */
  73. #define QSPI_TRIGGER_RX_PDMA(qspi) ((qspi)->PDMACTL |= QSPI_PDMACTL_RXPDMAEN_Msk)
  74. /**
  75. * @brief Trigger TX PDMA function.
  76. * @param[in] qspi The pointer of the specified QSPI module.
  77. * @return None.
  78. * @details Set TXPDMAEN bit of QSPI_PDMACTL register to enable TX PDMA transfer function.
  79. * \hideinitializer
  80. */
  81. #define QSPI_TRIGGER_TX_PDMA(qspi) ((qspi)->PDMACTL |= QSPI_PDMACTL_TXPDMAEN_Msk)
  82. /**
  83. * @brief Trigger TX and RX PDMA function.
  84. * @param[in] qspi The pointer of the specified QSPI module.
  85. * @return None.
  86. * @details Set TXPDMAEN bit and RXPDMAEN bit of QSPI_PDMACTL register to enable TX and RX PDMA transfer function.
  87. * \hideinitializer
  88. */
  89. #define QSPI_TRIGGER_TX_RX_PDMA(qspi) ((qspi)->PDMACTL |= (QSPI_PDMACTL_TXPDMAEN_Msk | QSPI_PDMACTL_RXPDMAEN_Msk))
  90. /**
  91. * @brief Disable RX PDMA transfer.
  92. * @param[in] qspi The pointer of the specified QSPI module.
  93. * @return None.
  94. * @details Clear RXPDMAEN bit of QSPI_PDMACTL register to disable RX PDMA transfer function.
  95. * \hideinitializer
  96. */
  97. #define QSPI_DISABLE_RX_PDMA(qspi) ( (qspi)->PDMACTL &= ~QSPI_PDMACTL_RXPDMAEN_Msk )
  98. /**
  99. * @brief Disable TX PDMA transfer.
  100. * @param[in] qspi The pointer of the specified QSPI module.
  101. * @return None.
  102. * @details Clear TXPDMAEN bit of QSPI_PDMACTL register to disable TX PDMA transfer function.
  103. * \hideinitializer
  104. */
  105. #define QSPI_DISABLE_TX_PDMA(qspi) ( (qspi)->PDMACTL &= ~QSPI_PDMACTL_TXPDMAEN_Msk )
  106. /**
  107. * @brief Disable TX and RX PDMA transfer.
  108. * @param[in] qspi The pointer of the specified QSPI module.
  109. * @return None.
  110. * @details Clear TXPDMAEN bit and RXPDMAEN bit of QSPI_PDMACTL register to disable TX and RX PDMA transfer function.
  111. * \hideinitializer
  112. */
  113. #define QSPI_DISABLE_TX_RX_PDMA(qspi) ( (qspi)->PDMACTL &= ~(QSPI_PDMACTL_TXPDMAEN_Msk | QSPI_PDMACTL_RXPDMAEN_Msk) )
  114. /**
  115. * @brief Get the count of available data in RX FIFO.
  116. * @param[in] qspi The pointer of the specified QSPI module.
  117. * @return The count of available data in RX FIFO.
  118. * @details Read RXCNT (QSPI_STATUS[27:24]) to get the count of available data in RX FIFO.
  119. * \hideinitializer
  120. */
  121. #define QSPI_GET_RX_FIFO_COUNT(qspi) (((qspi)->STATUS & QSPI_STATUS_RXCNT_Msk) >> QSPI_STATUS_RXCNT_Pos)
  122. /**
  123. * @brief Get the RX FIFO empty flag.
  124. * @param[in] qspi The pointer of the specified QSPI module.
  125. * @retval 0 RX FIFO is not empty.
  126. * @retval 1 RX FIFO is empty.
  127. * @details Read RXEMPTY bit of QSPI_STATUS register to get the RX FIFO empty flag.
  128. * \hideinitializer
  129. */
  130. #define QSPI_GET_RX_FIFO_EMPTY_FLAG(qspi) (((qspi)->STATUS & QSPI_STATUS_RXEMPTY_Msk)>>QSPI_STATUS_RXEMPTY_Pos)
  131. /**
  132. * @brief Get the TX FIFO empty flag.
  133. * @param[in] qspi The pointer of the specified QSPI module.
  134. * @retval 0 TX FIFO is not empty.
  135. * @retval 1 TX FIFO is empty.
  136. * @details Read TXEMPTY bit of QSPI_STATUS register to get the TX FIFO empty flag.
  137. * \hideinitializer
  138. */
  139. #define QSPI_GET_TX_FIFO_EMPTY_FLAG(qspi) (((qspi)->STATUS & QSPI_STATUS_TXEMPTY_Msk)>>QSPI_STATUS_TXEMPTY_Pos)
  140. /**
  141. * @brief Get the TX FIFO full flag.
  142. * @param[in] qspi The pointer of the specified QSPI module.
  143. * @retval 0 TX FIFO is not full.
  144. * @retval 1 TX FIFO is full.
  145. * @details Read TXFULL bit of QSPI_STATUS register to get the TX FIFO full flag.
  146. * \hideinitializer
  147. */
  148. #define QSPI_GET_TX_FIFO_FULL_FLAG(qspi) (((qspi)->STATUS & QSPI_STATUS_TXFULL_Msk)>>QSPI_STATUS_TXFULL_Pos)
  149. /**
  150. * @brief Get the datum read from RX register.
  151. * @param[in] qspi The pointer of the specified QSPI module.
  152. * @return Data in RX register.
  153. * @details Read QSPI_RX register to get the received datum.
  154. * \hideinitializer
  155. */
  156. #define QSPI_READ_RX(qspi) ((qspi)->RX)
  157. /**
  158. * @brief Write datum to TX register.
  159. * @param[in] qspi The pointer of the specified QSPI module.
  160. * @param[in] u32TxData The datum which user attempt to transfer through QSPI bus.
  161. * @return None.
  162. * @details Write u32TxData to QSPI_TX register.
  163. * \hideinitializer
  164. */
  165. #define QSPI_WRITE_TX(qspi, u32TxData) ((qspi)->TX = (u32TxData))
  166. /**
  167. * @brief Set QSPIx_SS pin to high state.
  168. * @param[in] qspi The pointer of the specified QSPI module.
  169. * @return None.
  170. * @details Disable automatic slave selection function and set QSPIx_SS pin to high state.
  171. * \hideinitializer
  172. */
  173. #define QSPI_SET_SS_HIGH(qspi) ((qspi)->SSCTL = ((qspi)->SSCTL & (~QSPI_SSCTL_AUTOSS_Msk)) | (QSPI_SSCTL_SSACTPOL_Msk | QSPI_SSCTL_SS_Msk))
  174. /**
  175. * @brief Set QSPIx_SS pin to low state.
  176. * @param[in] qspi The pointer of the specified QSPI module.
  177. * @return None.
  178. * @details Disable automatic slave selection function and set QSPIx_SS pin to low state.
  179. * \hideinitializer
  180. */
  181. #define QSPI_SET_SS_LOW(qspi) ((qspi)->SSCTL = ((qspi)->SSCTL & (~(QSPI_SSCTL_AUTOSS_Msk | QSPI_SSCTL_SSACTPOL_Msk))) | QSPI_SSCTL_SS_Msk)
  182. /**
  183. * @brief Enable Byte Reorder function.
  184. * @param[in] qspi The pointer of the specified QSPI module.
  185. * @return None.
  186. * @details Enable Byte Reorder function. The suspend interval depends on the setting of SUSPITV (QSPI_CTL[7:4]).
  187. * \hideinitializer
  188. */
  189. #define QSPI_ENABLE_BYTE_REORDER(qspi) ((qspi)->CTL |= QSPI_CTL_REORDER_Msk)
  190. /**
  191. * @brief Disable Byte Reorder function.
  192. * @param[in] qspi The pointer of the specified QSPI module.
  193. * @return None.
  194. * @details Clear REORDER bit field of QSPI_CTL register to disable Byte Reorder function.
  195. * \hideinitializer
  196. */
  197. #define QSPI_DISABLE_BYTE_REORDER(qspi) ((qspi)->CTL &= ~QSPI_CTL_REORDER_Msk)
  198. /**
  199. * @brief Set the length of suspend interval.
  200. * @param[in] qspi The pointer of the specified QSPI module.
  201. * @param[in] u32SuspCycle Decides the length of suspend interval. It could be 0 ~ 15.
  202. * @return None.
  203. * @details Set the length of suspend interval according to u32SuspCycle.
  204. * The length of suspend interval is ((u32SuspCycle + 0.5) * the length of one QSPI bus clock cycle).
  205. * \hideinitializer
  206. */
  207. #define QSPI_SET_SUSPEND_CYCLE(qspi, u32SuspCycle) ((qspi)->CTL = ((qspi)->CTL & ~QSPI_CTL_SUSPITV_Msk) | ((u32SuspCycle) << QSPI_CTL_SUSPITV_Pos))
  208. /**
  209. * @brief Set the QSPI transfer sequence with LSB first.
  210. * @param[in] qspi The pointer of the specified QSPI module.
  211. * @return None.
  212. * @details Set LSB bit of QSPI_CTL register to set the QSPI transfer sequence with LSB first.
  213. * \hideinitializer
  214. */
  215. #define QSPI_SET_LSB_FIRST(qspi) ((qspi)->CTL |= QSPI_CTL_LSB_Msk)
  216. /**
  217. * @brief Set the QSPI transfer sequence with MSB first.
  218. * @param[in] qspi The pointer of the specified QSPI module.
  219. * @return None.
  220. * @details Clear LSB bit of QSPI_CTL register to set the QSPI transfer sequence with MSB first.
  221. * \hideinitializer
  222. */
  223. #define QSPI_SET_MSB_FIRST(qspi) ((qspi)->CTL &= ~QSPI_CTL_LSB_Msk)
  224. /**
  225. * @brief Set the data width of a QSPI transaction.
  226. * @param[in] qspi The pointer of the specified QSPI module.
  227. * @param[in] u32Width The bit width of one transaction.
  228. * @return None.
  229. * @details The data width can be 8 ~ 32 bits.
  230. * \hideinitializer
  231. */
  232. #define QSPI_SET_DATA_WIDTH(qspi, u32Width) ((qspi)->CTL = ((qspi)->CTL & ~QSPI_CTL_DWIDTH_Msk) | (((u32Width)&0x1F) << QSPI_CTL_DWIDTH_Pos))
  233. /**
  234. * @brief Get the QSPI busy state.
  235. * @param[in] qspi The pointer of the specified QSPI module.
  236. * @retval 0 QSPI controller is not busy.
  237. * @retval 1 QSPI controller is busy.
  238. * @details This macro will return the busy state of QSPI controller.
  239. * \hideinitializer
  240. */
  241. #define QSPI_IS_BUSY(qspi) ( ((qspi)->STATUS & QSPI_STATUS_BUSY_Msk)>>QSPI_STATUS_BUSY_Pos )
  242. /**
  243. * @brief Enable QSPI controller.
  244. * @param[in] qspi The pointer of the specified QSPI module.
  245. * @return None.
  246. * @details Set SPIEN (QSPI_CTL[0]) to enable QSPI controller.
  247. * \hideinitializer
  248. */
  249. #define QSPI_ENABLE(qspi) ((qspi)->CTL |= QSPI_CTL_SPIEN_Msk)
  250. /**
  251. * @brief Disable QSPI controller.
  252. * @param[in] qspi The pointer of the specified QSPI module.
  253. * @return None.
  254. * @details Clear SPIEN (QSPI_CTL[0]) to disable QSPI controller.
  255. * \hideinitializer
  256. */
  257. #define QSPI_DISABLE(qspi) ((qspi)->CTL &= ~QSPI_CTL_SPIEN_Msk)
  258. /**
  259. * @brief Disable 2-bit Transfer mode.
  260. * @param[in] qspi The pointer of the specified QSPI module.
  261. * @return None.
  262. * @details Clear TWOBIT bit of QSPI_CTL register to disable 2-bit Transfer mode.
  263. * \hideinitializer
  264. */
  265. #define QSPI_DISABLE_2BIT_MODE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_TWOBIT_Msk )
  266. /**
  267. * @brief Enable 2-bit Transfer mode.
  268. * @param[in] qspi The pointer of the specified QSPI module.
  269. * @return None.
  270. * @details Set TWOBIT bit of QSPI_CTL register to enable 2-bit Transfer mode.
  271. * \hideinitializer
  272. */
  273. #define QSPI_ENABLE_2BIT_MODE(qspi) ( (qspi)->CTL |= QSPI_CTL_TWOBIT_Msk )
  274. /**
  275. * @brief Disable Slave 3-wire mode.
  276. * @param[in] qspi The pointer of the specified QSPI module.
  277. * @return None.
  278. * @details Clear SLV3WIRE bit of QSPI_SSCTL register to disable Slave 3-wire mode.
  279. * \hideinitializer
  280. */
  281. #define QSPI_DISABLE_3WIRE_MODE(qspi) ( (qspi)->SSCTL &= ~QSPI_SSCTL_SLV3WIRE_Msk )
  282. /**
  283. * @brief Enable Slave 3-wire mode.
  284. * @param[in] qspi The pointer of the specified QSPI module.
  285. * @return None.
  286. * @details Set SLV3WIRE bit of QSPI_SSCTL register to enable Slave 3-wire mode.
  287. * \hideinitializer
  288. */
  289. #define QSPI_ENABLE_3WIRE_MODE(qspi) ( (qspi)->SSCTL |= QSPI_SSCTL_SLV3WIRE_Msk )
  290. /**
  291. * @brief Disable QSPI Dual IO function.
  292. * @param[in] qspi is the base address of QSPI module.
  293. * @return none
  294. * \hideinitializer
  295. */
  296. #define QSPI_DISABLE_DUAL_MODE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_DUALIOEN_Msk )
  297. /**
  298. * @brief Enable Dual IO function and set QSPI Dual IO direction to input.
  299. * @param[in] qspi is the base address of QSPI module.
  300. * @return none
  301. * \hideinitializer
  302. */
  303. #define QSPI_ENABLE_DUAL_INPUT_MODE(qspi) ( (qspi)->CTL = ((qspi)->CTL & ~QSPI_CTL_DATDIR_Msk) | QSPI_CTL_DUALIOEN_Msk )
  304. /**
  305. * @brief Enable Dual IO function and set QSPI Dual IO direction to output.
  306. * @param[in] qspi is the base address of QSPI module.
  307. * @return none
  308. * \hideinitializer
  309. */
  310. #define QSPI_ENABLE_DUAL_OUTPUT_MODE(qspi) ( (qspi)->CTL |= QSPI_CTL_DATDIR_Msk | QSPI_CTL_DUALIOEN_Msk )
  311. /**
  312. * @brief Disable QSPI Quad IO function.
  313. * @param[in] qspi is the base address of QSPI module.
  314. * @return none
  315. * \hideinitializer
  316. */
  317. #define QSPI_DISABLE_QUAD_MODE(qspi) ( (qspi)->CTL &= ~QSPI_CTL_QUADIOEN_Msk )
  318. /**
  319. * @brief Set QSPI Quad IO direction to input.
  320. * @param[in] qspi is the base address of QSPI module.
  321. * @return none
  322. * \hideinitializer
  323. */
  324. #define QSPI_ENABLE_QUAD_INPUT_MODE(qspi) ( (qspi)->CTL = ((qspi)->CTL & ~QSPI_CTL_DATDIR_Msk) | QSPI_CTL_QUADIOEN_Msk )
  325. /**
  326. * @brief Set QSPI Quad IO direction to output.
  327. * @param[in] qspi is the base address of QSPI module.
  328. * @return none
  329. * \hideinitializer
  330. */
  331. #define QSPI_ENABLE_QUAD_OUTPUT_MODE(qspi) ( (qspi)->CTL |= QSPI_CTL_DATDIR_Msk | QSPI_CTL_QUADIOEN_Msk )
  332. /* Function prototype declaration */
  333. uint32_t QSPI_Open(QSPI_T *qspi, uint32_t u32MasterSlave, uint32_t u32QSPIMode, uint32_t u32DataWidth, uint32_t u32BusClock);
  334. void QSPI_Close(QSPI_T *qspi);
  335. void QSPI_ClearRxFIFO(QSPI_T *qspi);
  336. void QSPI_ClearTxFIFO(QSPI_T *qspi);
  337. void QSPI_DisableAutoSS(QSPI_T *qspi);
  338. void QSPI_EnableAutoSS(QSPI_T *qspi, uint32_t u32SSPinMask, uint32_t u32ActiveLevel);
  339. uint32_t QSPI_SetBusClock(QSPI_T *qspi, uint32_t u32BusClock);
  340. void QSPI_SetFIFO(QSPI_T *qspi, uint32_t u32TxThreshold, uint32_t u32RxThreshold);
  341. uint32_t QSPI_GetBusClock(QSPI_T *qspi);
  342. void QSPI_EnableInt(QSPI_T *qspi, uint32_t u32Mask);
  343. void QSPI_DisableInt(QSPI_T *qspi, uint32_t u32Mask);
  344. uint32_t QSPI_GetIntFlag(QSPI_T *qspi, uint32_t u32Mask);
  345. void QSPI_ClearIntFlag(QSPI_T *qspi, uint32_t u32Mask);
  346. uint32_t QSPI_GetStatus(QSPI_T *qspi, uint32_t u32Mask);
  347. /*@}*/ /* end of group QSPI_EXPORTED_FUNCTIONS */
  348. /*@}*/ /* end of group QSPI_Driver */
  349. /*@}*/ /* end of group Standard_Driver */
  350. #ifdef __cplusplus
  351. }
  352. #endif
  353. #endif /* __NU_QSPI_H__ */
  354. /*** (C) COPYRIGHT 2018 Nuvoton Technology Corp. ***/