drv_i2c.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /**************************************************************************//**
  2. *
  3. * @copyright (C) 2020 Nuvoton Technology Corp. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: Apache-2.0
  6. *
  7. * Change Logs:
  8. * Date Author Notes
  9. * 2021-1-13 klcheng First version
  10. ******************************************************************************/
  11. #include <rtconfig.h>
  12. #ifdef BSP_USING_I2C
  13. #include <rtdevice.h>
  14. #include "NuMicro.h"
  15. /* Private define ---------------------------------------------------------------*/
  16. #define LOG_TAG "drv.i2c"
  17. #define DBG_ENABLE
  18. #define DBG_SECTION_NAME "drv.i2c"
  19. #define DBG_LEVEL DBG_ERROR
  20. #define DBG_COLOR
  21. #include <rtdbg.h>
  22. const rt_uint32_t u32I2C_MASTER_STATUS_START = 0x08UL;
  23. const rt_uint32_t u32I2C_MASTER_STATUS_REPEAT_START = 0x10UL;
  24. const rt_uint32_t u32I2C_MASTER_STATUS_TRANSMIT_ADDRESS_ACK = 0x18UL;
  25. const rt_uint32_t u32I2C_MASTER_STATUS_TRANSMIT_ADDRESS_NACK = 0x20UL;
  26. const rt_uint32_t u32I2C_MASTER_STATUS_TRANSMIT_DATA_ACK = 0x28UL;
  27. const rt_uint32_t u32I2C_MASTER_STATUS_TRANSMIT_DATA_NACK = 0x30UL;
  28. const rt_uint32_t u32I2C_MASTER_STATUS_ARBITRATION_LOST = 0x38UL;
  29. const rt_uint32_t u32I2C_MASTER_STATUS_RECEIVE_ADDRESS_ACK = 0x40UL;
  30. const rt_uint32_t u32I2C_MASTER_STATUS_RECEIVE_ADDRESS_NACK = 0x48UL;
  31. const rt_uint32_t u32I2C_MASTER_STATUS_RECEIVE_DATA_ACK = 0x50UL;
  32. const rt_uint32_t u32I2C_MASTER_STATUS_RECEIVE_DATA_NACK = 0x58UL;
  33. const rt_uint32_t u32I2C_MASTER_STATUS_BUS_ERROR = 0x00UL;
  34. const rt_uint32_t u32I2C_MASTER_STATUS_BUS_RELEASED = 0xF8UL;
  35. /* Private typedef --------------------------------------------------------------*/
  36. typedef struct _nu_i2c_bus
  37. {
  38. struct rt_i2c_bus_device parent;
  39. I2C_T *I2C;
  40. struct rt_i2c_msg *msg;
  41. char *device_name;
  42. } nu_i2c_bus_t;
  43. /* Private variables ------------------------------------------------------------*/
  44. #ifdef BSP_USING_I2C0
  45. #define I2C0BUS_NAME "i2c0"
  46. static nu_i2c_bus_t nu_i2c0 =
  47. {
  48. .I2C = I2C0,
  49. .device_name = I2C0BUS_NAME,
  50. };
  51. #endif /* BSP_USING_I2C0 */
  52. #ifdef BSP_USING_I2C1
  53. #define I2C1BUS_NAME "i2c1"
  54. static nu_i2c_bus_t nu_i2c1 =
  55. {
  56. .I2C = I2C1,
  57. .device_name = I2C1BUS_NAME,
  58. };
  59. #endif /* BSP_USING_I2C1 */
  60. /* Private functions ------------------------------------------------------------*/
  61. #if (defined(BSP_USING_I2C0) || defined(BSP_USING_I2C1))
  62. static rt_size_t nu_i2c_mst_xfer(struct rt_i2c_bus_device *bus,
  63. struct rt_i2c_msg msgs[],
  64. rt_uint32_t num);
  65. static rt_err_t nu_i2c_bus_control(struct rt_i2c_bus_device *bus,
  66. rt_uint32_t u32Cmd,
  67. rt_uint32_t u32Value);
  68. static const struct rt_i2c_bus_device_ops nu_i2c_ops =
  69. {
  70. .master_xfer = nu_i2c_mst_xfer,
  71. .slave_xfer = NULL,
  72. .i2c_bus_control = nu_i2c_bus_control
  73. };
  74. static rt_err_t nu_i2c_bus_control(struct rt_i2c_bus_device *bus, rt_uint32_t u32Cmd, rt_uint32_t u32Value)
  75. {
  76. nu_i2c_bus_t *nu_i2c;
  77. RT_ASSERT(bus != RT_NULL);
  78. nu_i2c = (nu_i2c_bus_t *) bus;
  79. switch (u32Cmd)
  80. {
  81. case RT_I2C_DEV_CTRL_CLK:
  82. I2C_SetBusClockFreq(nu_i2c->I2C, u32Value);
  83. break;
  84. default:
  85. return -RT_EIO;
  86. }
  87. return RT_EOK;
  88. }
  89. static inline rt_err_t nu_i2c_wait_ready_with_timeout(nu_i2c_bus_t *bus)
  90. {
  91. rt_tick_t start = rt_tick_get();
  92. while (!(bus->I2C->CTL0 & I2C_CTL0_SI_Msk))
  93. {
  94. if ((rt_tick_get() - start) > bus->parent.timeout)
  95. {
  96. LOG_E("\ni2c: timeout!\n");
  97. return -RT_ETIMEOUT;
  98. }
  99. }
  100. return RT_EOK;
  101. }
  102. static inline rt_err_t nu_i2c_send_data(nu_i2c_bus_t *nu_i2c, rt_uint8_t data)
  103. {
  104. I2C_SET_DATA(nu_i2c->I2C, data);
  105. I2C_SET_CONTROL_REG(nu_i2c->I2C, I2C_CTL_SI);
  106. return nu_i2c_wait_ready_with_timeout(nu_i2c);
  107. }
  108. static rt_err_t nu_i2c_send_address(nu_i2c_bus_t *nu_i2c,
  109. struct rt_i2c_msg *msg)
  110. {
  111. rt_uint16_t flags = msg->flags;
  112. rt_uint16_t ignore_nack = msg->flags & RT_I2C_IGNORE_NACK;
  113. rt_uint8_t addr1;
  114. rt_err_t ret;
  115. if (flags & RT_I2C_ADDR_10BIT)
  116. {
  117. LOG_E("do not supprot i2c 10-bit address mode\n");
  118. return -RT_EIO;
  119. }
  120. else
  121. {
  122. /* 7-bit addr */
  123. addr1 = msg->addr << 1;
  124. if (flags & RT_I2C_RD)
  125. addr1 |= 1;
  126. /* Send device address */
  127. ret = nu_i2c_send_data(nu_i2c, addr1); /* Send Address */
  128. if (ret != RT_EOK) /* for timeout condition */
  129. return -RT_EIO;
  130. if ((I2C_GET_STATUS(nu_i2c->I2C)
  131. != ((flags & RT_I2C_RD) ? u32I2C_MASTER_STATUS_RECEIVE_ADDRESS_ACK : u32I2C_MASTER_STATUS_TRANSMIT_ADDRESS_ACK))
  132. && !ignore_nack)
  133. {
  134. LOG_E("sending address failed\n");
  135. return -RT_EIO;
  136. }
  137. }
  138. return RT_EOK;
  139. }
  140. static rt_size_t nu_i2c_mst_xfer(struct rt_i2c_bus_device *bus,
  141. struct rt_i2c_msg msgs[],
  142. rt_uint32_t num)
  143. {
  144. struct rt_i2c_msg *msg;
  145. nu_i2c_bus_t *nu_i2c;
  146. rt_size_t i;
  147. rt_uint32_t cnt_data;
  148. rt_uint16_t ignore_nack;
  149. rt_err_t ret;
  150. RT_ASSERT(bus != RT_NULL);
  151. nu_i2c = (nu_i2c_bus_t *) bus;
  152. nu_i2c->msg = msgs;
  153. nu_i2c->I2C->CTL0 |= I2C_CTL0_STA_Msk | I2C_CTL0_SI_Msk;
  154. ret = nu_i2c_wait_ready_with_timeout(nu_i2c);
  155. if (ret != RT_EOK) /* for timeout condition */
  156. {
  157. rt_set_errno(-RT_ETIMEOUT);
  158. return 0;
  159. }
  160. if (I2C_GET_STATUS(nu_i2c->I2C) != u32I2C_MASTER_STATUS_START)
  161. {
  162. i = 0;
  163. LOG_E("Send START Failed");
  164. return i;
  165. }
  166. for (i = 0; i < num; i++)
  167. {
  168. msg = &msgs[i];
  169. ignore_nack = msg->flags & RT_I2C_IGNORE_NACK;
  170. if (!(msg->flags & RT_I2C_NO_START))
  171. {
  172. if (i)
  173. {
  174. I2C_SET_CONTROL_REG(nu_i2c->I2C, I2C_CTL_STA_SI);
  175. ret = nu_i2c_wait_ready_with_timeout(nu_i2c);
  176. if (ret != RT_EOK) /* for timeout condition */
  177. break;
  178. if (I2C_GET_STATUS(nu_i2c->I2C) != u32I2C_MASTER_STATUS_REPEAT_START)
  179. {
  180. i = 0;
  181. LOG_E("Send repeat START Fail");
  182. break;
  183. }
  184. }
  185. if ((RT_EOK != nu_i2c_send_address(nu_i2c, msg))
  186. && !ignore_nack)
  187. {
  188. i = 0;
  189. LOG_E("Send Address Fail");
  190. break;
  191. }
  192. }
  193. if (nu_i2c->msg[i].flags & RT_I2C_RD) /* Receive Bytes */
  194. {
  195. rt_uint32_t do_rd_nack = (i == (num - 1));
  196. for (cnt_data = 0 ; cnt_data < (nu_i2c->msg[i].len) ; cnt_data++)
  197. {
  198. do_rd_nack += (cnt_data == (nu_i2c->msg[i].len - 1)); /* NACK after last byte for hardware setting */
  199. if (do_rd_nack == 2)
  200. {
  201. I2C_SET_CONTROL_REG(nu_i2c->I2C, I2C_CTL_SI);
  202. }
  203. else
  204. {
  205. I2C_SET_CONTROL_REG(nu_i2c->I2C, I2C_CTL_SI_AA);
  206. }
  207. ret = nu_i2c_wait_ready_with_timeout(nu_i2c);
  208. if (ret != RT_EOK) /* for timeout condition */
  209. break;
  210. if (nu_i2c->I2C->CTL0 & I2C_CTL_AA)
  211. {
  212. if (I2C_GET_STATUS(nu_i2c->I2C) != u32I2C_MASTER_STATUS_RECEIVE_DATA_ACK)
  213. {
  214. i = 0;
  215. break;
  216. }
  217. }
  218. else
  219. {
  220. if (I2C_GET_STATUS(nu_i2c->I2C) != u32I2C_MASTER_STATUS_RECEIVE_DATA_NACK)
  221. {
  222. i = 0;
  223. break;
  224. }
  225. }
  226. nu_i2c->msg[i].buf[cnt_data] = nu_i2c->I2C->DAT;
  227. }
  228. }
  229. else /* Send Bytes */
  230. {
  231. for (cnt_data = 0 ; cnt_data < (nu_i2c->msg[i].len) ; cnt_data++)
  232. {
  233. /* Send register number and MSB of data */
  234. ret = nu_i2c_send_data(nu_i2c, (uint8_t)(nu_i2c->msg[i].buf[cnt_data]));
  235. if (ret != RT_EOK) /* for timeout condition */
  236. break;
  237. if (I2C_GET_STATUS(nu_i2c->I2C) != u32I2C_MASTER_STATUS_TRANSMIT_DATA_ACK
  238. && !ignore_nack
  239. ) /* Send aata and get Ack */
  240. {
  241. i = 0;
  242. break;
  243. }
  244. }
  245. }
  246. }
  247. I2C_STOP(nu_i2c->I2C);
  248. RT_ASSERT(I2C_GET_STATUS(nu_i2c->I2C) == u32I2C_MASTER_STATUS_BUS_RELEASED);
  249. if (I2C_GET_STATUS(nu_i2c->I2C) != u32I2C_MASTER_STATUS_BUS_RELEASED)
  250. {
  251. i = 0;
  252. }
  253. nu_i2c->msg = RT_NULL;
  254. nu_i2c->I2C->CTL1 = 0; /*clear all sub modes like 10 bit mode*/
  255. return i;
  256. }
  257. #endif
  258. /* Public functions -------------------------------------------------------------*/
  259. int rt_hw_i2c_init(void)
  260. {
  261. rt_err_t ret = RT_ERROR;
  262. SYS_UnlockReg();
  263. #if defined(BSP_USING_I2C0)
  264. I2C_Close(nu_i2c0.I2C);
  265. I2C_Open(nu_i2c0.I2C, 100000);
  266. nu_i2c0.parent.ops = &nu_i2c_ops;
  267. ret = rt_i2c_bus_device_register(&nu_i2c0.parent, nu_i2c0.device_name);
  268. RT_ASSERT(RT_EOK == ret);
  269. #endif /* BSP_USING_I2C0 */
  270. #if defined(BSP_USING_I2C1)
  271. I2C_Close(nu_i2c1.I2C);
  272. I2C_Open(nu_i2c1.I2C, 100000);
  273. nu_i2c1.parent.ops = &nu_i2c_ops;
  274. ret = rt_i2c_bus_device_register(&nu_i2c1.parent, nu_i2c1.device_name);
  275. RT_ASSERT(RT_EOK == ret);
  276. #endif /* BSP_USING_I2C1 */
  277. SYS_LockReg();
  278. return ret;
  279. }
  280. INIT_DEVICE_EXPORT(rt_hw_i2c_init);
  281. #endif /* BSP_USING_I2C */