realview.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. #ifndef __AM33XX_H__
  2. #define __AM33XX_H__
  3. #define __REG32(x) (*((volatile unsigned int *)(x)))
  4. #define __REG16(x) (*((volatile unsigned short *)(x)))
  5. /*
  6. * Peripheral memory map
  7. * Address range Size Description
  8. * 0xE000_0000-0xFFFF_FFFF 512MB External AXI between daughterboards
  9. * 0xA000_0000-0xDFFF_FFFF 1GB Daughterboard, private
  10. * 0x8000_0000-0x9FFF_FFFF 512MB Local DDR2
  11. * 0x8000_0000-0x81FF_FFFF 64MB Remappable memory location
  12. * 0x6000_0000-0x7FFF_FFFF 512MB Local DDR2 lower
  13. * 0x5C00-0000-0x5FFF_FFFF 64MB Reserved
  14. * 0x4000_0000-0x5BFF_FFFF 448MB Motherboard peripherals, typically, memory devices
  15. * 0x2000_0000-0x3FFF_FFFF 512MB Reserved
  16. * 0x1002_0000-0x1FFF_FFFF ~256MB Daughterboard, private
  17. * 0x1000_0000-0x1001_FFFF 128KB Motherboard peripherals, CS7
  18. * 0x0000_0000-0x0FFF_FFFF 64MB Remappable memory section
  19. */
  20. /*
  21. * Peripheral addresses
  22. */
  23. #define REALVIEW_UART0_BASE 0x10009000 /* UART 0 */
  24. #define REALVIEW_UART1_BASE 0x1000A000 /* UART 1 */
  25. #define REALVIEW_UART2_BASE 0x1000B000 /* UART 2 */
  26. #define REALVIEW_UART3_BASE 0x1000C000 /* UART 3 */
  27. #define REALVIEW_SSP_BASE 0x1000D000 /* Synchronous Serial Port */
  28. #define REALVIEW_WATCHDOG0_BASE 0x1000F000 /* Watchdog 0 */
  29. #define REALVIEW_WATCHDOG_BASE 0x10010000 /* watchdog interface */
  30. #define REALVIEW_TIMER0_1_BASE 0x10011000 /* Timer 0 and 1 */
  31. #define REALVIEW_TIMER2_3_BASE 0x10012000 /* Timer 2 and 3 */
  32. #define REALVIEW_GPIO0_BASE 0x10013000 /* GPIO port 0 */
  33. #define REALVIEW_RTC_BASE 0x10017000 /* Real Time Clock */
  34. #define REALVIEW_TIMER4_5_BASE 0x10018000 /* Timer 4/5 */
  35. #define REALVIEW_TIMER6_7_BASE 0x10019000 /* Timer 6/7 */
  36. #define REALVIEW_SCTL_BASE 0x1001A000 /* System Controller */
  37. #define REALVIEW_CLCD_BASE 0x10020000 /* CLCD */
  38. #define REALVIEW_ONB_SRAM_BASE 0x10060000 /* On-board SRAM */
  39. #define REALVIEW_DMC_BASE 0x100E0000 /* DMC configuration */
  40. #define REALVIEW_SMC_BASE 0x100E1000 /* SMC configuration */
  41. #define REALVIEW_CAN_BASE 0x100E2000 /* CAN bus */
  42. #define REALVIEW_GIC_CPU_BASE 0x1E000100 /* Generic interrupt controller CPU interface */
  43. #define REALVIEW_GIC_DIST_BASE 0x1E001000 /* Generic interrupt controller distributor */
  44. #define REALVIEW_FLASH0_BASE 0x40000000
  45. #define REALVIEW_FLASH0_SIZE SZ_64M
  46. #define REALVIEW_FLASH1_BASE 0x44000000
  47. #define REALVIEW_FLASH1_SIZE SZ_64M
  48. #define REALVIEW_ETH_BASE 0x4E000000 /* Ethernet */
  49. #define REALVIEW_USB_BASE 0x4F000000 /* USB */
  50. #define REALVIEW_LT_BASE 0xC0000000 /* Logic Tile expansion */
  51. #define REALVIEW_SDRAM6_BASE 0x60000000 /* SDRAM bank 6 256MB */
  52. #define REALVIEW_SDRAM7_BASE 0x80000000 /* SDRAM bank 7 256MB */
  53. #define REALVIEW_SYS_PLD_CTRL1 0x74
  54. /*
  55. * PCI regions
  56. */
  57. #define REALVIEW_PCI_BASE 0x90040000 /* PCI-X Unit base */
  58. #define REALVIEW_PCI_IO_BASE 0x90050000 /* IO Region on AHB */
  59. #define REALVIEW_PCI_MEM_BASE 0xA0000000 /* MEM Region on AHB */
  60. #define REALVIEW_PCI_BASE_SIZE 0x10000 /* 16 Kb */
  61. #define REALVIEW_PCI_IO_SIZE 0x1000 /* 4 Kb */
  62. #define REALVIEW_PCI_MEM_SIZE 0x20000000 /* 512 MB */
  63. /*
  64. * Memory definitions
  65. */
  66. #define REALVIEW_BOOT_ROM_LO 0x30000000 /* DoC Base (64Mb)... */
  67. #define REALVIEW_BOOT_ROM_HI 0x30000000
  68. #define REALVIEW_BOOT_ROM_BASE REALVIEW_BOOT_ROM_HI /* Normal position */
  69. #define REALVIEW_BOOT_ROM_SIZE SZ_64M
  70. #define REALVIEW_SSRAM_BASE /* REALVIEW_SSMC_BASE ? */
  71. #define REALVIEW_SSRAM_SIZE SZ_2M
  72. /*
  73. * SDRAM
  74. */
  75. #define REALVIEW_SDRAM_BASE 0x00000000
  76. /*
  77. * Logic expansion modules
  78. *
  79. */
  80. #define IRQ_PBA8_GIC_START 32
  81. /*
  82. * PB-A8 on-board gic irq sources
  83. */
  84. #define IRQ_PBA8_WATCHDOG (IRQ_PBA8_GIC_START + 0) /* Watchdog timer */
  85. #define IRQ_PBA8_SOFT (IRQ_PBA8_GIC_START + 1) /* Software interrupt */
  86. #define IRQ_PBA8_COMMRx (IRQ_PBA8_GIC_START + 2) /* Debug Comm Rx interrupt */
  87. #define IRQ_PBA8_COMMTx (IRQ_PBA8_GIC_START + 3) /* Debug Comm Tx interrupt */
  88. #define IRQ_PBA8_TIMER0_1 (IRQ_PBA8_GIC_START + 2) /* Timer 0/1 (default timer) */
  89. #define IRQ_PBA8_TIMER2_3 (IRQ_PBA8_GIC_START + 3) /* Timer 2/3 */
  90. #define IRQ_PBA8_GPIO0 (IRQ_PBA8_GIC_START + 6) /* GPIO 0 */
  91. #define IRQ_PBA8_GPIO1 (IRQ_PBA8_GIC_START + 7) /* GPIO 1 */
  92. #define IRQ_PBA8_GPIO2 (IRQ_PBA8_GIC_START + 8) /* GPIO 2 */
  93. /* 9 reserved */
  94. #define IRQ_PBA8_RTC (IRQ_PBA8_GIC_START + 4) /* Real Time Clock */
  95. #define IRQ_PBA8_SSP (IRQ_PBA8_GIC_START + 11) /* Synchronous Serial Port */
  96. #define IRQ_PBA8_UART0 (IRQ_PBA8_GIC_START + 5) /* UART 0 on development chip */
  97. #define IRQ_PBA8_UART1 (IRQ_PBA8_GIC_START + 6) /* UART 1 on development chip */
  98. #define IRQ_PBA8_UART2 (IRQ_PBA8_GIC_START + 7) /* UART 2 on development chip */
  99. #define IRQ_PBA8_UART3 (IRQ_PBA8_GIC_START + 8) /* UART 3 on development chip */
  100. #define IRQ_PBA8_SCI (IRQ_PBA8_GIC_START + 16) /* Smart Card Interface */
  101. #define IRQ_PBA8_MMCI0A (IRQ_PBA8_GIC_START + 17) /* Multimedia Card 0A */
  102. #define IRQ_PBA8_MMCI0B (IRQ_PBA8_GIC_START + 18) /* Multimedia Card 0B */
  103. #define IRQ_PBA8_AACI (IRQ_PBA8_GIC_START + 19) /* Audio Codec */
  104. #define IRQ_PBA8_KMI0 (IRQ_PBA8_GIC_START + 20) /* Keyboard/Mouse port 0 */
  105. #define IRQ_PBA8_KMI1 (IRQ_PBA8_GIC_START + 21) /* Keyboard/Mouse port 1 */
  106. #define IRQ_PBA8_CHARLCD (IRQ_PBA8_GIC_START + 22) /* Character LCD */
  107. #define IRQ_PBA8_CLCD (IRQ_PBA8_GIC_START + 23) /* CLCD controller */
  108. #define IRQ_PBA8_DMAC (IRQ_PBA8_GIC_START + 24) /* DMA controller */
  109. #define IRQ_PBA8_PWRFAIL (IRQ_PBA8_GIC_START + 25) /* Power failure */
  110. #define IRQ_PBA8_PISMO (IRQ_PBA8_GIC_START + 26) /* PISMO interface */
  111. #define IRQ_PBA8_DoC (IRQ_PBA8_GIC_START + 27) /* Disk on Chip memory controller */
  112. #define IRQ_PBA8_ETH (IRQ_PBA8_GIC_START + 28) /* Ethernet controller */
  113. #define IRQ_PBA8_USB (IRQ_PBA8_GIC_START + 29) /* USB controller */
  114. #define IRQ_PBA8_TSPEN (IRQ_PBA8_GIC_START + 30) /* Touchscreen pen */
  115. #define IRQ_PBA8_TSKPAD (IRQ_PBA8_GIC_START + 31) /* Touchscreen keypad */
  116. #define IRQ_PBA8_PMU (IRQ_PBA8_GIC_START + 47) /* Cortex-A8 PMU */
  117. /* ... */
  118. #define IRQ_PBA8_PCI0 (IRQ_PBA8_GIC_START + 50)
  119. #define IRQ_PBA8_PCI1 (IRQ_PBA8_GIC_START + 51)
  120. #define IRQ_PBA8_PCI2 (IRQ_PBA8_GIC_START + 52)
  121. #define IRQ_PBA8_PCI3 (IRQ_PBA8_GIC_START + 53)
  122. #define IRQ_PBA8_SMC -1
  123. #define IRQ_PBA8_SCTL -1
  124. #define NR_GIC_PBA8 1
  125. /*
  126. * Only define NR_IRQS if less than NR_IRQS_PBA8
  127. */
  128. #define NR_IRQS_PBA8 (IRQ_PBA8_GIC_START + 64)
  129. /* ------------------------------------------------------------------------
  130. * RealView Registers
  131. * ------------------------------------------------------------------------
  132. *
  133. */
  134. #define REALVIEW_SYS_ID_OFFSET 0x00
  135. #define REALVIEW_SYS_SW_OFFSET 0x04
  136. #define REALVIEW_SYS_LED_OFFSET 0x08
  137. #define REALVIEW_SYS_OSC0_OFFSET 0x0C
  138. #define REALVIEW_SYS_OSC1_OFFSET 0x10
  139. #define REALVIEW_SYS_OSC2_OFFSET 0x14
  140. #define REALVIEW_SYS_OSC3_OFFSET 0x18
  141. #define REALVIEW_SYS_OSC4_OFFSET 0x1C /* OSC1 for RealView/AB */
  142. #define REALVIEW_SYS_LOCK_OFFSET 0x20
  143. #define REALVIEW_SYS_100HZ_OFFSET 0x24
  144. #define REALVIEW_SYS_CFGDATA1_OFFSET 0x28
  145. #define REALVIEW_SYS_CFGDATA2_OFFSET 0x2C
  146. #define REALVIEW_SYS_FLAGS_OFFSET 0x30
  147. #define REALVIEW_SYS_FLAGSSET_OFFSET 0x30
  148. #define REALVIEW_SYS_FLAGSCLR_OFFSET 0x34
  149. #define REALVIEW_SYS_NVFLAGS_OFFSET 0x38
  150. #define REALVIEW_SYS_NVFLAGSSET_OFFSET 0x38
  151. #define REALVIEW_SYS_NVFLAGSCLR_OFFSET 0x3C
  152. #define REALVIEW_SYS_RESETCTL_OFFSET 0x40
  153. #define REALVIEW_SYS_PCICTL_OFFSET 0x44
  154. #define REALVIEW_SYS_MCI_OFFSET 0x48
  155. #define REALVIEW_SYS_FLASH_OFFSET 0x4C
  156. #define REALVIEW_SYS_CLCD_OFFSET 0x50
  157. #define REALVIEW_SYS_CLCDSER_OFFSET 0x54
  158. #define REALVIEW_SYS_BOOTCS_OFFSET 0x58
  159. #define REALVIEW_SYS_24MHz_OFFSET 0x5C
  160. #define REALVIEW_SYS_MISC_OFFSET 0x60
  161. #define REALVIEW_SYS_IOSEL_OFFSET 0x70
  162. #define REALVIEW_SYS_PROCID_OFFSET 0x84
  163. #define REALVIEW_SYS_TEST_OSC0_OFFSET 0xC0
  164. #define REALVIEW_SYS_TEST_OSC1_OFFSET 0xC4
  165. #define REALVIEW_SYS_TEST_OSC2_OFFSET 0xC8
  166. #define REALVIEW_SYS_TEST_OSC3_OFFSET 0xCC
  167. #define REALVIEW_SYS_TEST_OSC4_OFFSET 0xD0
  168. #define REALVIEW_SYS_BASE 0x10000000
  169. #define REALVIEW_SYS_ID (REALVIEW_SYS_BASE + REALVIEW_SYS_ID_OFFSET)
  170. #define REALVIEW_SYS_SW (REALVIEW_SYS_BASE + REALVIEW_SYS_SW_OFFSET)
  171. #define REALVIEW_SYS_LED (REALVIEW_SYS_BASE + REALVIEW_SYS_LED_OFFSET)
  172. #define REALVIEW_SYS_OSC0 (REALVIEW_SYS_BASE + REALVIEW_SYS_OSC0_OFFSET)
  173. #define REALVIEW_SYS_OSC1 (REALVIEW_SYS_BASE + REALVIEW_SYS_OSC1_OFFSET)
  174. #define REALVIEW_SYS_LOCK (REALVIEW_SYS_BASE + REALVIEW_SYS_LOCK_OFFSET)
  175. #define REALVIEW_SYS_100HZ (REALVIEW_SYS_BASE + REALVIEW_SYS_100HZ_OFFSET)
  176. #define REALVIEW_SYS_CFGDATA1 (REALVIEW_SYS_BASE + REALVIEW_SYS_CFGDATA1_OFFSET)
  177. #define REALVIEW_SYS_CFGDATA2 (REALVIEW_SYS_BASE + REALVIEW_SYS_CFGDATA2_OFFSET)
  178. #define REALVIEW_SYS_FLAGS (REALVIEW_SYS_BASE + REALVIEW_SYS_FLAGS_OFFSET)
  179. #define REALVIEW_SYS_FLAGSSET (REALVIEW_SYS_BASE + REALVIEW_SYS_FLAGSSET_OFFSET)
  180. #define REALVIEW_SYS_FLAGSCLR (REALVIEW_SYS_BASE + REALVIEW_SYS_FLAGSCLR_OFFSET)
  181. #define REALVIEW_SYS_NVFLAGS (REALVIEW_SYS_BASE + REALVIEW_SYS_NVFLAGS_OFFSET)
  182. #define REALVIEW_SYS_NVFLAGSSET (REALVIEW_SYS_BASE + REALVIEW_SYS_NVFLAGSSET_OFFSET)
  183. #define REALVIEW_SYS_NVFLAGSCLR (REALVIEW_SYS_BASE + REALVIEW_SYS_NVFLAGSCLR_OFFSET)
  184. #define REALVIEW_SYS_RESETCTL (REALVIEW_SYS_BASE + REALVIEW_SYS_RESETCTL_OFFSET)
  185. #define REALVIEW_SYS_PCICTL (REALVIEW_SYS_BASE + REALVIEW_SYS_PCICTL_OFFSET)
  186. #define REALVIEW_SYS_MCI (REALVIEW_SYS_BASE + REALVIEW_SYS_MCI_OFFSET)
  187. #define REALVIEW_SYS_FLASH (REALVIEW_SYS_BASE + REALVIEW_SYS_FLASH_OFFSET)
  188. #define REALVIEW_SYS_CLCD (REALVIEW_SYS_BASE + REALVIEW_SYS_CLCD_OFFSET)
  189. #define REALVIEW_SYS_CLCDSER (REALVIEW_SYS_BASE + REALVIEW_SYS_CLCDSER_OFFSET)
  190. #define REALVIEW_SYS_BOOTCS (REALVIEW_SYS_BASE + REALVIEW_SYS_BOOTCS_OFFSET)
  191. #define REALVIEW_SYS_24MHz (REALVIEW_SYS_BASE + REALVIEW_SYS_24MHz_OFFSET)
  192. #define REALVIEW_SYS_MISC (REALVIEW_SYS_BASE + REALVIEW_SYS_MISC_OFFSET)
  193. #define REALVIEW_SYS_IOSEL (REALVIEW_SYS_BASE + REALVIEW_SYS_IOSEL_OFFSET)
  194. #define REALVIEW_SYS_PROCID (REALVIEW_SYS_BASE + REALVIEW_SYS_PROCID_OFFSET)
  195. #define REALVIEW_SYS_TEST_OSC0 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC0_OFFSET)
  196. #define REALVIEW_SYS_TEST_OSC1 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC1_OFFSET)
  197. #define REALVIEW_SYS_TEST_OSC2 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC2_OFFSET)
  198. #define REALVIEW_SYS_TEST_OSC3 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC3_OFFSET)
  199. #define REALVIEW_SYS_TEST_OSC4 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC4_OFFSET)
  200. #define REALVIEW_SYS_CTRL_LED (1 << 0)
  201. /* ------------------------------------------------------------------------
  202. * RealView control registers
  203. * ------------------------------------------------------------------------
  204. */
  205. /*
  206. * REALVIEW_IDFIELD
  207. *
  208. * 31:24 = manufacturer (0x41 = ARM)
  209. * 23:16 = architecture (0x08 = AHB system bus, ASB processor bus)
  210. * 15:12 = FPGA (0x3 = XVC600 or XVC600E)
  211. * 11:4 = build value
  212. * 3:0 = revision number (0x1 = rev B (AHB))
  213. */
  214. /*
  215. * REALVIEW_SYS_LOCK
  216. * control access to SYS_OSCx, SYS_CFGDATAx, SYS_RESETCTL,
  217. * SYS_CLD, SYS_BOOTCS
  218. */
  219. #define REALVIEW_SYS_LOCK_LOCKED (1 << 16)
  220. #define REALVIEW_SYS_LOCKVAL 0xA05F
  221. #define REALVIEW_SYS_LOCKVAL_MASK 0xFFFF /* write 0xA05F to enable write access */
  222. /*
  223. * REALVIEW_SYS_FLASH
  224. */
  225. #define REALVIEW_FLASHPROG_FLVPPEN (1 << 0) /* Enable writing to flash */
  226. /*
  227. * REALVIEW_INTREG
  228. * - used to acknowledge and control MMCI and UART interrupts
  229. */
  230. #define REALVIEW_INTREG_WPROT 0x00 /* MMC protection status (no interrupt generated) */
  231. #define REALVIEW_INTREG_RI0 0x01 /* Ring indicator UART0 is asserted, */
  232. #define REALVIEW_INTREG_CARDIN 0x08 /* MMCI card in detect */
  233. /* write 1 to acknowledge and clear */
  234. #define REALVIEW_INTREG_RI1 0x02 /* Ring indicator UART1 is asserted, */
  235. #define REALVIEW_INTREG_CARDINSERT 0x03 /* Signal insertion of MMC card */
  236. /*
  237. * LED settings, bits [7:0]
  238. */
  239. #define REALVIEW_SYS_LED0 (1 << 0)
  240. #define REALVIEW_SYS_LED1 (1 << 1)
  241. #define REALVIEW_SYS_LED2 (1 << 2)
  242. #define REALVIEW_SYS_LED3 (1 << 3)
  243. #define REALVIEW_SYS_LED4 (1 << 4)
  244. #define REALVIEW_SYS_LED5 (1 << 5)
  245. #define REALVIEW_SYS_LED6 (1 << 6)
  246. #define REALVIEW_SYS_LED7 (1 << 7)
  247. #define ALL_LEDS 0xFF
  248. #define LED_BANK REALVIEW_SYS_LED
  249. /*
  250. * Control registers
  251. */
  252. #define REALVIEW_IDFIELD_OFFSET 0x0 /* RealView build information */
  253. #define REALVIEW_FLASHPROG_OFFSET 0x4 /* Flash devices */
  254. #define REALVIEW_INTREG_OFFSET 0x8 /* Interrupt control */
  255. #define REALVIEW_DECODE_OFFSET 0xC /* Fitted logic modules */
  256. /*
  257. * Clean base - dummy
  258. *
  259. */
  260. #define CLEAN_BASE REALVIEW_BOOT_ROM_HI
  261. /*
  262. * System controller bit assignment
  263. */
  264. #define REALVIEW_REFCLK 0
  265. #define REALVIEW_TIMCLK 1
  266. #define REALVIEW_TIMER1_EnSel 15
  267. #define REALVIEW_TIMER2_EnSel 17
  268. #define REALVIEW_TIMER3_EnSel 19
  269. #define REALVIEW_TIMER4_EnSel 21
  270. /*
  271. *struct rt_hw_register
  272. *{
  273. * unsigned long r0;
  274. * unsigned long r1;
  275. * unsigned long r2;
  276. * unsigned long r3;
  277. * unsigned long r4;
  278. * unsigned long r5;
  279. * unsigned long r6;
  280. * unsigned long r7;
  281. * unsigned long r8;
  282. * unsigned long r9;
  283. * unsigned long r10;
  284. * unsigned long fp;
  285. * unsigned long ip;
  286. * unsigned long sp;
  287. * unsigned long lr;
  288. * unsigned long pc;
  289. * unsigned long cpsr;
  290. * unsigned long ORIG_r0;
  291. *};
  292. */
  293. #include <armv7.h>
  294. /* Interrupt Control Interface */
  295. #define ARM_GIC_CPU_BASE 0x1E000000
  296. /* number of interrupts on board */
  297. #define ARM_GIC_NR_IRQS 96
  298. /* only one GIC available */
  299. #define ARM_GIC_MAX_NR 1
  300. #endif