1
0

drv_gpio.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /**
  2. * Copyright (c) 2019 Fuzhou Rockchip Electronics Co., Ltd
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. ******************************************************************************
  6. * @file drv_gpio.c
  7. * @author Jay Xu
  8. * @version V0.1
  9. * @date 2019/5/15
  10. * @brief GPIO Driver
  11. *
  12. ******************************************************************************
  13. */
  14. /** @addtogroup RKBSP_Driver_Reference
  15. * @{
  16. */
  17. /** @addtogroup GPIO
  18. * @{
  19. */
  20. /** @defgroup GPIO_How_To_Use How To Use
  21. * @{
  22. The GPIO driver use to configure or control GPIO pins on SoCs, it can be used in
  23. the following three scenarios:
  24. - (A) The GPIO PIN APIs provide by pin component:
  25. - 1) rt_pin_read - get pin level, pin number caculated by BANK_PIN(banknum, pinnum);
  26. - 2) rt_pin_write- set pin level, pin number caculated by BANK_PIN(banknum, pinnum);
  27. - 3) rt_pin_mode - set pin input/output, pin number caculated by BANK_PIN(banknum, pinnum);
  28. - (B) The GPIO IRQ APIs provide by pin component:
  29. - 1) pin_attach_irq;
  30. - 2) pin_detach_irq;
  31. - 3) pin_irq_enable;
  32. - (C) The GPIO PIN NUMBER calculated by BANK_PIN(b,p), such as
  33. BANK_PIN(0, 5) means GPIO0_A5
  34. BANK_PIN(1, 8) means GPIO1_B0
  35. See more information, click [here](http://www.rt-thread.org/document/site/programming-manual/device/pin/pin/)
  36. @} */
  37. #include <rthw.h>
  38. #include <rtdevice.h>
  39. #include <rtthread.h>
  40. #ifdef RT_USING_PIN
  41. #include "hal_base.h"
  42. #include "drv_gpio.h"
  43. /********************* Private MACRO Definition ******************************/
  44. #define PIN_NUM(p) ((p & GPIO_PIN_MASK) >> GPIO_PIN_SHIFT)
  45. #define PIN_BANK(p) ((p & GPIO_BANK_MASK) >> GPIO_BANK_SHIFT)
  46. #define BANK_PIN_DEFAULT (-1)
  47. /********************* Private Structure Definition **************************/
  48. static struct GPIO_REG *GPIO_GROUP[] =
  49. {
  50. #ifdef GPIO0
  51. GPIO0,
  52. #endif
  53. #ifdef GPIO1
  54. GPIO1,
  55. #endif
  56. #ifdef GPIO2
  57. GPIO2,
  58. #endif
  59. #ifdef GPIO3
  60. GPIO3,
  61. #endif
  62. #ifdef GPIO4
  63. GPIO4,
  64. #endif
  65. };
  66. #define GPIO_BANK_NUM HAL_ARRAY_SIZE(GPIO_GROUP)
  67. #define get_st_gpio(p) (GPIO_GROUP[PIN_BANK(p)])
  68. #define get_st_pin(p) (HAL_BIT(PIN_NUM(p)))
  69. static struct rt_pin_irq_hdr pin_irq_hdr_tab[GPIO_BANK_NUM * PIN_NUMBER_PER_BANK];
  70. /********************* Private Function Definition ***************************/
  71. /** @defgroup GPIO_Private_Function Private Function
  72. * @{
  73. */
  74. static rt_err_t pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  75. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  76. {
  77. rt_base_t level;
  78. if (pin < 0 || pin >= HAL_ARRAY_SIZE(pin_irq_hdr_tab))
  79. {
  80. return RT_ENOSYS;
  81. }
  82. level = rt_hw_interrupt_disable();
  83. if (pin_irq_hdr_tab[pin].pin == pin &&
  84. pin_irq_hdr_tab[pin].hdr == hdr &&
  85. pin_irq_hdr_tab[pin].mode == mode &&
  86. pin_irq_hdr_tab[pin].args == args)
  87. {
  88. rt_hw_interrupt_enable(level);
  89. return RT_EOK;
  90. }
  91. if (pin_irq_hdr_tab[pin].pin != BANK_PIN_DEFAULT && pin_irq_hdr_tab[pin].hdr != RT_NULL)
  92. {
  93. rt_hw_interrupt_enable(level);
  94. return RT_EBUSY;
  95. }
  96. pin_irq_hdr_tab[pin].pin = pin;
  97. pin_irq_hdr_tab[pin].hdr = hdr;
  98. pin_irq_hdr_tab[pin].mode = mode;
  99. pin_irq_hdr_tab[pin].args = args;
  100. rt_hw_interrupt_enable(level);
  101. return RT_EOK;
  102. }
  103. static rt_err_t pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  104. {
  105. rt_base_t level;
  106. if (pin < 0 || pin >= HAL_ARRAY_SIZE(pin_irq_hdr_tab))
  107. {
  108. return RT_ENOSYS;
  109. }
  110. level = rt_hw_interrupt_disable();
  111. if (pin_irq_hdr_tab[pin].pin == BANK_PIN_DEFAULT)
  112. {
  113. rt_hw_interrupt_enable(level);
  114. return RT_EOK;
  115. }
  116. pin_irq_hdr_tab[pin].pin = BANK_PIN_DEFAULT;
  117. pin_irq_hdr_tab[pin].hdr = RT_NULL;
  118. pin_irq_hdr_tab[pin].mode = 0;
  119. pin_irq_hdr_tab[pin].args = RT_NULL;
  120. rt_hw_interrupt_enable(level);
  121. return RT_EOK;
  122. }
  123. static rt_err_t pin_irq_enable(struct rt_device *dev, rt_base_t pin, rt_uint32_t enabled)
  124. {
  125. rt_base_t level;
  126. eGPIO_intType mode;
  127. RT_ASSERT(PIN_BANK(pin) < GPIO_BANK_NUM);
  128. if (enabled == PIN_IRQ_ENABLE)
  129. {
  130. if (pin < 0 || pin >= HAL_ARRAY_SIZE(pin_irq_hdr_tab))
  131. {
  132. return RT_ENOSYS;
  133. }
  134. level = rt_hw_interrupt_disable();
  135. if (pin_irq_hdr_tab[pin].pin == BANK_PIN_DEFAULT)
  136. {
  137. rt_hw_interrupt_enable(level);
  138. return RT_ENOSYS;
  139. }
  140. switch (pin_irq_hdr_tab[pin].mode)
  141. {
  142. case PIN_IRQ_MODE_RISING:
  143. mode = GPIO_INT_TYPE_EDGE_RISING;
  144. break;
  145. case PIN_IRQ_MODE_FALLING:
  146. mode = GPIO_INT_TYPE_EDGE_FALLING;
  147. break;
  148. case PIN_IRQ_MODE_RISING_FALLING:
  149. mode = GPIO_INT_TYPE_EDGE_BOTH;
  150. break;
  151. case PIN_IRQ_MODE_LOW_LEVEL:
  152. mode = GPIO_INT_TYPE_LEVEL_LOW;
  153. break;
  154. case PIN_IRQ_MODE_HIGH_LEVEL:
  155. mode = GPIO_INT_TYPE_LEVEL_HIGH;
  156. break;
  157. default:
  158. rt_hw_interrupt_enable(level);
  159. return RT_EINVAL;
  160. }
  161. HAL_GPIO_SetIntType(get_st_gpio(pin), get_st_pin(pin), mode);
  162. HAL_GPIO_EnableIRQ(get_st_gpio(pin), get_st_pin(pin));
  163. rt_hw_interrupt_enable(level);
  164. }
  165. else if (enabled == PIN_IRQ_DISABLE)
  166. {
  167. HAL_GPIO_DisableIRQ(get_st_gpio(pin), get_st_pin(pin));
  168. }
  169. else
  170. {
  171. return RT_ENOSYS;
  172. }
  173. return RT_EOK;
  174. }
  175. static void pin_mode(struct rt_device *dev, rt_base_t pin, rt_base_t mode)
  176. {
  177. RT_ASSERT(PIN_BANK(pin) < GPIO_BANK_NUM);
  178. switch (mode)
  179. {
  180. case PIN_MODE_OUTPUT:
  181. case PIN_MODE_OUTPUT_OD:
  182. #ifdef HAL_PINCTRL_MODULE_ENABLED
  183. #ifdef RK_BSP_TEMP
  184. HAL_PINCTRL_SetIOMUX(PIN_BANK(pin), HAL_BIT(pin), PIN_CONFIG_MUX_FUNC0);
  185. #endif
  186. #endif
  187. HAL_GPIO_SetPinDirection(get_st_gpio(pin), get_st_pin(pin), GPIO_OUT);
  188. break;
  189. case PIN_MODE_INPUT:
  190. case PIN_MODE_INPUT_PULLUP:
  191. case PIN_MODE_INPUT_PULLDOWN:
  192. #ifdef HAL_PINCTRL_MODULE_ENABLED
  193. #ifdef RK_BSP_TEMP
  194. HAL_PINCTRL_SetIOMUX(PIN_BANK(pin), HAL_BIT(pin), PIN_CONFIG_MUX_FUNC0);
  195. #endif
  196. #endif
  197. HAL_GPIO_SetPinDirection(get_st_gpio(pin), get_st_pin(pin), GPIO_IN);
  198. break;
  199. default:
  200. break;
  201. }
  202. }
  203. static void pin_write(struct rt_device *dev, rt_base_t pin, rt_base_t value)
  204. {
  205. RT_ASSERT(PIN_BANK(pin) < GPIO_BANK_NUM);
  206. HAL_GPIO_SetPinLevel(get_st_gpio(pin), get_st_pin(pin), value);
  207. }
  208. static int pin_read(struct rt_device *dev, rt_base_t pin)
  209. {
  210. RT_ASSERT(PIN_BANK(pin) < GPIO_BANK_NUM);
  211. return HAL_GPIO_GetPinLevel(get_st_gpio(pin), get_st_pin(pin));;
  212. }
  213. /** @} */
  214. #ifdef GPIO0
  215. void pin_gpio0_handler(void)
  216. {
  217. rt_interrupt_enter();
  218. HAL_GPIO_IRQHandler(GPIO0, GPIO_BANK0);
  219. rt_interrupt_leave();
  220. }
  221. #endif
  222. #ifdef GPIO1
  223. void pin_gpio1_handler(void)
  224. {
  225. rt_interrupt_enter();
  226. HAL_GPIO_IRQHandler(GPIO1, GPIO_BANK1);
  227. rt_interrupt_leave();
  228. }
  229. #endif
  230. #ifdef GPIO2
  231. void pin_gpio2_handler(void)
  232. {
  233. rt_interrupt_enter();
  234. HAL_GPIO_IRQHandler(GPIO2, GPIO_BANK2);
  235. rt_interrupt_leave();
  236. }
  237. #endif
  238. #ifdef GPIO3
  239. void pin_gpio3_handler(void)
  240. {
  241. rt_interrupt_enter();
  242. HAL_GPIO_IRQHandler(GPIO3, GPIO_BANK3);
  243. rt_interrupt_leave();
  244. }
  245. #endif
  246. #ifdef GPIO4
  247. void pin_gpio4_handler(void)
  248. {
  249. rt_interrupt_enter();
  250. HAL_GPIO_IRQHandler(GPIO4, GPIO_BANK4);
  251. rt_interrupt_leave();
  252. }
  253. #endif
  254. static const struct rt_pin_ops pin_ops =
  255. {
  256. pin_mode,
  257. pin_write,
  258. pin_read,
  259. pin_attach_irq,
  260. pin_detach_irq,
  261. pin_irq_enable,
  262. };
  263. /** @defgroup GPIO_Public_Functions Public Functions
  264. * @{
  265. */
  266. int rt_hw_gpio_init(void)
  267. {
  268. #ifdef GPIO0
  269. rt_hw_interrupt_install(GPIO0_IRQn, (void *)pin_gpio0_handler, RT_NULL, RT_NULL);
  270. rt_hw_interrupt_umask(GPIO0_IRQn);
  271. #endif
  272. #ifdef GPIO1
  273. rt_hw_interrupt_install(GPIO1_IRQn, (void *)pin_gpio1_handler, RT_NULL, RT_NULL);
  274. rt_hw_interrupt_umask(GPIO1_IRQn);
  275. #endif
  276. #ifdef GPIO2
  277. rt_hw_interrupt_install(GPIO2_IRQn, (void *)pin_gpio2_handler, RT_NULL, RT_NULL);
  278. rt_hw_interrupt_umask(GPIO2_IRQn);
  279. #endif
  280. #ifdef GPIO3
  281. rt_hw_interrupt_install(GPIO3_IRQn, (void *)pin_gpio3_handler, RT_NULL, RT_NULL);
  282. rt_hw_interrupt_umask(GPIO3_IRQn);
  283. #endif
  284. #ifdef GPIO4
  285. rt_hw_interrupt_install(GPIO4_IRQn, (void *)pin_gpio4_handler, RT_NULL, RT_NULL);
  286. rt_hw_interrupt_umask(GPIO4_IRQn);
  287. #endif
  288. rt_device_pin_register("pin", &pin_ops, RT_NULL);
  289. return 0;
  290. }
  291. INIT_BOARD_EXPORT(rt_hw_gpio_init);
  292. /** @} */
  293. static void pin_irq_hdr(uint32_t pin)
  294. {
  295. RT_ASSERT(pin >= 0);
  296. RT_ASSERT(pin < HAL_ARRAY_SIZE(pin_irq_hdr_tab));
  297. RT_ASSERT(pin_irq_hdr_tab[pin].hdr != RT_NULL);
  298. pin_irq_hdr_tab[pin].hdr(pin_irq_hdr_tab[pin].args);
  299. }
  300. void HAL_GPIO_IRQDispatch(eGPIO_bankId bank, uint32_t pin)
  301. {
  302. RT_ASSERT(bank < GPIO_BANK_NUM);
  303. pin_irq_hdr(BANK_PIN(bank, pin));
  304. }
  305. #endif
  306. /** @} */
  307. /** @} */