1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556 |
- /*
- * Copyright (c) 2006-2021, RT-Thread Development Team
- *
- * SPDX-License-Identifier: Apache-2.0
- *
- * Change Logs:
- * Date Author Notes
- * 2018-12-22 zylx first version
- */
- #ifndef __QSPI_CONFIG_H__
- #define __QSPI_CONFIG_H__
- #include <rtthread.h>
- #ifdef __cplusplus
- extern "C" {
- #endif
- #ifdef BSP_USING_QSPI
- #ifndef QSPI_BUS_CONFIG
- #define QSPI_BUS_CONFIG \
- { \
- .Instance = QUADSPI, \
- .Init.FifoThreshold = 4, \
- .Init.SampleShifting = QSPI_SAMPLE_SHIFTING_HALFCYCLE, \
- .Init.ChipSelectHighTime = QSPI_CS_HIGH_TIME_4_CYCLE, \
- }
- #endif /* QSPI_BUS_CONFIG */
- #endif /* BSP_USING_QSPI */
- #ifdef BSP_QSPI_USING_DMA
- #ifndef QSPI_DMA_CONFIG
- #define QSPI_DMA_CONFIG \
- { \
- .Instance = QSPI_DMA_INSTANCE, \
- .Init.Channel = QSPI_DMA_CHANNEL, \
- .Init.Direction = DMA_PERIPH_TO_MEMORY, \
- .Init.PeriphInc = DMA_PINC_DISABLE, \
- .Init.MemInc = DMA_MINC_ENABLE, \
- .Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE, \
- .Init.MemDataAlignment = DMA_MDATAALIGN_BYTE, \
- .Init.Mode = DMA_NORMAL, \
- .Init.Priority = DMA_PRIORITY_LOW \
- }
- #endif /* QSPI_DMA_CONFIG */
- #endif /* BSP_QSPI_USING_DMA */
- #define QSPI_IRQn QUADSPI_IRQn
- #define QSPI_IRQHandler QUADSPI_IRQHandler
- #ifdef __cplusplus
- }
- #endif
- #endif /* __QSPI_CONFIG_H__ */
|