qspi_config.h 1.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-12-22 zylx first version
  9. */
  10. #ifndef __QSPI_CONFIG_H__
  11. #define __QSPI_CONFIG_H__
  12. #include <rtthread.h>
  13. #ifdef __cplusplus
  14. extern "C" {
  15. #endif
  16. #ifdef BSP_USING_QSPI
  17. #ifndef QSPI_BUS_CONFIG
  18. #define QSPI_BUS_CONFIG \
  19. { \
  20. .Instance = QUADSPI, \
  21. .Init.FifoThreshold = 4, \
  22. .Init.SampleShifting = QSPI_SAMPLE_SHIFTING_HALFCYCLE, \
  23. .Init.ChipSelectHighTime = QSPI_CS_HIGH_TIME_4_CYCLE, \
  24. }
  25. #endif /* QSPI_BUS_CONFIG */
  26. #endif /* BSP_USING_QSPI */
  27. #ifdef BSP_QSPI_USING_DMA
  28. #ifndef QSPI_DMA_CONFIG
  29. #define QSPI_DMA_CONFIG \
  30. { \
  31. .Instance = QSPI_DMA_INSTANCE, \
  32. .Init.Channel = QSPI_DMA_CHANNEL, \
  33. .Init.Direction = DMA_PERIPH_TO_MEMORY, \
  34. .Init.PeriphInc = DMA_PINC_DISABLE, \
  35. .Init.MemInc = DMA_MINC_ENABLE, \
  36. .Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE, \
  37. .Init.MemDataAlignment = DMA_MDATAALIGN_BYTE, \
  38. .Init.Mode = DMA_NORMAL, \
  39. .Init.Priority = DMA_PRIORITY_LOW \
  40. }
  41. #endif /* QSPI_DMA_CONFIG */
  42. #endif /* BSP_QSPI_USING_DMA */
  43. #define QSPI_IRQn QUADSPI_IRQn
  44. #define QSPI_IRQHandler QUADSPI_IRQHandler
  45. #ifdef __cplusplus
  46. }
  47. #endif
  48. #endif /* __QSPI_CONFIG_H__ */