1
0

board.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. * 2019-04-09 WillianChan add stm32f469-st-disco bsp
  10. * 2020-06-20 thread-liu add stm32mp157-dk1 bsp
  11. */
  12. #include "board.h"
  13. /**
  14. * @brief System Clock Configuration
  15. * @retval None
  16. */
  17. void SystemClock_Config(void)
  18. {
  19. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  20. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  21. /**Configure LSE Drive Capability
  22. */
  23. HAL_PWR_EnableBkUpAccess();
  24. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_MEDIUMHIGH);
  25. /**Initializes the CPU, AHB and APB busses clocks
  26. */
  27. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI|RCC_OSCILLATORTYPE_HSE
  28. |RCC_OSCILLATORTYPE_LSE;
  29. RCC_OscInitStruct.HSEState = RCC_HSE_BYPASS_DIG;
  30. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  31. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  32. RCC_OscInitStruct.HSICalibrationValue = 16;
  33. RCC_OscInitStruct.HSIDivValue = RCC_HSI_DIV1;
  34. /**PLL1 Config
  35. */
  36. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  37. RCC_OscInitStruct.PLL.PLLSource = RCC_PLL12SOURCE_HSE;
  38. RCC_OscInitStruct.PLL.PLLM = 3;
  39. RCC_OscInitStruct.PLL.PLLN = 81;
  40. RCC_OscInitStruct.PLL.PLLP = 1;
  41. RCC_OscInitStruct.PLL.PLLQ = 1;
  42. RCC_OscInitStruct.PLL.PLLR = 1;
  43. RCC_OscInitStruct.PLL.PLLFRACV = 0x800;
  44. RCC_OscInitStruct.PLL.PLLMODE = RCC_PLL_FRACTIONAL;
  45. RCC_OscInitStruct.PLL.RPDFN_DIS = RCC_RPDFN_DIS_DISABLED;
  46. RCC_OscInitStruct.PLL.TPDFN_DIS = RCC_TPDFN_DIS_DISABLED;
  47. /**PLL2 Config
  48. */
  49. RCC_OscInitStruct.PLL2.PLLState = RCC_PLL_ON;
  50. RCC_OscInitStruct.PLL2.PLLSource = RCC_PLL12SOURCE_HSE;
  51. RCC_OscInitStruct.PLL2.PLLM = 3;
  52. RCC_OscInitStruct.PLL2.PLLN = 66;
  53. RCC_OscInitStruct.PLL2.PLLP = 2;
  54. RCC_OscInitStruct.PLL2.PLLQ = 1;
  55. RCC_OscInitStruct.PLL2.PLLR = 1;
  56. RCC_OscInitStruct.PLL2.PLLFRACV = 0x1400;
  57. RCC_OscInitStruct.PLL2.PLLMODE = RCC_PLL_FRACTIONAL;
  58. RCC_OscInitStruct.PLL2.RPDFN_DIS = RCC_RPDFN_DIS_DISABLED;
  59. RCC_OscInitStruct.PLL2.TPDFN_DIS = RCC_TPDFN_DIS_DISABLED;
  60. /**PLL3 Config
  61. */
  62. RCC_OscInitStruct.PLL3.PLLState = RCC_PLL_ON;
  63. RCC_OscInitStruct.PLL3.PLLSource = RCC_PLL3SOURCE_HSE;
  64. RCC_OscInitStruct.PLL3.PLLM = 2;
  65. RCC_OscInitStruct.PLL3.PLLN = 34;
  66. RCC_OscInitStruct.PLL3.PLLP = 2;
  67. RCC_OscInitStruct.PLL3.PLLQ = 17;
  68. RCC_OscInitStruct.PLL3.PLLR = 37;
  69. RCC_OscInitStruct.PLL3.PLLRGE = RCC_PLL3IFRANGE_1;
  70. RCC_OscInitStruct.PLL3.PLLFRACV = 0x1A04;
  71. RCC_OscInitStruct.PLL3.PLLMODE = RCC_PLL_FRACTIONAL;
  72. RCC_OscInitStruct.PLL3.RPDFN_DIS = RCC_RPDFN_DIS_DISABLED;
  73. RCC_OscInitStruct.PLL3.TPDFN_DIS = RCC_TPDFN_DIS_DISABLED;
  74. /**PLL4 Config
  75. */
  76. RCC_OscInitStruct.PLL4.PLLState = RCC_PLL_ON;
  77. RCC_OscInitStruct.PLL4.PLLSource = RCC_PLL4SOURCE_HSE;
  78. RCC_OscInitStruct.PLL4.PLLM = 4;
  79. RCC_OscInitStruct.PLL4.PLLN = 99;
  80. RCC_OscInitStruct.PLL4.PLLP = 6;
  81. RCC_OscInitStruct.PLL4.PLLQ = 8;
  82. RCC_OscInitStruct.PLL4.PLLR = 8;
  83. RCC_OscInitStruct.PLL4.PLLRGE = RCC_PLL4IFRANGE_0;
  84. RCC_OscInitStruct.PLL4.PLLFRACV = 0;
  85. RCC_OscInitStruct.PLL4.PLLMODE = RCC_PLL_INTEGER;
  86. RCC_OscInitStruct.PLL4.RPDFN_DIS = RCC_RPDFN_DIS_DISABLED;
  87. RCC_OscInitStruct.PLL4.TPDFN_DIS = RCC_TPDFN_DIS_DISABLED;
  88. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  89. {
  90. Error_Handler();
  91. }
  92. /**RCC Clock Config
  93. */
  94. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_ACLK
  95. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2
  96. |RCC_CLOCKTYPE_PCLK3|RCC_CLOCKTYPE_PCLK4
  97. |RCC_CLOCKTYPE_PCLK5|RCC_CLOCKTYPE_MPU;
  98. RCC_ClkInitStruct.MPUInit.MPU_Clock = RCC_MPUSOURCE_PLL1;
  99. RCC_ClkInitStruct.MPUInit.MPU_Div = RCC_MPU_DIV2;
  100. RCC_ClkInitStruct.AXISSInit.AXI_Clock = RCC_AXISSOURCE_PLL2;
  101. RCC_ClkInitStruct.AXISSInit.AXI_Div = RCC_AXI_DIV1;
  102. RCC_ClkInitStruct.MCUInit.MCU_Clock = RCC_MCUSSOURCE_PLL3;
  103. RCC_ClkInitStruct.MCUInit.MCU_Div = RCC_MCU_DIV1;
  104. RCC_ClkInitStruct.APB4_Div = RCC_APB4_DIV2;
  105. RCC_ClkInitStruct.APB5_Div = RCC_APB5_DIV4;
  106. RCC_ClkInitStruct.APB1_Div = RCC_APB1_DIV2;
  107. RCC_ClkInitStruct.APB2_Div = RCC_APB2_DIV2;
  108. RCC_ClkInitStruct.APB3_Div = RCC_APB3_DIV2;
  109. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct) != HAL_OK)
  110. {
  111. Error_Handler();
  112. }
  113. /**Set the HSE division factor for RTC clock
  114. */
  115. __HAL_RCC_RTC_HSEDIV(24);
  116. }
  117. /**
  118. * @brief Peripherals Common Clock Configuration
  119. * @retval None
  120. */
  121. void PeriphCommonClock_Config(void) {
  122. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  123. /** Initializes the common periph clock
  124. */
  125. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_CKPER;
  126. PeriphClkInit.CkperClockSelection = RCC_CKPERCLKSOURCE_HSE;
  127. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK) {
  128. Error_Handler();
  129. }
  130. }
  131. extern void rt_hw_systick_init(void);
  132. extern int rt_hw_usart_init(void);
  133. void rt_hw_board_init()
  134. {
  135. /* HAL_Init() function is called at the beginning of the program */
  136. HAL_Init();
  137. /* enable interrupt */
  138. __set_PRIMASK(0);
  139. /* Configure the system clock */
  140. if (IS_ENGINEERING_BOOT_MODE()) {
  141. /* Configure the system clock */
  142. SystemClock_Config();
  143. }
  144. /* disable interrupt */
  145. __set_PRIMASK(1);
  146. rt_hw_systick_init();
  147. /* Heap initialization */
  148. #if defined(RT_USING_HEAP)
  149. rt_system_heap_init((void *)HEAP_BEGIN, (void *)HEAP_END);
  150. #endif
  151. /* Pin driver initialization is open by default */
  152. #ifdef RT_USING_PIN
  153. rt_hw_pin_init();
  154. #endif
  155. /* USART driver initialization is open by default */
  156. #ifdef RT_USING_SERIAL
  157. rt_hw_usart_init();
  158. #endif
  159. /* Set the shell console output device */
  160. #if defined(RT_USING_CONSOLE) && defined(RT_USING_DEVICE)
  161. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  162. #endif
  163. /* Board underlying hardware initialization */
  164. #ifdef RT_USING_COMPONENTS_INIT
  165. rt_components_board_init();
  166. #endif
  167. }