drv_sram.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-01-05 linyiyang first version
  9. */
  10. #include <rtthread.h>
  11. #include <rtdevice.h>
  12. #include <board.h>
  13. #ifdef BSP_USING_EXT_SRAM
  14. #include <sram_port.h>
  15. #define DRV_DEBUG
  16. #define LOG_TAG "drv.ext_sram"
  17. #include <drv_log.h>
  18. static SRAM_HandleTypeDef hsram1;
  19. #ifdef RT_USING_MEMHEAP_AS_HEAP
  20. static struct rt_memheap system_heap;
  21. #endif
  22. static int external_sram_init(void)
  23. {
  24. int result = RT_EOK;
  25. FSMC_NORSRAM_TimingTypeDef Timing = {0};
  26. /** Perform the SRAM1 memory initialization sequence
  27. */
  28. hsram1.Instance = FSMC_NORSRAM_DEVICE;
  29. hsram1.Extended = FSMC_NORSRAM_EXTENDED_DEVICE;
  30. /* hsram1.Init */
  31. hsram1.Init.NSBank = FSMC_NORSRAM_BANK3;
  32. hsram1.Init.DataAddressMux = FSMC_DATA_ADDRESS_MUX_DISABLE;
  33. hsram1.Init.MemoryType = FSMC_MEMORY_TYPE_SRAM;
  34. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  35. hsram1.Init.MemoryDataWidth = FSMC_NORSRAM_MEM_BUS_WIDTH_8;
  36. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  37. hsram1.Init.MemoryDataWidth = FSMC_NORSRAM_MEM_BUS_WIDTH_16;
  38. #else
  39. hsram1.Init.MemoryDataWidth = FSMC_NORSRAM_MEM_BUS_WIDTH_32;
  40. #endif
  41. hsram1.Init.BurstAccessMode = FSMC_BURST_ACCESS_MODE_DISABLE;
  42. hsram1.Init.WaitSignalPolarity = FSMC_WAIT_SIGNAL_POLARITY_LOW;
  43. hsram1.Init.WrapMode = FSMC_WRAP_MODE_DISABLE;
  44. hsram1.Init.WaitSignalActive = FSMC_WAIT_TIMING_BEFORE_WS;
  45. hsram1.Init.WriteOperation = FSMC_WRITE_OPERATION_ENABLE;
  46. hsram1.Init.WaitSignal = FSMC_WAIT_SIGNAL_DISABLE;
  47. hsram1.Init.ExtendedMode = FSMC_EXTENDED_MODE_DISABLE;
  48. hsram1.Init.AsynchronousWait = FSMC_ASYNCHRONOUS_WAIT_DISABLE;
  49. hsram1.Init.WriteBurst = FSMC_WRITE_BURST_DISABLE;
  50. /* Timing */
  51. Timing.AddressSetupTime = 0;
  52. Timing.AddressHoldTime = 15;
  53. Timing.DataSetupTime = 3;
  54. Timing.BusTurnAroundDuration = 0;
  55. Timing.CLKDivision = 16;
  56. Timing.DataLatency = 17;
  57. Timing.AccessMode = FSMC_ACCESS_MODE_A;
  58. /* ExtTiming */
  59. /* Initialize the SRAM controller */
  60. if (HAL_SRAM_Init(&hsram1, &Timing, NULL) != HAL_OK)
  61. {
  62. LOG_E("External SRAM init failed!");
  63. result = -RT_ERROR;
  64. }
  65. else
  66. {
  67. LOG_D("External sram init success, mapped at 0x%X, size is %d bytes, data width is %d", EXTERNAL_SRAM_BANK_ADDR, EXTERNAL_SRAM_SIZE, EXTERNAL_SRAM_DATA_WIDTH);
  68. #ifdef RT_USING_MEMHEAP_AS_HEAP
  69. /* If RT_USING_MEMHEAP_AS_HEAP is enabled, SRAM is initialized to the heap */
  70. rt_memheap_init(&system_heap, "ext_sram", (void *)EXTERNAL_SRAM_BANK_ADDR, EXTERNAL_SRAM_SIZE);
  71. #endif
  72. }
  73. /** Disconnect NADV
  74. */
  75. __HAL_AFIO_FSMCNADV_DISCONNECTED();
  76. return result;
  77. }
  78. INIT_BOARD_EXPORT(external_sram_init);
  79. #ifdef DRV_DEBUG
  80. #ifdef FINSH_USING_MSH
  81. int external_sram_test(void)
  82. {
  83. int i = 0;
  84. uint32_t start_time = 0, time_cast = 0;
  85. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  86. char data_width = 1;
  87. uint8_t data = 0;
  88. uint8_t *ptr = (uint8_t *)EXTERNAL_SRAM_BANK_ADDR;
  89. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  90. char data_width = 2;
  91. uint16_t data = 0;
  92. uint16_t *ptr = (uint16_t *)EXTERNAL_SRAM_BANK_ADDR;
  93. #else
  94. char data_width = 4;
  95. uint32_t data = 0;
  96. uint32_t *ptr = (uint32_t *)EXTERNAL_SRAM_BANK_ADDR;
  97. #endif
  98. /* write data */
  99. LOG_D("Writing the %ld bytes data, waiting....", EXTERNAL_SRAM_SIZE);
  100. start_time = rt_tick_get();
  101. for (i = 0; i < EXTERNAL_SRAM_SIZE / data_width; i++)
  102. {
  103. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  104. ((__IO uint8_t *)ptr)[i] = (uint8_t)0x55;
  105. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  106. ((__IO uint16_t *)ptr)[i] = (uint16_t)0x5555;
  107. #else
  108. ((__IO uint32_t *)ptr)[i] = (uint32_t)0x55555555;
  109. #endif
  110. }
  111. time_cast = rt_tick_get() - start_time;
  112. LOG_D("Write data success, total time: %d.%03dS.", time_cast / RT_TICK_PER_SECOND,
  113. time_cast % RT_TICK_PER_SECOND / ((RT_TICK_PER_SECOND * 1 + 999) / 1000));
  114. /* read data */
  115. LOG_D("start Reading and verifying data, waiting....");
  116. for (i = 0; i < EXTERNAL_SRAM_SIZE / data_width; i++)
  117. {
  118. #if EXTERNAL_SRAM_DATA_WIDTH == 8
  119. data = ((__IO uint8_t *)ptr)[i];
  120. if (data != 0x55)
  121. {
  122. LOG_E("External SRAM test failed!");
  123. break;
  124. }
  125. #elif EXTERNAL_SRAM_DATA_WIDTH == 16
  126. data = ((__IO uint16_t *)ptr)[i];
  127. if (data != 0x5555)
  128. {
  129. LOG_E("External SRAM test failed!");
  130. break;
  131. }
  132. #else
  133. data = ((__IO uint32_t *)ptr)[i];
  134. if (data != 0x55555555)
  135. {
  136. LOG_E("External SRAM test failed!");
  137. break;
  138. }
  139. #endif
  140. }
  141. if (i >= EXTERNAL_SRAM_SIZE / data_width)
  142. {
  143. LOG_D("External SRAM test success!");
  144. }
  145. return RT_EOK;
  146. }
  147. MSH_CMD_EXPORT(external_sram_test, sram test);
  148. #endif /* FINSH_USING_MSH */
  149. #endif /* DRV_DEBUG */
  150. #endif /* BSP_USING_EXT_SRAM */