board.c 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. */
  10. #include "board.h"
  11. void SystemClock_Config(void)
  12. {
  13. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  14. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  15. /**Configure the main internal regulator output voltage
  16. */
  17. __HAL_RCC_PWR_CLK_ENABLE();
  18. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  19. /**Initializes the CPU, AHB and APB busses clocks
  20. */
  21. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  22. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  23. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  24. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  25. RCC_OscInitStruct.PLL.PLLM = 8;
  26. RCC_OscInitStruct.PLL.PLLN = 336;
  27. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  28. RCC_OscInitStruct.PLL.PLLQ = 7;
  29. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  30. {
  31. Error_Handler();
  32. }
  33. /**Initializes the CPU, AHB and APB busses clocks
  34. */
  35. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  36. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  37. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  38. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  39. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV4;
  40. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV2;
  41. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_5) != HAL_OK)
  42. {
  43. Error_Handler();
  44. }
  45. }