1
0

board.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. */
  10. #include "board.h"
  11. /**
  12. * @brief System Clock Configuration
  13. * @retval None
  14. */
  15. void SystemClock_Config(void)
  16. {
  17. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  18. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  19. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  20. /** Configure LSE Drive Capability
  21. */
  22. HAL_PWR_EnableBkUpAccess();
  23. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  24. /** Initializes the CPU, AHB and APB busses clocks
  25. */
  26. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSE|RCC_OSCILLATORTYPE_MSI;
  27. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  28. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  29. RCC_OscInitStruct.MSICalibrationValue = 0;
  30. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_6;
  31. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  32. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_MSI;
  33. RCC_OscInitStruct.PLL.PLLM = 1;
  34. RCC_OscInitStruct.PLL.PLLN = 40;
  35. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  36. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  37. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  38. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  39. {
  40. Error_Handler();
  41. }
  42. /** Initializes the CPU, AHB and APB busses clocks
  43. */
  44. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  45. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  46. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  47. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  48. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  49. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  50. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  51. {
  52. Error_Handler();
  53. }
  54. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART1
  55. |RCC_PERIPHCLK_USART2|RCC_PERIPHCLK_LPTIM1;
  56. PeriphClkInit.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  57. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  58. PeriphClkInit.Lptim1ClockSelection = RCC_LPTIM1CLKSOURCE_LSE;
  59. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  60. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  61. {
  62. Error_Handler();
  63. }
  64. /** Configure the main internal regulator output voltage
  65. */
  66. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  67. {
  68. Error_Handler();
  69. }
  70. /** Enable MSI Auto calibration
  71. */
  72. HAL_RCCEx_EnableMSIPLLMode();
  73. }