board.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard first implementation
  9. */
  10. #include <board.h>
  11. void SystemClock_Config(void)
  12. {
  13. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  14. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  15. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  16. /**Configure LSE Drive Capability
  17. */
  18. HAL_PWR_EnableBkUpAccess();
  19. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  20. /**Initializes the CPU, AHB and APB busses clocks
  21. */
  22. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_LSE
  23. |RCC_OSCILLATORTYPE_MSI;
  24. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  25. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  26. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  27. RCC_OscInitStruct.MSICalibrationValue = 0;
  28. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_6;
  29. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  30. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_MSI;
  31. RCC_OscInitStruct.PLL.PLLM = 1;
  32. RCC_OscInitStruct.PLL.PLLN = 40;
  33. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  34. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  35. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  36. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  37. {
  38. Error_Handler();
  39. }
  40. /**Initializes the CPU, AHB and APB busses clocks
  41. */
  42. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  43. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  44. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  45. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  46. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  47. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  48. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  49. {
  50. Error_Handler();
  51. }
  52. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART2
  53. |RCC_PERIPHCLK_USART3|RCC_PERIPHCLK_LPUART1
  54. |RCC_PERIPHCLK_SDMMC1|RCC_PERIPHCLK_ADC;
  55. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  56. PeriphClkInit.Usart3ClockSelection = RCC_USART3CLKSOURCE_PCLK1;
  57. PeriphClkInit.Lpuart1ClockSelection = RCC_LPUART1CLKSOURCE_PCLK1;
  58. PeriphClkInit.AdcClockSelection = RCC_ADCCLKSOURCE_PLLSAI1;
  59. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  60. PeriphClkInit.Sdmmc1ClockSelection = RCC_SDMMC1CLKSOURCE_PLLSAI1;
  61. PeriphClkInit.PLLSAI1.PLLSAI1Source = RCC_PLLSOURCE_MSI;
  62. PeriphClkInit.PLLSAI1.PLLSAI1M = 1;
  63. PeriphClkInit.PLLSAI1.PLLSAI1N = 16;
  64. PeriphClkInit.PLLSAI1.PLLSAI1P = RCC_PLLP_DIV2;
  65. PeriphClkInit.PLLSAI1.PLLSAI1Q = RCC_PLLQ_DIV2;
  66. PeriphClkInit.PLLSAI1.PLLSAI1R = RCC_PLLR_DIV2;
  67. PeriphClkInit.PLLSAI1.PLLSAI1ClockOut = RCC_PLLSAI1_48M2CLK|RCC_PLLSAI1_ADC1CLK;
  68. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  69. {
  70. Error_Handler();
  71. }
  72. /**Configure the main internal regulator output voltage
  73. */
  74. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  75. {
  76. Error_Handler();
  77. }
  78. }
  79. #ifdef RT_USING_PM
  80. void SystemClock_MSI_ON(void)
  81. {
  82. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  83. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  84. /* Initializes the CPU, AHB and APB busses clocks */
  85. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  86. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  87. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  88. {
  89. RT_ASSERT(0);
  90. }
  91. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  92. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  93. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  94. {
  95. Error_Handler();
  96. }
  97. }
  98. void SystemClock_MSI_OFF(void)
  99. {
  100. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  101. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  102. RCC_OscInitStruct.HSIState = RCC_MSI_OFF;
  103. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE; /* No update on PLL */
  104. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  105. {
  106. Error_Handler();
  107. }
  108. }
  109. void SystemClock_80M(void)
  110. {
  111. RCC_OscInitTypeDef RCC_OscInitStruct;
  112. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  113. /**Initializes the CPU, AHB and APB busses clocks */
  114. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  115. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  116. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  117. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  118. RCC_OscInitStruct.PLL.PLLM = 1;
  119. RCC_OscInitStruct.PLL.PLLN = 20;
  120. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  121. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  122. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  123. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  124. {
  125. Error_Handler();
  126. }
  127. /**Initializes the CPU, AHB and APB busses clocks
  128. */
  129. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  130. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  131. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  132. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  133. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  134. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  135. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  136. {
  137. Error_Handler();
  138. }
  139. }
  140. void SystemClock_Config_fromSTOP(void)
  141. {
  142. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  143. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  144. uint32_t pFLatency = 0;
  145. /* Get the Oscillators & PLL configuration according to the internal RCC registers */
  146. HAL_RCC_GetOscConfig(&RCC_OscInitStruct);
  147. /* Wake up on HSI, re-enable MSI and PLL with MSI as source */
  148. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  149. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  150. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_6;
  151. RCC_OscInitStruct.MSICalibrationValue = RCC_MSICALIBRATION_DEFAULT;
  152. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  153. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_MSI;
  154. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  155. {
  156. Error_Handler();
  157. }
  158. /* Get the Clocks configuration according to the internal RCC registers */
  159. HAL_RCC_GetClockConfig(&RCC_ClkInitStruct, &pFLatency);
  160. /* Select PLL as system clock source */
  161. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  162. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  163. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, pFLatency) != HAL_OK)
  164. {
  165. Error_Handler();
  166. }
  167. }
  168. void SystemClock_24M(void)
  169. {
  170. RCC_OscInitTypeDef RCC_OscInitStruct;
  171. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  172. /** Initializes the CPU, AHB and APB busses clocks */
  173. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  174. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  175. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  176. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  177. RCC_OscInitStruct.PLL.PLLM = 1;
  178. RCC_OscInitStruct.PLL.PLLN = 12;
  179. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  180. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  181. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV4;
  182. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  183. {
  184. Error_Handler();
  185. }
  186. /** Initializes the CPU, AHB and APB busses clocks */
  187. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  188. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  189. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  190. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  191. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  192. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  193. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  194. {
  195. Error_Handler();
  196. }
  197. }
  198. void SystemClock_2M(void)
  199. {
  200. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  201. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  202. /* MSI is enabled after System reset, update MSI to 2Mhz (RCC_MSIRANGE_5) */
  203. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  204. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  205. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_5;
  206. RCC_OscInitStruct.MSICalibrationValue = RCC_MSICALIBRATION_DEFAULT;
  207. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE;
  208. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  209. {
  210. /* Initialization Error */
  211. Error_Handler();
  212. }
  213. /* Select MSI as system clock source and configure the HCLK, PCLK1 and PCLK2
  214. clocks dividers */
  215. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  216. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  217. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  218. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  219. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  220. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  221. {
  222. /* Initialization Error */
  223. Error_Handler();
  224. }
  225. }
  226. /**
  227. * @brief Configures system clock after wake-up from STOP: enable HSI, PLL
  228. * and select PLL as system clock source.
  229. * @param None
  230. * @retval None
  231. */
  232. void SystemClock_ReConfig(uint8_t mode)
  233. {
  234. SystemClock_MSI_ON();
  235. switch (mode)
  236. {
  237. case PM_RUN_MODE_HIGH_SPEED:
  238. case PM_RUN_MODE_NORMAL_SPEED:
  239. SystemClock_80M();
  240. break;
  241. case PM_RUN_MODE_MEDIUM_SPEED:
  242. SystemClock_24M();
  243. break;
  244. case PM_RUN_MODE_LOW_SPEED:
  245. SystemClock_2M();
  246. break;
  247. default:
  248. break;
  249. }
  250. // SystemClock_MSI_OFF();
  251. }
  252. #endif