F2837xD_pievect.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. //###########################################################################
  2. //
  3. // FILE: F2837xD_pievect.h
  4. //
  5. // TITLE: F2837xD Device PIE Vector Table Definitions
  6. //
  7. //###########################################################################
  8. // $TI Release: F2837xD Support Library v3.05.00.00 $
  9. // $Release Date: Tue Jun 26 03:15:23 CDT 2018 $
  10. // $Copyright:
  11. // Copyright (C) 2013-2018 Texas Instruments Incorporated - http://www.ti.com/
  12. //
  13. // Redistribution and use in source and binary forms, with or without
  14. // modification, are permitted provided that the following conditions
  15. // are met:
  16. //
  17. // Redistributions of source code must retain the above copyright
  18. // notice, this list of conditions and the following disclaimer.
  19. //
  20. // Redistributions in binary form must reproduce the above copyright
  21. // notice, this list of conditions and the following disclaimer in the
  22. // documentation and/or other materials provided with the
  23. // distribution.
  24. //
  25. // Neither the name of Texas Instruments Incorporated nor the names of
  26. // its contributors may be used to endorse or promote products derived
  27. // from this software without specific prior written permission.
  28. //
  29. // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. // "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. // LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  32. // A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  33. // OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  34. // SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  35. // LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  36. // DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  37. // THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  38. // (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. // $
  41. //###########################################################################
  42. #ifndef F2837xD_PIE_VECT_H
  43. #define F2837xD_PIE_VECT_H
  44. #ifdef __cplusplus
  45. extern "C" {
  46. #endif
  47. //---------------------------------------------------------------------------
  48. // PIE Interrupt Vector Table Definition:
  49. // Create a user type called PINT (pointer to interrupt):
  50. typedef __interrupt void (*PINT)(void);
  51. // Define Vector Table:
  52. struct PIE_VECT_TABLE {
  53. PINT PIE1_RESERVED_INT; // Reserved
  54. PINT PIE2_RESERVED_INT; // Reserved
  55. PINT PIE3_RESERVED_INT; // Reserved
  56. PINT PIE4_RESERVED_INT; // Reserved
  57. PINT PIE5_RESERVED_INT; // Reserved
  58. PINT PIE6_RESERVED_INT; // Reserved
  59. PINT PIE7_RESERVED_INT; // Reserved
  60. PINT PIE8_RESERVED_INT; // Reserved
  61. PINT PIE9_RESERVED_INT; // Reserved
  62. PINT PIE10_RESERVED_INT; // Reserved
  63. PINT PIE11_RESERVED_INT; // Reserved
  64. PINT PIE12_RESERVED_INT; // Reserved
  65. PINT PIE13_RESERVED_INT; // Reserved
  66. PINT TIMER1_INT; // CPU Timer 1 Interrupt
  67. PINT TIMER2_INT; // CPU Timer 2 Interrupt
  68. PINT DATALOG_INT; // Datalogging Interrupt
  69. PINT RTOS_INT; // RTOS Interrupt
  70. PINT EMU_INT; // Emulation Interrupt
  71. PINT NMI_INT; // Non-Maskable Interrupt
  72. PINT ILLEGAL_INT; // Illegal Operation Trap
  73. PINT USER1_INT; // User Defined Trap 1
  74. PINT USER2_INT; // User Defined Trap 2
  75. PINT USER3_INT; // User Defined Trap 3
  76. PINT USER4_INT; // User Defined Trap 4
  77. PINT USER5_INT; // User Defined Trap 5
  78. PINT USER6_INT; // User Defined Trap 6
  79. PINT USER7_INT; // User Defined Trap 7
  80. PINT USER8_INT; // User Defined Trap 8
  81. PINT USER9_INT; // User Defined Trap 9
  82. PINT USER10_INT; // User Defined Trap 10
  83. PINT USER11_INT; // User Defined Trap 11
  84. PINT USER12_INT; // User Defined Trap 12
  85. PINT ADCA1_INT; // 1.1 - ADCA Interrupt 1
  86. PINT ADCB1_INT; // 1.2 - ADCB Interrupt 1
  87. PINT ADCC1_INT; // 1.3 - ADCC Interrupt 1
  88. PINT XINT1_INT; // 1.4 - XINT1 Interrupt
  89. PINT XINT2_INT; // 1.5 - XINT2 Interrupt
  90. PINT ADCD1_INT; // 1.6 - ADCD Interrupt 1
  91. PINT TIMER0_INT; // 1.7 - Timer 0 Interrupt
  92. PINT WAKE_INT; // 1.8 - Standby and Halt Wakeup Interrupt
  93. PINT EPWM1_TZ_INT; // 2.1 - ePWM1 Trip Zone Interrupt
  94. PINT EPWM2_TZ_INT; // 2.2 - ePWM2 Trip Zone Interrupt
  95. PINT EPWM3_TZ_INT; // 2.3 - ePWM3 Trip Zone Interrupt
  96. PINT EPWM4_TZ_INT; // 2.4 - ePWM4 Trip Zone Interrupt
  97. PINT EPWM5_TZ_INT; // 2.5 - ePWM5 Trip Zone Interrupt
  98. PINT EPWM6_TZ_INT; // 2.6 - ePWM6 Trip Zone Interrupt
  99. PINT EPWM7_TZ_INT; // 2.7 - ePWM7 Trip Zone Interrupt
  100. PINT EPWM8_TZ_INT; // 2.8 - ePWM8 Trip Zone Interrupt
  101. PINT EPWM1_INT; // 3.1 - ePWM1 Interrupt
  102. PINT EPWM2_INT; // 3.2 - ePWM2 Interrupt
  103. PINT EPWM3_INT; // 3.3 - ePWM3 Interrupt
  104. PINT EPWM4_INT; // 3.4 - ePWM4 Interrupt
  105. PINT EPWM5_INT; // 3.5 - ePWM5 Interrupt
  106. PINT EPWM6_INT; // 3.6 - ePWM6 Interrupt
  107. PINT EPWM7_INT; // 3.7 - ePWM7 Interrupt
  108. PINT EPWM8_INT; // 3.8 - ePWM8 Interrupt
  109. PINT ECAP1_INT; // 4.1 - eCAP1 Interrupt
  110. PINT ECAP2_INT; // 4.2 - eCAP2 Interrupt
  111. PINT ECAP3_INT; // 4.3 - eCAP3 Interrupt
  112. PINT ECAP4_INT; // 4.4 - eCAP4 Interrupt
  113. PINT ECAP5_INT; // 4.5 - eCAP5 Interrupt
  114. PINT ECAP6_INT; // 4.6 - eCAP6 Interrupt
  115. PINT PIE14_RESERVED_INT; // 4.7 - Reserved
  116. PINT PIE15_RESERVED_INT; // 4.8 - Reserved
  117. PINT EQEP1_INT; // 5.1 - eQEP1 Interrupt
  118. PINT EQEP2_INT; // 5.2 - eQEP2 Interrupt
  119. PINT EQEP3_INT; // 5.3 - eQEP3 Interrupt
  120. PINT PIE16_RESERVED_INT; // 5.4 - Reserved
  121. PINT PIE17_RESERVED_INT; // 5.5 - Reserved
  122. PINT PIE18_RESERVED_INT; // 5.6 - Reserved
  123. PINT PIE19_RESERVED_INT; // 5.7 - Reserved
  124. PINT PIE20_RESERVED_INT; // 5.8 - Reserved
  125. PINT SPIA_RX_INT; // 6.1 - SPIA Receive Interrupt
  126. PINT SPIA_TX_INT; // 6.2 - SPIA Transmit Interrupt
  127. PINT SPIB_RX_INT; // 6.3 - SPIB Receive Interrupt
  128. PINT SPIB_TX_INT; // 6.4 - SPIB Transmit Interrupt
  129. PINT MCBSPA_RX_INT; // 6.5 - McBSPA Receive Interrupt
  130. PINT MCBSPA_TX_INT; // 6.6 - McBSPA Transmit Interrupt
  131. PINT MCBSPB_RX_INT; // 6.7 - McBSPB Receive Interrupt
  132. PINT MCBSPB_TX_INT; // 6.8 - McBSPB Transmit Interrupt
  133. PINT DMA_CH1_INT; // 7.1 - DMA Channel 1 Interrupt
  134. PINT DMA_CH2_INT; // 7.2 - DMA Channel 2 Interrupt
  135. PINT DMA_CH3_INT; // 7.3 - DMA Channel 3 Interrupt
  136. PINT DMA_CH4_INT; // 7.4 - DMA Channel 4 Interrupt
  137. PINT DMA_CH5_INT; // 7.5 - DMA Channel 5 Interrupt
  138. PINT DMA_CH6_INT; // 7.6 - DMA Channel 6 Interrupt
  139. PINT PIE21_RESERVED_INT; // 7.7 - Reserved
  140. PINT PIE22_RESERVED_INT; // 7.8 - Reserved
  141. PINT I2CA_INT; // 8.1 - I2CA Interrupt 1
  142. PINT I2CA_FIFO_INT; // 8.2 - I2CA Interrupt 2
  143. PINT I2CB_INT; // 8.3 - I2CB Interrupt 1
  144. PINT I2CB_FIFO_INT; // 8.4 - I2CB Interrupt 2
  145. PINT SCIC_RX_INT; // 8.5 - SCIC Receive Interrupt
  146. PINT SCIC_TX_INT; // 8.6 - SCIC Transmit Interrupt
  147. PINT SCID_RX_INT; // 8.7 - SCID Receive Interrupt
  148. PINT SCID_TX_INT; // 8.8 - SCID Transmit Interrupt
  149. PINT SCIA_RX_INT; // 9.1 - SCIA Receive Interrupt
  150. PINT SCIA_TX_INT; // 9.2 - SCIA Transmit Interrupt
  151. PINT SCIB_RX_INT; // 9.3 - SCIB Receive Interrupt
  152. PINT SCIB_TX_INT; // 9.4 - SCIB Transmit Interrupt
  153. PINT CANA0_INT; // 9.5 - CANA Interrupt 0
  154. PINT CANA1_INT; // 9.6 - CANA Interrupt 1
  155. PINT CANB0_INT; // 9.7 - CANB Interrupt 0
  156. PINT CANB1_INT; // 9.8 - CANB Interrupt 1
  157. PINT ADCA_EVT_INT; // 10.1 - ADCA Event Interrupt
  158. PINT ADCA2_INT; // 10.2 - ADCA Interrupt 2
  159. PINT ADCA3_INT; // 10.3 - ADCA Interrupt 3
  160. PINT ADCA4_INT; // 10.4 - ADCA Interrupt 4
  161. PINT ADCB_EVT_INT; // 10.5 - ADCB Event Interrupt
  162. PINT ADCB2_INT; // 10.6 - ADCB Interrupt 2
  163. PINT ADCB3_INT; // 10.7 - ADCB Interrupt 3
  164. PINT ADCB4_INT; // 10.8 - ADCB Interrupt 4
  165. PINT CLA1_1_INT; // 11.1 - CLA1 Interrupt 1
  166. PINT CLA1_2_INT; // 11.2 - CLA1 Interrupt 2
  167. PINT CLA1_3_INT; // 11.3 - CLA1 Interrupt 3
  168. PINT CLA1_4_INT; // 11.4 - CLA1 Interrupt 4
  169. PINT CLA1_5_INT; // 11.5 - CLA1 Interrupt 5
  170. PINT CLA1_6_INT; // 11.6 - CLA1 Interrupt 6
  171. PINT CLA1_7_INT; // 11.7 - CLA1 Interrupt 7
  172. PINT CLA1_8_INT; // 11.8 - CLA1 Interrupt 8
  173. PINT XINT3_INT; // 12.1 - XINT3 Interrupt
  174. PINT XINT4_INT; // 12.2 - XINT4 Interrupt
  175. PINT XINT5_INT; // 12.3 - XINT5 Interrupt
  176. PINT PIE23_RESERVED_INT; // 12.4 - Reserved
  177. PINT PIE24_RESERVED_INT; // 12.5 - Reserved
  178. PINT VCU_INT; // 12.6 - VCU Interrupt
  179. PINT FPU_OVERFLOW_INT; // 12.7 - FPU Overflow Interrupt
  180. PINT FPU_UNDERFLOW_INT; // 12.8 - FPU Underflow Interrupt
  181. PINT PIE25_RESERVED_INT; // 1.9 - Reserved
  182. PINT PIE26_RESERVED_INT; // 1.10 - Reserved
  183. PINT PIE27_RESERVED_INT; // 1.11 - Reserved
  184. PINT PIE28_RESERVED_INT; // 1.12 - Reserved
  185. PINT IPC0_INT; // 1.13 - IPC Interrupt 0
  186. PINT IPC1_INT; // 1.14 - IPC Interrupt 1
  187. PINT IPC2_INT; // 1.15 - IPC Interrupt 2
  188. PINT IPC3_INT; // 1.16 - IPC Interrupt 3
  189. PINT EPWM9_TZ_INT; // 2.9 - ePWM9 Trip Zone Interrupt
  190. PINT EPWM10_TZ_INT; // 2.10 - ePWM10 Trip Zone Interrupt
  191. PINT EPWM11_TZ_INT; // 2.11 - ePWM11 Trip Zone Interrupt
  192. PINT EPWM12_TZ_INT; // 2.12 - ePWM12 Trip Zone Interrupt
  193. PINT PIE29_RESERVED_INT; // 2.13 - Reserved
  194. PINT PIE30_RESERVED_INT; // 2.14 - Reserved
  195. PINT PIE31_RESERVED_INT; // 2.15 - Reserved
  196. PINT PIE32_RESERVED_INT; // 2.16 - Reserved
  197. PINT EPWM9_INT; // 3.9 - ePWM9 Interrupt
  198. PINT EPWM10_INT; // 3.10 - ePWM10 Interrupt
  199. PINT EPWM11_INT; // 3.11 - ePWM11 Interrupt
  200. PINT EPWM12_INT; // 3.12 - ePWM12 Interrupt
  201. PINT PIE33_RESERVED_INT; // 3.13 - Reserved
  202. PINT PIE34_RESERVED_INT; // 3.14 - Reserved
  203. PINT PIE35_RESERVED_INT; // 3.15 - Reserved
  204. PINT PIE36_RESERVED_INT; // 3.16 - Reserved
  205. PINT PIE37_RESERVED_INT; // 4.9 - Reserved
  206. PINT PIE38_RESERVED_INT; // 4.10 - Reserved
  207. PINT PIE39_RESERVED_INT; // 4.11 - Reserved
  208. PINT PIE40_RESERVED_INT; // 4.12 - Reserved
  209. PINT PIE41_RESERVED_INT; // 4.13 - Reserved
  210. PINT PIE42_RESERVED_INT; // 4.14 - Reserved
  211. PINT PIE43_RESERVED_INT; // 4.15 - Reserved
  212. PINT PIE44_RESERVED_INT; // 4.16 - Reserved
  213. PINT SD1_INT; // 5.9 - SD1 Interrupt
  214. PINT SD2_INT; // 5.10 - SD2 Interrupt
  215. PINT PIE45_RESERVED_INT; // 5.11 - Reserved
  216. PINT PIE46_RESERVED_INT; // 5.12 - Reserved
  217. PINT PIE47_RESERVED_INT; // 5.13 - Reserved
  218. PINT PIE48_RESERVED_INT; // 5.14 - Reserved
  219. PINT PIE49_RESERVED_INT; // 5.15 - Reserved
  220. PINT PIE50_RESERVED_INT; // 5.16 - Reserved
  221. PINT SPIC_RX_INT; // 6.9 - SPIC Receive Interrupt
  222. PINT SPIC_TX_INT; // 6.10 - SPIC Transmit Interrupt
  223. PINT PIE51_RESERVED_INT; // 6.11 - Reserved
  224. PINT PIE52_RESERVED_INT; // 6.12 - Reserved
  225. PINT PIE53_RESERVED_INT; // 6.13 - Reserved
  226. PINT PIE54_RESERVED_INT; // 6.14 - Reserved
  227. PINT PIE55_RESERVED_INT; // 6.15 - Reserved
  228. PINT PIE56_RESERVED_INT; // 6.16 - Reserved
  229. PINT PIE57_RESERVED_INT; // 7.9 - Reserved
  230. PINT PIE58_RESERVED_INT; // 7.10 - Reserved
  231. PINT PIE59_RESERVED_INT; // 7.11 - Reserved
  232. PINT PIE60_RESERVED_INT; // 7.12 - Reserved
  233. PINT PIE61_RESERVED_INT; // 7.13 - Reserved
  234. PINT PIE62_RESERVED_INT; // 7.14 - Reserved
  235. PINT PIE63_RESERVED_INT; // 7.15 - Reserved
  236. PINT PIE64_RESERVED_INT; // 7.16 - Reserved
  237. PINT PIE65_RESERVED_INT; // 8.9 - Reserved
  238. PINT PIE66_RESERVED_INT; // 8.10 - Reserved
  239. PINT PIE67_RESERVED_INT; // 8.11 - Reserved
  240. PINT PIE68_RESERVED_INT; // 8.12 - Reserved
  241. PINT PIE69_RESERVED_INT; // 8.13 - Reserved
  242. PINT PIE70_RESERVED_INT; // 8.14 - Reserved
  243. #ifdef CPU1
  244. PINT UPPA_INT; // 8.15 - uPPA Interrupt
  245. PINT PIE72_RESERVED_INT; // 8.16 - Reserved
  246. #elif defined(CPU2)
  247. PINT PIE71_RESERVED_INT; // 8.15 - Reserved
  248. PINT PIE72_RESERVED_INT; // 8.16 - Reserved
  249. #endif
  250. PINT PIE73_RESERVED_INT; // 9.9 - Reserved
  251. PINT PIE74_RESERVED_INT; // 9.10 - Reserved
  252. PINT PIE75_RESERVED_INT; // 9.11 - Reserved
  253. PINT PIE76_RESERVED_INT; // 9.12 - Reserved
  254. PINT PIE77_RESERVED_INT; // 9.13 - Reserved
  255. PINT PIE78_RESERVED_INT; // 9.14 - Reserved
  256. #ifdef CPU1
  257. PINT USBA_INT; // 9.15 - USBA Interrupt
  258. #elif defined(CPU2)
  259. PINT PIE79_RESERVED_INT; // 9.15 - Reserved
  260. #endif
  261. PINT PIE80_RESERVED_INT; // 9.16 - Reserved
  262. PINT ADCC_EVT_INT; // 10.9 - ADCC Event Interrupt
  263. PINT ADCC2_INT; // 10.10 - ADCC Interrupt 2
  264. PINT ADCC3_INT; // 10.11 - ADCC Interrupt 3
  265. PINT ADCC4_INT; // 10.12 - ADCC Interrupt 4
  266. PINT ADCD_EVT_INT; // 10.13 - ADCD Event Interrupt
  267. PINT ADCD2_INT; // 10.14 - ADCD Interrupt 2
  268. PINT ADCD3_INT; // 10.15 - ADCD Interrupt 3
  269. PINT ADCD4_INT; // 10.16 - ADCD Interrupt 4
  270. PINT PIE81_RESERVED_INT; // 11.9 - Reserved
  271. PINT PIE82_RESERVED_INT; // 11.10 - Reserved
  272. PINT PIE83_RESERVED_INT; // 11.11 - Reserved
  273. PINT PIE84_RESERVED_INT; // 11.12 - Reserved
  274. PINT PIE85_RESERVED_INT; // 11.13 - Reserved
  275. PINT PIE86_RESERVED_INT; // 11.14 - Reserved
  276. PINT PIE87_RESERVED_INT; // 11.15 - Reserved
  277. PINT PIE88_RESERVED_INT; // 11.16 - Reserved
  278. PINT EMIF_ERROR_INT; // 12.9 - EMIF Error Interrupt
  279. PINT RAM_CORRECTABLE_ERROR_INT; // 12.10 - RAM Correctable Error Interrupt
  280. PINT FLASH_CORRECTABLE_ERROR_INT; // 12.11 - Flash Correctable Error Interrupt
  281. PINT RAM_ACCESS_VIOLATION_INT; // 12.12 - RAM Access Violation Interrupt
  282. PINT SYS_PLL_SLIP_INT; // 12.13 - System PLL Slip Interrupt
  283. PINT AUX_PLL_SLIP_INT; // 12.14 - Auxiliary PLL Slip Interrupt
  284. PINT CLA_OVERFLOW_INT; // 12.15 - CLA Overflow Interrupt
  285. PINT CLA_UNDERFLOW_INT; // 12.16 - CLA Underflow Interrupt
  286. };
  287. //---------------------------------------------------------------------------
  288. // PieVect External References & Function Declarations:
  289. //
  290. extern volatile struct PIE_VECT_TABLE PieVectTable;
  291. #ifdef __cplusplus
  292. }
  293. #endif /* extern "C" */
  294. #endif // end of F2837xD_PIEVECT_H definition
  295. //===========================================================================
  296. // End of file.
  297. //===========================================================================