tick.c 1.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018/10/28 Bernard The unify RISC-V porting code.
  9. */
  10. #include <rthw.h>
  11. #include <rtthread.h>
  12. #include "sbi.h"
  13. #include "tick.h"
  14. #include <riscv_io.h>
  15. #include <encoding.h>
  16. #define VIRT_CLINT_TIMEBASE_FREQ (10000000)
  17. static volatile uint64_t time_elapsed = 0;
  18. static volatile unsigned long tick_cycles = 0;
  19. static uint64_t get_ticks()
  20. {
  21. __asm__ __volatile__(
  22. "rdtime %0"
  23. : "=r"(time_elapsed));
  24. return time_elapsed;
  25. }
  26. int tick_isr(void)
  27. {
  28. int tick_cycles = VIRT_CLINT_TIMEBASE_FREQ / RT_TICK_PER_SECOND;
  29. rt_tick_increase();
  30. #ifdef RISCV_S_MODE
  31. sbi_set_timer(get_ticks() + tick_cycles);
  32. #else
  33. *(uint64_t*)CLINT_MTIMECMP(__raw_hartid()) = *(uint64_t*)CLINT_MTIME + tick_cycles;
  34. #endif
  35. return 0;
  36. }
  37. /* Sets and enable the timer interrupt */
  38. int rt_hw_tick_init(void)
  39. {
  40. unsigned long interval = VIRT_CLINT_TIMEBASE_FREQ / RT_TICK_PER_SECOND;
  41. #ifdef RISCV_S_MODE
  42. /* Clear the Supervisor-Timer bit in SIE */
  43. clear_csr(sie, SIP_STIP);
  44. /* calculate the tick cycles */
  45. // tick_cycles = interval * sysctl_clock_get_freq(SYSCTL_CLOCK_CPU) / CLINT_CLOCK_DIV / 1000ULL - 1;
  46. tick_cycles = 40000;
  47. /* Set timer */
  48. sbi_set_timer(get_ticks() + tick_cycles);
  49. /* Enable the Supervisor-Timer bit in SIE */
  50. set_csr(sie, SIP_STIP);
  51. #else
  52. clear_csr(mie, MIP_MTIP);
  53. clear_csr(mip, MIP_MTIP);
  54. *(uint64_t*)CLINT_MTIMECMP(__raw_hartid()) = *(uint64_t*)CLINT_MTIME + interval;
  55. set_csr(mie, MIP_MTIP);
  56. #endif
  57. return 0;
  58. }