context_rvds.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. ;/*
  2. ; * File : context_rvds.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2006 - 2018, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-17 Bernard first version.
  13. ; * 2012-01-01 aozima support context switch load/store FPU register.
  14. ; * 2013-06-18 aozima add restore MSP feature.
  15. ; * 2013-06-23 aozima support lazy stack optimized.
  16. ; * 2018-07-24 aozima enhancement hard fault exception handler.
  17. ; */
  18. ;/**
  19. ; * @addtogroup cortex-m4
  20. ; */
  21. ;/*@{*/
  22. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  23. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  24. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  25. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  26. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  27. AREA |.text|, CODE, READONLY, ALIGN=2
  28. THUMB
  29. REQUIRE8
  30. PRESERVE8
  31. IMPORT rt_thread_switch_interrupt_flag
  32. IMPORT rt_interrupt_from_thread
  33. IMPORT rt_interrupt_to_thread
  34. ;/*
  35. ; * rt_base_t rt_hw_interrupt_disable();
  36. ; */
  37. rt_hw_interrupt_disable PROC
  38. EXPORT rt_hw_interrupt_disable
  39. MRS r0, PRIMASK
  40. CPSID I
  41. BX LR
  42. ENDP
  43. ;/*
  44. ; * void rt_hw_interrupt_enable(rt_base_t level);
  45. ; */
  46. rt_hw_interrupt_enable PROC
  47. EXPORT rt_hw_interrupt_enable
  48. MSR PRIMASK, r0
  49. BX LR
  50. ENDP
  51. ;/*
  52. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  53. ; * r0 --> from
  54. ; * r1 --> to
  55. ; */
  56. rt_hw_context_switch_interrupt
  57. EXPORT rt_hw_context_switch_interrupt
  58. rt_hw_context_switch PROC
  59. EXPORT rt_hw_context_switch
  60. ; set rt_thread_switch_interrupt_flag to 1
  61. LDR r2, =rt_thread_switch_interrupt_flag
  62. LDR r3, [r2]
  63. CMP r3, #1
  64. BEQ _reswitch
  65. MOV r3, #1
  66. STR r3, [r2]
  67. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  68. STR r0, [r2]
  69. _reswitch
  70. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  71. STR r1, [r2]
  72. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  73. LDR r1, =NVIC_PENDSVSET
  74. STR r1, [r0]
  75. BX LR
  76. ENDP
  77. ; r0 --> switch from thread stack
  78. ; r1 --> switch to thread stack
  79. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  80. PendSV_Handler PROC
  81. EXPORT PendSV_Handler
  82. ; disable interrupt to protect context switch
  83. MRS r2, PRIMASK
  84. CPSID I
  85. ; get rt_thread_switch_interrupt_flag
  86. LDR r0, =rt_thread_switch_interrupt_flag
  87. LDR r1, [r0]
  88. CBZ r1, pendsv_exit ; pendsv already handled
  89. ; clear rt_thread_switch_interrupt_flag to 0
  90. MOV r1, #0x00
  91. STR r1, [r0]
  92. LDR r0, =rt_interrupt_from_thread
  93. LDR r1, [r0]
  94. CBZ r1, switch_to_thread ; skip register save at the first time
  95. MRS r1, psp ; get from thread stack pointer
  96. IF {FPU} != "SoftVFP"
  97. TST lr, #0x10 ; if(!EXC_RETURN[4])
  98. VSTMFDEQ r1!, {d8 - d15} ; push FPU register s16~s31
  99. ENDIF
  100. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  101. IF {FPU} != "SoftVFP"
  102. MOV r4, #0x00 ; flag = 0
  103. TST lr, #0x10 ; if(!EXC_RETURN[4])
  104. MOVEQ r4, #0x01 ; flag = 1
  105. STMFD r1!, {r4} ; push flag
  106. ENDIF
  107. LDR r0, [r0]
  108. STR r1, [r0] ; update from thread stack pointer
  109. switch_to_thread
  110. LDR r1, =rt_interrupt_to_thread
  111. LDR r1, [r1]
  112. LDR r1, [r1] ; load thread stack pointer
  113. IF {FPU} != "SoftVFP"
  114. LDMFD r1!, {r3} ; pop flag
  115. ENDIF
  116. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  117. IF {FPU} != "SoftVFP"
  118. CMP r3, #0 ; if(flag_r3 != 0)
  119. VLDMFDNE r1!, {d8 - d15} ; pop FPU register s16~s31
  120. ENDIF
  121. MSR psp, r1 ; update stack pointer
  122. IF {FPU} != "SoftVFP"
  123. ORR lr, lr, #0x10 ; lr |= (1 << 4), clean FPCA.
  124. CMP r3, #0 ; if(flag_r3 != 0)
  125. BICNE lr, lr, #0x10 ; lr &= ~(1 << 4), set FPCA.
  126. ENDIF
  127. pendsv_exit
  128. ; restore interrupt
  129. MSR PRIMASK, r2
  130. ORR lr, lr, #0x04
  131. BX lr
  132. ENDP
  133. ;/*
  134. ; * void rt_hw_context_switch_to(rt_uint32 to);
  135. ; * r0 --> to
  136. ; * this fucntion is used to perform the first thread switch
  137. ; */
  138. rt_hw_context_switch_to PROC
  139. EXPORT rt_hw_context_switch_to
  140. ; set to thread
  141. LDR r1, =rt_interrupt_to_thread
  142. STR r0, [r1]
  143. IF {FPU} != "SoftVFP"
  144. ; CLEAR CONTROL.FPCA
  145. MRS r2, CONTROL ; read
  146. BIC r2, #0x04 ; modify
  147. MSR CONTROL, r2 ; write-back
  148. ENDIF
  149. ; set from thread to 0
  150. LDR r1, =rt_interrupt_from_thread
  151. MOV r0, #0x0
  152. STR r0, [r1]
  153. ; set interrupt flag to 1
  154. LDR r1, =rt_thread_switch_interrupt_flag
  155. MOV r0, #1
  156. STR r0, [r1]
  157. ; set the PendSV exception priority
  158. LDR r0, =NVIC_SYSPRI2
  159. LDR r1, =NVIC_PENDSV_PRI
  160. LDR.W r2, [r0,#0x00] ; read
  161. ORR r1,r1,r2 ; modify
  162. STR r1, [r0] ; write-back
  163. ; trigger the PendSV exception (causes context switch)
  164. LDR r0, =NVIC_INT_CTRL
  165. LDR r1, =NVIC_PENDSVSET
  166. STR r1, [r0]
  167. ; restore MSP
  168. LDR r0, =SCB_VTOR
  169. LDR r0, [r0]
  170. LDR r0, [r0]
  171. MSR msp, r0
  172. ; enable interrupts at processor level
  173. CPSIE F
  174. CPSIE I
  175. ; never reach here!
  176. ENDP
  177. ; compatible with old version
  178. rt_hw_interrupt_thread_switch PROC
  179. EXPORT rt_hw_interrupt_thread_switch
  180. BX lr
  181. ENDP
  182. IMPORT rt_hw_hard_fault_exception
  183. EXPORT HardFault_Handler
  184. EXPORT MemManage_Handler
  185. HardFault_Handler PROC
  186. MemManage_Handler
  187. ; get current context
  188. TST lr, #0x04 ; if(!EXC_RETURN[2])
  189. ITE EQ
  190. MRSEQ r0, msp ; [2]=0 ==> Z=1, get fault context from handler.
  191. MRSNE r0, psp ; [2]=1 ==> Z=0, get fault context from thread.
  192. STMFD r0!, {r4 - r11} ; push r4 - r11 register
  193. IF {FPU} != "SoftVFP"
  194. STMFD r0!, {lr} ; push dummy for flag
  195. ENDIF
  196. STMFD r0!, {lr} ; push exec_return register
  197. TST lr, #0x04 ; if(!EXC_RETURN[2])
  198. ITE EQ
  199. MSREQ msp, r0 ; [2]=0 ==> Z=1, update stack pointer to MSP.
  200. MSRNE psp, r0 ; [2]=1 ==> Z=0, update stack pointer to PSP.
  201. PUSH {lr}
  202. BL rt_hw_hard_fault_exception
  203. POP {lr}
  204. ORR lr, lr, #0x04
  205. BX lr
  206. ENDP
  207. ALIGN 4
  208. END