stm32f10x_tim.h 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /******************** (C) COPYRIGHT 2008 STMicroelectronics ********************
  2. * File Name : stm32f10x_tim.h
  3. * Author : MCD Application Team
  4. * Version : V2.0.3
  5. * Date : 09/22/2008
  6. * Description : This file contains all the functions prototypes for the
  7. * TIM firmware library.
  8. ********************************************************************************
  9. * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
  10. * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.
  11. * AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,
  12. * INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE
  13. * CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING
  14. * INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
  15. *******************************************************************************/
  16. /* Define to prevent recursive inclusion -------------------------------------*/
  17. #ifndef __STM32F10x_TIM_H
  18. #define __STM32F10x_TIM_H
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "stm32f10x_map.h"
  21. /* Exported types ------------------------------------------------------------*/
  22. /* TIM Time Base Init structure definition */
  23. typedef struct
  24. {
  25. u16 TIM_Prescaler;
  26. u16 TIM_CounterMode;
  27. u16 TIM_Period;
  28. u16 TIM_ClockDivision;
  29. u8 TIM_RepetitionCounter;
  30. } TIM_TimeBaseInitTypeDef;
  31. /* TIM Output Compare Init structure definition */
  32. typedef struct
  33. {
  34. u16 TIM_OCMode;
  35. u16 TIM_OutputState;
  36. u16 TIM_OutputNState;
  37. u16 TIM_Pulse;
  38. u16 TIM_OCPolarity;
  39. u16 TIM_OCNPolarity;
  40. u16 TIM_OCIdleState;
  41. u16 TIM_OCNIdleState;
  42. } TIM_OCInitTypeDef;
  43. /* TIM Input Capture Init structure definition */
  44. typedef struct
  45. {
  46. u16 TIM_Channel;
  47. u16 TIM_ICPolarity;
  48. u16 TIM_ICSelection;
  49. u16 TIM_ICPrescaler;
  50. u16 TIM_ICFilter;
  51. } TIM_ICInitTypeDef;
  52. /* BDTR structure definition */
  53. typedef struct
  54. {
  55. u16 TIM_OSSRState;
  56. u16 TIM_OSSIState;
  57. u16 TIM_LOCKLevel;
  58. u16 TIM_DeadTime;
  59. u16 TIM_Break;
  60. u16 TIM_BreakPolarity;
  61. u16 TIM_AutomaticOutput;
  62. } TIM_BDTRInitTypeDef;
  63. /* Exported constants --------------------------------------------------------*/
  64. #define IS_TIM_ALL_PERIPH(PERIPH) (((*(u32*)&(PERIPH)) == TIM1_BASE) || \
  65. ((*(u32*)&(PERIPH)) == TIM2_BASE) || \
  66. ((*(u32*)&(PERIPH)) == TIM3_BASE) || \
  67. ((*(u32*)&(PERIPH)) == TIM4_BASE) || \
  68. ((*(u32*)&(PERIPH)) == TIM5_BASE) || \
  69. ((*(u32*)&(PERIPH)) == TIM6_BASE) || \
  70. ((*(u32*)&(PERIPH)) == TIM7_BASE) || \
  71. ((*(u32*)&(PERIPH)) == TIM8_BASE))
  72. #define IS_TIM_18_PERIPH(PERIPH) (((*(u32*)&(PERIPH)) == TIM1_BASE) || \
  73. ((*(u32*)&(PERIPH)) == TIM8_BASE))
  74. #define IS_TIM_123458_PERIPH(PERIPH) (((*(u32*)&(PERIPH)) == TIM1_BASE) || \
  75. ((*(u32*)&(PERIPH)) == TIM2_BASE) || \
  76. ((*(u32*)&(PERIPH)) == TIM3_BASE) || \
  77. ((*(u32*)&(PERIPH)) == TIM4_BASE) || \
  78. ((*(u32*)&(PERIPH)) == TIM5_BASE) || \
  79. ((*(u32*)&(PERIPH)) == TIM8_BASE))
  80. /* TIM Output Compare and PWM modes -----------------------------------------*/
  81. #define TIM_OCMode_Timing ((u16)0x0000)
  82. #define TIM_OCMode_Active ((u16)0x0010)
  83. #define TIM_OCMode_Inactive ((u16)0x0020)
  84. #define TIM_OCMode_Toggle ((u16)0x0030)
  85. #define TIM_OCMode_PWM1 ((u16)0x0060)
  86. #define TIM_OCMode_PWM2 ((u16)0x0070)
  87. #define IS_TIM_OC_MODE(MODE) (((MODE) == TIM_OCMode_Timing) || \
  88. ((MODE) == TIM_OCMode_Active) || \
  89. ((MODE) == TIM_OCMode_Inactive) || \
  90. ((MODE) == TIM_OCMode_Toggle)|| \
  91. ((MODE) == TIM_OCMode_PWM1) || \
  92. ((MODE) == TIM_OCMode_PWM2))
  93. #define IS_TIM_OCM(MODE) (((MODE) == TIM_OCMode_Timing) || \
  94. ((MODE) == TIM_OCMode_Active) || \
  95. ((MODE) == TIM_OCMode_Inactive) || \
  96. ((MODE) == TIM_OCMode_Toggle)|| \
  97. ((MODE) == TIM_OCMode_PWM1) || \
  98. ((MODE) == TIM_OCMode_PWM2) || \
  99. ((MODE) == TIM_ForcedAction_Active) || \
  100. ((MODE) == TIM_ForcedAction_InActive))
  101. /* TIM One Pulse Mode -------------------------------------------------------*/
  102. #define TIM_OPMode_Single ((u16)0x0008)
  103. #define TIM_OPMode_Repetitive ((u16)0x0000)
  104. #define IS_TIM_OPM_MODE(MODE) (((MODE) == TIM_OPMode_Single) || \
  105. ((MODE) == TIM_OPMode_Repetitive))
  106. /* TIM Channel -------------------------------------------------------------*/
  107. #define TIM_Channel_1 ((u16)0x0000)
  108. #define TIM_Channel_2 ((u16)0x0004)
  109. #define TIM_Channel_3 ((u16)0x0008)
  110. #define TIM_Channel_4 ((u16)0x000C)
  111. #define IS_TIM_CHANNEL(CHANNEL) (((CHANNEL) == TIM_Channel_1) || \
  112. ((CHANNEL) == TIM_Channel_2) || \
  113. ((CHANNEL) == TIM_Channel_3) || \
  114. ((CHANNEL) == TIM_Channel_4))
  115. #define IS_TIM_PWMI_CHANNEL(CHANNEL) (((CHANNEL) == TIM_Channel_1) || \
  116. ((CHANNEL) == TIM_Channel_2))
  117. #define IS_TIM_COMPLEMENTARY_CHANNEL(CHANNEL) (((CHANNEL) == TIM_Channel_1) || \
  118. ((CHANNEL) == TIM_Channel_2) || \
  119. ((CHANNEL) == TIM_Channel_3))
  120. /* TIM Clock Division CKD --------------------------------------------------*/
  121. #define TIM_CKD_DIV1 ((u16)0x0000)
  122. #define TIM_CKD_DIV2 ((u16)0x0100)
  123. #define TIM_CKD_DIV4 ((u16)0x0200)
  124. #define IS_TIM_CKD_DIV(DIV) (((DIV) == TIM_CKD_DIV1) || \
  125. ((DIV) == TIM_CKD_DIV2) || \
  126. ((DIV) == TIM_CKD_DIV4))
  127. /* TIM Counter Mode --------------------------------------------------------*/
  128. #define TIM_CounterMode_Up ((u16)0x0000)
  129. #define TIM_CounterMode_Down ((u16)0x0010)
  130. #define TIM_CounterMode_CenterAligned1 ((u16)0x0020)
  131. #define TIM_CounterMode_CenterAligned2 ((u16)0x0040)
  132. #define TIM_CounterMode_CenterAligned3 ((u16)0x0060)
  133. #define IS_TIM_COUNTER_MODE(MODE) (((MODE) == TIM_CounterMode_Up) || \
  134. ((MODE) == TIM_CounterMode_Down) || \
  135. ((MODE) == TIM_CounterMode_CenterAligned1) || \
  136. ((MODE) == TIM_CounterMode_CenterAligned2) || \
  137. ((MODE) == TIM_CounterMode_CenterAligned3))
  138. /* TIM Output Compare Polarity ---------------------------------------------*/
  139. #define TIM_OCPolarity_High ((u16)0x0000)
  140. #define TIM_OCPolarity_Low ((u16)0x0002)
  141. #define IS_TIM_OC_POLARITY(POLARITY) (((POLARITY) == TIM_OCPolarity_High) || \
  142. ((POLARITY) == TIM_OCPolarity_Low))
  143. /* TIM Output Compare N Polarity -------------------------------------------*/
  144. #define TIM_OCNPolarity_High ((u16)0x0000)
  145. #define TIM_OCNPolarity_Low ((u16)0x0008)
  146. #define IS_TIM_OCN_POLARITY(POLARITY) (((POLARITY) == TIM_OCNPolarity_High) || \
  147. ((POLARITY) == TIM_OCNPolarity_Low))
  148. /* TIM Output Compare states -----------------------------------------------*/
  149. #define TIM_OutputState_Disable ((u16)0x0000)
  150. #define TIM_OutputState_Enable ((u16)0x0001)
  151. #define IS_TIM_OUTPUT_STATE(STATE) (((STATE) == TIM_OutputState_Disable) || \
  152. ((STATE) == TIM_OutputState_Enable))
  153. /* TIM Output Compare N States ---------------------------------------------*/
  154. #define TIM_OutputNState_Disable ((u16)0x0000)
  155. #define TIM_OutputNState_Enable ((u16)0x0004)
  156. #define IS_TIM_OUTPUTN_STATE(STATE) (((STATE) == TIM_OutputNState_Disable) || \
  157. ((STATE) == TIM_OutputNState_Enable))
  158. /* TIM Capture Compare States -----------------------------------------------*/
  159. #define TIM_CCx_Enable ((u16)0x0001)
  160. #define TIM_CCx_Disable ((u16)0x0000)
  161. #define IS_TIM_CCX(CCX) (((CCX) == TIM_CCx_Enable) || \
  162. ((CCX) == TIM_CCx_Disable))
  163. /* TIM Capture Compare N States --------------------------------------------*/
  164. #define TIM_CCxN_Enable ((u16)0x0004)
  165. #define TIM_CCxN_Disable ((u16)0x0000)
  166. #define IS_TIM_CCXN(CCXN) (((CCXN) == TIM_CCxN_Enable) || \
  167. ((CCXN) == TIM_CCxN_Disable))
  168. /* Break Input enable/disable -----------------------------------------------*/
  169. #define TIM_Break_Enable ((u16)0x1000)
  170. #define TIM_Break_Disable ((u16)0x0000)
  171. #define IS_TIM_BREAK_STATE(STATE) (((STATE) == TIM_Break_Enable) || \
  172. ((STATE) == TIM_Break_Disable))
  173. /* Break Polarity -----------------------------------------------------------*/
  174. #define TIM_BreakPolarity_Low ((u16)0x0000)
  175. #define TIM_BreakPolarity_High ((u16)0x2000)
  176. #define IS_TIM_BREAK_POLARITY(POLARITY) (((POLARITY) == TIM_BreakPolarity_Low) || \
  177. ((POLARITY) == TIM_BreakPolarity_High))
  178. /* TIM AOE Bit Set/Reset ---------------------------------------------------*/
  179. #define TIM_AutomaticOutput_Enable ((u16)0x4000)
  180. #define TIM_AutomaticOutput_Disable ((u16)0x0000)
  181. #define IS_TIM_AUTOMATIC_OUTPUT_STATE(STATE) (((STATE) == TIM_AutomaticOutput_Enable) || \
  182. ((STATE) == TIM_AutomaticOutput_Disable))
  183. /* Lock levels --------------------------------------------------------------*/
  184. #define TIM_LOCKLevel_OFF ((u16)0x0000)
  185. #define TIM_LOCKLevel_1 ((u16)0x0100)
  186. #define TIM_LOCKLevel_2 ((u16)0x0200)
  187. #define TIM_LOCKLevel_3 ((u16)0x0300)
  188. #define IS_TIM_LOCK_LEVEL(LEVEL) (((LEVEL) == TIM_LOCKLevel_OFF) || \
  189. ((LEVEL) == TIM_LOCKLevel_1) || \
  190. ((LEVEL) == TIM_LOCKLevel_2) || \
  191. ((LEVEL) == TIM_LOCKLevel_3))
  192. /* OSSI: Off-State Selection for Idle mode states ---------------------------*/
  193. #define TIM_OSSIState_Enable ((u16)0x0400)
  194. #define TIM_OSSIState_Disable ((u16)0x0000)
  195. #define IS_TIM_OSSI_STATE(STATE) (((STATE) == TIM_OSSIState_Enable) || \
  196. ((STATE) == TIM_OSSIState_Disable))
  197. /* OSSR: Off-State Selection for Run mode states ----------------------------*/
  198. #define TIM_OSSRState_Enable ((u16)0x0800)
  199. #define TIM_OSSRState_Disable ((u16)0x0000)
  200. #define IS_TIM_OSSR_STATE(STATE) (((STATE) == TIM_OSSRState_Enable) || \
  201. ((STATE) == TIM_OSSRState_Disable))
  202. /* TIM Output Compare Idle State -------------------------------------------*/
  203. #define TIM_OCIdleState_Set ((u16)0x0100)
  204. #define TIM_OCIdleState_Reset ((u16)0x0000)
  205. #define IS_TIM_OCIDLE_STATE(STATE) (((STATE) == TIM_OCIdleState_Set) || \
  206. ((STATE) == TIM_OCIdleState_Reset))
  207. /* TIM Output Compare N Idle State -----------------------------------------*/
  208. #define TIM_OCNIdleState_Set ((u16)0x0200)
  209. #define TIM_OCNIdleState_Reset ((u16)0x0000)
  210. #define IS_TIM_OCNIDLE_STATE(STATE) (((STATE) == TIM_OCNIdleState_Set) || \
  211. ((STATE) == TIM_OCNIdleState_Reset))
  212. /* TIM Input Capture Polarity ----------------------------------------------*/
  213. #define TIM_ICPolarity_Rising ((u16)0x0000)
  214. #define TIM_ICPolarity_Falling ((u16)0x0002)
  215. #define IS_TIM_IC_POLARITY(POLARITY) (((POLARITY) == TIM_ICPolarity_Rising) || \
  216. ((POLARITY) == TIM_ICPolarity_Falling))
  217. /* TIM Input Capture Selection ---------------------------------------------*/
  218. #define TIM_ICSelection_DirectTI ((u16)0x0001)
  219. #define TIM_ICSelection_IndirectTI ((u16)0x0002)
  220. #define TIM_ICSelection_TRC ((u16)0x0003)
  221. #define IS_TIM_IC_SELECTION(SELECTION) (((SELECTION) == TIM_ICSelection_DirectTI) || \
  222. ((SELECTION) == TIM_ICSelection_IndirectTI) || \
  223. ((SELECTION) == TIM_ICSelection_TRC))
  224. /* TIM Input Capture Prescaler ---------------------------------------------*/
  225. #define TIM_ICPSC_DIV1 ((u16)0x0000)
  226. #define TIM_ICPSC_DIV2 ((u16)0x0004)
  227. #define TIM_ICPSC_DIV4 ((u16)0x0008)
  228. #define TIM_ICPSC_DIV8 ((u16)0x000C)
  229. #define IS_TIM_IC_PRESCALER(PRESCALER) (((PRESCALER) == TIM_ICPSC_DIV1) || \
  230. ((PRESCALER) == TIM_ICPSC_DIV2) || \
  231. ((PRESCALER) == TIM_ICPSC_DIV4) || \
  232. ((PRESCALER) == TIM_ICPSC_DIV8))
  233. /* TIM interrupt sources ---------------------------------------------------*/
  234. #define TIM_IT_Update ((u16)0x0001)
  235. #define TIM_IT_CC1 ((u16)0x0002)
  236. #define TIM_IT_CC2 ((u16)0x0004)
  237. #define TIM_IT_CC3 ((u16)0x0008)
  238. #define TIM_IT_CC4 ((u16)0x0010)
  239. #define TIM_IT_COM ((u16)0x0020)
  240. #define TIM_IT_Trigger ((u16)0x0040)
  241. #define TIM_IT_Break ((u16)0x0080)
  242. #define IS_TIM_IT(IT) ((((IT) & (u16)0xFF00) == 0x0000) && ((IT) != 0x0000))
  243. #define IS_TIM_PERIPH_IT(PERIPH, TIM_IT) ((((((*(u32*)&(PERIPH)) == TIM2_BASE) || (((*(u32*)&(PERIPH)) == TIM3_BASE))||\
  244. (((*(u32*)&(PERIPH)) == TIM4_BASE)) || (((*(u32*)&(PERIPH)) == TIM5_BASE))))&& \
  245. (((TIM_IT) & (u16)0xFFA0) == 0x0000) && ((TIM_IT) != 0x0000)) ||\
  246. (((((*(u32*)&(PERIPH)) == TIM1_BASE) || (((*(u32*)&(PERIPH)) == TIM8_BASE))))&& \
  247. (((TIM_IT) & (u16)0xFF00) == 0x0000) && ((TIM_IT) != 0x0000)) ||\
  248. (((((*(u32*)&(PERIPH)) == TIM6_BASE) || (((*(u32*)&(PERIPH)) == TIM7_BASE))))&& \
  249. (((TIM_IT) & (u16)0xFFFE) == 0x0000) && ((TIM_IT) != 0x0000)))
  250. #define IS_TIM_GET_IT(IT) (((IT) == TIM_IT_Update) || \
  251. ((IT) == TIM_IT_CC1) || \
  252. ((IT) == TIM_IT_CC2) || \
  253. ((IT) == TIM_IT_CC3) || \
  254. ((IT) == TIM_IT_CC4) || \
  255. ((IT) == TIM_IT_COM) || \
  256. ((IT) == TIM_IT_Trigger) || \
  257. ((IT) == TIM_IT_Break))
  258. /* TIM DMA Base address ----------------------------------------------------*/
  259. #define TIM_DMABase_CR1 ((u16)0x0000)
  260. #define TIM_DMABase_CR2 ((u16)0x0001)
  261. #define TIM_DMABase_SMCR ((u16)0x0002)
  262. #define TIM_DMABase_DIER ((u16)0x0003)
  263. #define TIM_DMABase_SR ((u16)0x0004)
  264. #define TIM_DMABase_EGR ((u16)0x0005)
  265. #define TIM_DMABase_CCMR1 ((u16)0x0006)
  266. #define TIM_DMABase_CCMR2 ((u16)0x0007)
  267. #define TIM_DMABase_CCER ((u16)0x0008)
  268. #define TIM_DMABase_CNT ((u16)0x0009)
  269. #define TIM_DMABase_PSC ((u16)0x000A)
  270. #define TIM_DMABase_ARR ((u16)0x000B)
  271. #define TIM_DMABase_RCR ((u16)0x000C)
  272. #define TIM_DMABase_CCR1 ((u16)0x000D)
  273. #define TIM_DMABase_CCR2 ((u16)0x000E)
  274. #define TIM_DMABase_CCR3 ((u16)0x000F)
  275. #define TIM_DMABase_CCR4 ((u16)0x0010)
  276. #define TIM_DMABase_BDTR ((u16)0x0011)
  277. #define TIM_DMABase_DCR ((u16)0x0012)
  278. #define IS_TIM_DMA_BASE(BASE) (((BASE) == TIM_DMABase_CR1) || \
  279. ((BASE) == TIM_DMABase_CR2) || \
  280. ((BASE) == TIM_DMABase_SMCR) || \
  281. ((BASE) == TIM_DMABase_DIER) || \
  282. ((BASE) == TIM_DMABase_SR) || \
  283. ((BASE) == TIM_DMABase_EGR) || \
  284. ((BASE) == TIM_DMABase_CCMR1) || \
  285. ((BASE) == TIM_DMABase_CCMR2) || \
  286. ((BASE) == TIM_DMABase_CCER) || \
  287. ((BASE) == TIM_DMABase_CNT) || \
  288. ((BASE) == TIM_DMABase_PSC) || \
  289. ((BASE) == TIM_DMABase_ARR) || \
  290. ((BASE) == TIM_DMABase_RCR) || \
  291. ((BASE) == TIM_DMABase_CCR1) || \
  292. ((BASE) == TIM_DMABase_CCR2) || \
  293. ((BASE) == TIM_DMABase_CCR3) || \
  294. ((BASE) == TIM_DMABase_CCR4) || \
  295. ((BASE) == TIM_DMABase_BDTR) || \
  296. ((BASE) == TIM_DMABase_DCR))
  297. /* TIM DMA Burst Length ----------------------------------------------------*/
  298. #define TIM_DMABurstLength_1Byte ((u16)0x0000)
  299. #define TIM_DMABurstLength_2Bytes ((u16)0x0100)
  300. #define TIM_DMABurstLength_3Bytes ((u16)0x0200)
  301. #define TIM_DMABurstLength_4Bytes ((u16)0x0300)
  302. #define TIM_DMABurstLength_5Bytes ((u16)0x0400)
  303. #define TIM_DMABurstLength_6Bytes ((u16)0x0500)
  304. #define TIM_DMABurstLength_7Bytes ((u16)0x0600)
  305. #define TIM_DMABurstLength_8Bytes ((u16)0x0700)
  306. #define TIM_DMABurstLength_9Bytes ((u16)0x0800)
  307. #define TIM_DMABurstLength_10Bytes ((u16)0x0900)
  308. #define TIM_DMABurstLength_11Bytes ((u16)0x0A00)
  309. #define TIM_DMABurstLength_12Bytes ((u16)0x0B00)
  310. #define TIM_DMABurstLength_13Bytes ((u16)0x0C00)
  311. #define TIM_DMABurstLength_14Bytes ((u16)0x0D00)
  312. #define TIM_DMABurstLength_15Bytes ((u16)0x0E00)
  313. #define TIM_DMABurstLength_16Bytes ((u16)0x0F00)
  314. #define TIM_DMABurstLength_17Bytes ((u16)0x1000)
  315. #define TIM_DMABurstLength_18Bytes ((u16)0x1100)
  316. #define IS_TIM_DMA_LENGTH(LENGTH) (((LENGTH) == TIM_DMABurstLength_1Byte) || \
  317. ((LENGTH) == TIM_DMABurstLength_2Bytes) || \
  318. ((LENGTH) == TIM_DMABurstLength_3Bytes) || \
  319. ((LENGTH) == TIM_DMABurstLength_4Bytes) || \
  320. ((LENGTH) == TIM_DMABurstLength_5Bytes) || \
  321. ((LENGTH) == TIM_DMABurstLength_6Bytes) || \
  322. ((LENGTH) == TIM_DMABurstLength_7Bytes) || \
  323. ((LENGTH) == TIM_DMABurstLength_8Bytes) || \
  324. ((LENGTH) == TIM_DMABurstLength_9Bytes) || \
  325. ((LENGTH) == TIM_DMABurstLength_10Bytes) || \
  326. ((LENGTH) == TIM_DMABurstLength_11Bytes) || \
  327. ((LENGTH) == TIM_DMABurstLength_12Bytes) || \
  328. ((LENGTH) == TIM_DMABurstLength_13Bytes) || \
  329. ((LENGTH) == TIM_DMABurstLength_14Bytes) || \
  330. ((LENGTH) == TIM_DMABurstLength_15Bytes) || \
  331. ((LENGTH) == TIM_DMABurstLength_16Bytes) || \
  332. ((LENGTH) == TIM_DMABurstLength_17Bytes) || \
  333. ((LENGTH) == TIM_DMABurstLength_18Bytes))
  334. /* TIM DMA sources ---------------------------------------------------------*/
  335. #define TIM_DMA_Update ((u16)0x0100)
  336. #define TIM_DMA_CC1 ((u16)0x0200)
  337. #define TIM_DMA_CC2 ((u16)0x0400)
  338. #define TIM_DMA_CC3 ((u16)0x0800)
  339. #define TIM_DMA_CC4 ((u16)0x1000)
  340. #define TIM_DMA_COM ((u16)0x2000)
  341. #define TIM_DMA_Trigger ((u16)0x4000)
  342. #define IS_TIM_DMA_SOURCE(SOURCE) ((((SOURCE) & (u16)0x80FF) == 0x0000) && ((SOURCE) != 0x0000))
  343. #define IS_TIM_PERIPH_DMA(PERIPH, SOURCE) ((((((*(u32*)&(PERIPH)) == TIM2_BASE) || (((*(u32*)&(PERIPH)) == TIM3_BASE))||\
  344. (((*(u32*)&(PERIPH)) == TIM4_BASE)) || (((*(u32*)&(PERIPH)) == TIM5_BASE))))&& \
  345. (((SOURCE) & (u16)0xA0FF) == 0x0000) && ((SOURCE) != 0x0000)) ||\
  346. (((((*(u32*)&(PERIPH)) == TIM1_BASE) || (((*(u32*)&(PERIPH)) == TIM8_BASE))))&& \
  347. (((SOURCE) & (u16)0x80FF) == 0x0000) && ((SOURCE) != 0x0000)) ||\
  348. (((((*(u32*)&(PERIPH)) == TIM6_BASE) || (((*(u32*)&(PERIPH)) == TIM7_BASE))))&& \
  349. (((SOURCE) & (u16)0xFEFF) == 0x0000) && ((SOURCE) != 0x0000)))
  350. /* TIM External Trigger Prescaler ------------------------------------------*/
  351. #define TIM_ExtTRGPSC_OFF ((u16)0x0000)
  352. #define TIM_ExtTRGPSC_DIV2 ((u16)0x1000)
  353. #define TIM_ExtTRGPSC_DIV4 ((u16)0x2000)
  354. #define TIM_ExtTRGPSC_DIV8 ((u16)0x3000)
  355. #define IS_TIM_EXT_PRESCALER(PRESCALER) (((PRESCALER) == TIM_ExtTRGPSC_OFF) || \
  356. ((PRESCALER) == TIM_ExtTRGPSC_DIV2) || \
  357. ((PRESCALER) == TIM_ExtTRGPSC_DIV4) || \
  358. ((PRESCALER) == TIM_ExtTRGPSC_DIV8))
  359. /* TIM Internal Trigger Selection ------------------------------------------*/
  360. #define TIM_TS_ITR0 ((u16)0x0000)
  361. #define TIM_TS_ITR1 ((u16)0x0010)
  362. #define TIM_TS_ITR2 ((u16)0x0020)
  363. #define TIM_TS_ITR3 ((u16)0x0030)
  364. #define TIM_TS_TI1F_ED ((u16)0x0040)
  365. #define TIM_TS_TI1FP1 ((u16)0x0050)
  366. #define TIM_TS_TI2FP2 ((u16)0x0060)
  367. #define TIM_TS_ETRF ((u16)0x0070)
  368. #define IS_TIM_TRIGGER_SELECTION(SELECTION) (((SELECTION) == TIM_TS_ITR0) || \
  369. ((SELECTION) == TIM_TS_ITR1) || \
  370. ((SELECTION) == TIM_TS_ITR2) || \
  371. ((SELECTION) == TIM_TS_ITR3) || \
  372. ((SELECTION) == TIM_TS_TI1F_ED) || \
  373. ((SELECTION) == TIM_TS_TI1FP1) || \
  374. ((SELECTION) == TIM_TS_TI2FP2) || \
  375. ((SELECTION) == TIM_TS_ETRF))
  376. #define IS_TIM_INTERNAL_TRIGGER_SELECTION(SELECTION) (((SELECTION) == TIM_TS_ITR0) || \
  377. ((SELECTION) == TIM_TS_ITR1) || \
  378. ((SELECTION) == TIM_TS_ITR2) || \
  379. ((SELECTION) == TIM_TS_ITR3))
  380. /* TIM TIx External Clock Source -------------------------------------------*/
  381. #define TIM_TIxExternalCLK1Source_TI1 ((u16)0x0050)
  382. #define TIM_TIxExternalCLK1Source_TI2 ((u16)0x0060)
  383. #define TIM_TIxExternalCLK1Source_TI1ED ((u16)0x0040)
  384. #define IS_TIM_TIXCLK_SOURCE(SOURCE) (((SOURCE) == TIM_TIxExternalCLK1Source_TI1) || \
  385. ((SOURCE) == TIM_TIxExternalCLK1Source_TI2) || \
  386. ((SOURCE) == TIM_TIxExternalCLK1Source_TI1ED))
  387. /* TIM External Trigger Polarity -------------------------------------------*/
  388. #define TIM_ExtTRGPolarity_Inverted ((u16)0x8000)
  389. #define TIM_ExtTRGPolarity_NonInverted ((u16)0x0000)
  390. #define IS_TIM_EXT_POLARITY(POLARITY) (((POLARITY) == TIM_ExtTRGPolarity_Inverted) || \
  391. ((POLARITY) == TIM_ExtTRGPolarity_NonInverted))
  392. /* TIM Prescaler Reload Mode -----------------------------------------------*/
  393. #define TIM_PSCReloadMode_Update ((u16)0x0000)
  394. #define TIM_PSCReloadMode_Immediate ((u16)0x0001)
  395. #define IS_TIM_PRESCALER_RELOAD(RELOAD) (((RELOAD) == TIM_PSCReloadMode_Update) || \
  396. ((RELOAD) == TIM_PSCReloadMode_Immediate))
  397. /* TIM Forced Action -------------------------------------------------------*/
  398. #define TIM_ForcedAction_Active ((u16)0x0050)
  399. #define TIM_ForcedAction_InActive ((u16)0x0040)
  400. #define IS_TIM_FORCED_ACTION(ACTION) (((ACTION) == TIM_ForcedAction_Active) || \
  401. ((ACTION) == TIM_ForcedAction_InActive))
  402. /* TIM Encoder Mode --------------------------------------------------------*/
  403. #define TIM_EncoderMode_TI1 ((u16)0x0001)
  404. #define TIM_EncoderMode_TI2 ((u16)0x0002)
  405. #define TIM_EncoderMode_TI12 ((u16)0x0003)
  406. #define IS_TIM_ENCODER_MODE(MODE) (((MODE) == TIM_EncoderMode_TI1) || \
  407. ((MODE) == TIM_EncoderMode_TI2) || \
  408. ((MODE) == TIM_EncoderMode_TI12))
  409. /* TIM Event Source --------------------------------------------------------*/
  410. #define TIM_EventSource_Update ((u16)0x0001)
  411. #define TIM_EventSource_CC1 ((u16)0x0002)
  412. #define TIM_EventSource_CC2 ((u16)0x0004)
  413. #define TIM_EventSource_CC3 ((u16)0x0008)
  414. #define TIM_EventSource_CC4 ((u16)0x0010)
  415. #define TIM_EventSource_COM ((u16)0x0020)
  416. #define TIM_EventSource_Trigger ((u16)0x0040)
  417. #define TIM_EventSource_Break ((u16)0x0080)
  418. #define IS_TIM_EVENT_SOURCE(SOURCE) ((((SOURCE) & (u16)0xFF00) == 0x0000) && ((SOURCE) != 0x0000))
  419. #define IS_TIM_PERIPH_EVENT(PERIPH, EVENT) ((((((*(u32*)&(PERIPH)) == TIM2_BASE) || (((*(u32*)&(PERIPH)) == TIM3_BASE))||\
  420. (((*(u32*)&(PERIPH)) == TIM4_BASE)) || (((*(u32*)&(PERIPH)) == TIM5_BASE))))&& \
  421. (((EVENT) & (u16)0xFFA0) == 0x0000) && ((EVENT) != 0x0000)) ||\
  422. (((((*(u32*)&(PERIPH)) == TIM1_BASE) || (((*(u32*)&(PERIPH)) == TIM8_BASE))))&& \
  423. (((EVENT) & (u16)0xFF00) == 0x0000) && ((EVENT) != 0x0000)) ||\
  424. (((((*(u32*)&(PERIPH)) == TIM6_BASE) || (((*(u32*)&(PERIPH)) == TIM7_BASE))))&& \
  425. (((EVENT) & (u16)0xFFFE) == 0x0000) && ((EVENT) != 0x0000)))
  426. /* TIM Update Source --------------------------------------------------------*/
  427. #define TIM_UpdateSource_Global ((u16)0x0000)
  428. #define TIM_UpdateSource_Regular ((u16)0x0001)
  429. #define IS_TIM_UPDATE_SOURCE(SOURCE) (((SOURCE) == TIM_UpdateSource_Global) || \
  430. ((SOURCE) == TIM_UpdateSource_Regular))
  431. /* TIM Ouput Compare Preload State ------------------------------------------*/
  432. #define TIM_OCPreload_Enable ((u16)0x0008)
  433. #define TIM_OCPreload_Disable ((u16)0x0000)
  434. #define IS_TIM_OCPRELOAD_STATE(STATE) (((STATE) == TIM_OCPreload_Enable) || \
  435. ((STATE) == TIM_OCPreload_Disable))
  436. /* TIM Ouput Compare Fast State ---------------------------------------------*/
  437. #define TIM_OCFast_Enable ((u16)0x0004)
  438. #define TIM_OCFast_Disable ((u16)0x0000)
  439. #define IS_TIM_OCFAST_STATE(STATE) (((STATE) == TIM_OCFast_Enable) || \
  440. ((STATE) == TIM_OCFast_Disable))
  441. /* TIM Ouput Compare Clear State --------------------------------------------*/
  442. #define TIM_OCClear_Enable ((u16)0x0080)
  443. #define TIM_OCClear_Disable ((u16)0x0000)
  444. #define IS_TIM_OCCLEAR_STATE(STATE) (((STATE) == TIM_OCClear_Enable) || \
  445. ((STATE) == TIM_OCClear_Disable))
  446. /* TIM Trigger Output Source ------------------------------------------------*/
  447. #define TIM_TRGOSource_Reset ((u16)0x0000)
  448. #define TIM_TRGOSource_Enable ((u16)0x0010)
  449. #define TIM_TRGOSource_Update ((u16)0x0020)
  450. #define TIM_TRGOSource_OC1 ((u16)0x0030)
  451. #define TIM_TRGOSource_OC1Ref ((u16)0x0040)
  452. #define TIM_TRGOSource_OC2Ref ((u16)0x0050)
  453. #define TIM_TRGOSource_OC3Ref ((u16)0x0060)
  454. #define TIM_TRGOSource_OC4Ref ((u16)0x0070)
  455. #define IS_TIM_TRGO_SOURCE(SOURCE) (((SOURCE) == TIM_TRGOSource_Reset) || \
  456. ((SOURCE) == TIM_TRGOSource_Enable) || \
  457. ((SOURCE) == TIM_TRGOSource_Update) || \
  458. ((SOURCE) == TIM_TRGOSource_OC1) || \
  459. ((SOURCE) == TIM_TRGOSource_OC1Ref) || \
  460. ((SOURCE) == TIM_TRGOSource_OC2Ref) || \
  461. ((SOURCE) == TIM_TRGOSource_OC3Ref) || \
  462. ((SOURCE) == TIM_TRGOSource_OC4Ref))
  463. #define IS_TIM_PERIPH_TRGO(PERIPH, TRGO) (((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  464. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  465. (((*(u32*)&(PERIPH)) == TIM6_BASE))||(((*(u32*)&(PERIPH)) == TIM7_BASE))|| \
  466. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  467. ((TRGO) == TIM_TRGOSource_Reset)) ||\
  468. ((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  469. (((*(u32*)&(PERIPH)) == TIM6_BASE))||(((*(u32*)&(PERIPH)) == TIM7_BASE))|| \
  470. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  471. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  472. ((TRGO) == TIM_TRGOSource_Enable)) ||\
  473. ((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  474. (((*(u32*)&(PERIPH)) == TIM6_BASE))||(((*(u32*)&(PERIPH)) == TIM7_BASE))|| \
  475. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  476. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  477. ((TRGO) == TIM_TRGOSource_Update)) ||\
  478. ((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  479. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  480. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  481. ((TRGO) == TIM_TRGOSource_OC1)) ||\
  482. ((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  483. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  484. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  485. ((TRGO) == TIM_TRGOSource_OC1Ref)) ||\
  486. ((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  487. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  488. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  489. ((TRGO) == TIM_TRGOSource_OC2Ref)) ||\
  490. ((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  491. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  492. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  493. ((TRGO) == TIM_TRGOSource_OC3Ref)) ||\
  494. ((((*(u32*)&(PERIPH)) == TIM2_BASE)||(((*(u32*)&(PERIPH)) == TIM1_BASE))||\
  495. (((*(u32*)&(PERIPH)) == TIM3_BASE))||(((*(u32*)&(PERIPH)) == TIM4_BASE))|| \
  496. (((*(u32*)&(PERIPH)) == TIM5_BASE))||(((*(u32*)&(PERIPH)) == TIM8_BASE))) && \
  497. ((TRGO) == TIM_TRGOSource_OC4Ref)))
  498. /* TIM Slave Mode ----------------------------------------------------------*/
  499. #define TIM_SlaveMode_Reset ((u16)0x0004)
  500. #define TIM_SlaveMode_Gated ((u16)0x0005)
  501. #define TIM_SlaveMode_Trigger ((u16)0x0006)
  502. #define TIM_SlaveMode_External1 ((u16)0x0007)
  503. #define IS_TIM_SLAVE_MODE(MODE) (((MODE) == TIM_SlaveMode_Reset) || \
  504. ((MODE) == TIM_SlaveMode_Gated) || \
  505. ((MODE) == TIM_SlaveMode_Trigger) || \
  506. ((MODE) == TIM_SlaveMode_External1))
  507. /* TIM Master Slave Mode ---------------------------------------------------*/
  508. #define TIM_MasterSlaveMode_Enable ((u16)0x0080)
  509. #define TIM_MasterSlaveMode_Disable ((u16)0x0000)
  510. #define IS_TIM_MSM_STATE(STATE) (((STATE) == TIM_MasterSlaveMode_Enable) || \
  511. ((STATE) == TIM_MasterSlaveMode_Disable))
  512. /* TIM Flags ---------------------------------------------------------------*/
  513. #define TIM_FLAG_Update ((u16)0x0001)
  514. #define TIM_FLAG_CC1 ((u16)0x0002)
  515. #define TIM_FLAG_CC2 ((u16)0x0004)
  516. #define TIM_FLAG_CC3 ((u16)0x0008)
  517. #define TIM_FLAG_CC4 ((u16)0x0010)
  518. #define TIM_FLAG_COM ((u16)0x0020)
  519. #define TIM_FLAG_Trigger ((u16)0x0040)
  520. #define TIM_FLAG_Break ((u16)0x0080)
  521. #define TIM_FLAG_CC1OF ((u16)0x0200)
  522. #define TIM_FLAG_CC2OF ((u16)0x0400)
  523. #define TIM_FLAG_CC3OF ((u16)0x0800)
  524. #define TIM_FLAG_CC4OF ((u16)0x1000)
  525. #define IS_TIM_GET_FLAG(FLAG) (((FLAG) == TIM_FLAG_Update) || \
  526. ((FLAG) == TIM_FLAG_CC1) || \
  527. ((FLAG) == TIM_FLAG_CC2) || \
  528. ((FLAG) == TIM_FLAG_CC3) || \
  529. ((FLAG) == TIM_FLAG_CC4) || \
  530. ((FLAG) == TIM_FLAG_COM) || \
  531. ((FLAG) == TIM_FLAG_Trigger) || \
  532. ((FLAG) == TIM_FLAG_Break) || \
  533. ((FLAG) == TIM_FLAG_CC1OF) || \
  534. ((FLAG) == TIM_FLAG_CC2OF) || \
  535. ((FLAG) == TIM_FLAG_CC3OF) || \
  536. ((FLAG) == TIM_FLAG_CC4OF))
  537. #define IS_TIM_CLEAR_FLAG(PERIPH, TIM_FLAG) ((((((*(u32*)&(PERIPH)) == TIM2_BASE) || (((*(u32*)&(PERIPH)) == TIM3_BASE))||\
  538. (((*(u32*)&(PERIPH)) == TIM4_BASE)) || (((*(u32*)&(PERIPH)) == TIM5_BASE))))&& \
  539. (((TIM_FLAG) & (u16)0xE1A0) == 0x0000) && ((TIM_FLAG) != 0x0000)) ||\
  540. (((((*(u32*)&(PERIPH)) == TIM1_BASE) || (((*(u32*)&(PERIPH)) == TIM8_BASE))))&& \
  541. (((TIM_FLAG) & (u16)0xE100) == 0x0000) && ((TIM_FLAG) != 0x0000)) ||\
  542. (((((*(u32*)&(PERIPH)) == TIM6_BASE) || (((*(u32*)&(PERIPH)) == TIM7_BASE))))&& \
  543. (((TIM_FLAG) & (u16)0xFFFE) == 0x0000) && ((TIM_FLAG) != 0x0000)))
  544. #define IS_TIM_PERIPH_FLAG(PERIPH, TIM_FLAG) (((((*(u32*)&(PERIPH))==TIM2_BASE) || ((*(u32*)&(PERIPH)) == TIM3_BASE) ||\
  545. ((*(u32*)&(PERIPH)) == TIM4_BASE) || ((*(u32*)&(PERIPH))==TIM5_BASE) || \
  546. ((*(u32*)&(PERIPH))==TIM1_BASE) || ((*(u32*)&(PERIPH))==TIM8_BASE)) &&\
  547. (((TIM_FLAG) == TIM_FLAG_CC1) || ((TIM_FLAG) == TIM_FLAG_CC2) ||\
  548. ((TIM_FLAG) == TIM_FLAG_CC3) || ((TIM_FLAG) == TIM_FLAG_CC4) || \
  549. ((TIM_FLAG) == TIM_FLAG_Trigger))) ||\
  550. ((((*(u32*)&(PERIPH))==TIM2_BASE) || ((*(u32*)&(PERIPH)) == TIM3_BASE) || \
  551. ((*(u32*)&(PERIPH)) == TIM4_BASE) || ((*(u32*)&(PERIPH))==TIM5_BASE) ||\
  552. ((*(u32*)&(PERIPH))==TIM1_BASE)|| ((*(u32*)&(PERIPH))==TIM8_BASE) || \
  553. ((*(u32*)&(PERIPH))==TIM7_BASE) || ((*(u32*)&(PERIPH))==TIM6_BASE)) && \
  554. (((TIM_FLAG) == TIM_FLAG_Update))) ||\
  555. ((((*(u32*)&(PERIPH))==TIM1_BASE) || ((*(u32*)&(PERIPH)) == TIM8_BASE)) &&\
  556. (((TIM_FLAG) == TIM_FLAG_COM) || ((TIM_FLAG) == TIM_FLAG_Break))) ||\
  557. ((((*(u32*)&(PERIPH))==TIM2_BASE) || ((*(u32*)&(PERIPH)) == TIM3_BASE) || \
  558. ((*(u32*)&(PERIPH)) == TIM4_BASE) || ((*(u32*)&(PERIPH))==TIM5_BASE) || \
  559. ((*(u32*)&(PERIPH))==TIM1_BASE) || ((*(u32*)&(PERIPH))==TIM8_BASE)) &&\
  560. (((TIM_FLAG) == TIM_FLAG_CC1OF) || ((TIM_FLAG) == TIM_FLAG_CC2OF) ||\
  561. ((TIM_FLAG) == TIM_FLAG_CC3OF) || ((TIM_FLAG) == TIM_FLAG_CC4OF))))
  562. /* TIM Input Capture Filer Value ---------------------------------------------*/
  563. #define IS_TIM_IC_FILTER(ICFILTER) ((ICFILTER) <= 0xF)
  564. /* TIM External Trigger Filter -----------------------------------------------*/
  565. #define IS_TIM_EXT_FILTER(EXTFILTER) ((EXTFILTER) <= 0xF)
  566. /* Exported macro ------------------------------------------------------------*/
  567. /* Exported functions --------------------------------------------------------*/
  568. void TIM_DeInit(TIM_TypeDef* TIMx);
  569. void TIM_TimeBaseInit(TIM_TypeDef* TIMx, TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct);
  570. void TIM_OC1Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
  571. void TIM_OC2Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
  572. void TIM_OC3Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
  573. void TIM_OC4Init(TIM_TypeDef* TIMx, TIM_OCInitTypeDef* TIM_OCInitStruct);
  574. void TIM_ICInit(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct);
  575. void TIM_PWMIConfig(TIM_TypeDef* TIMx, TIM_ICInitTypeDef* TIM_ICInitStruct);
  576. void TIM_BDTRConfig(TIM_TypeDef* TIMx, TIM_BDTRInitTypeDef *TIM_BDTRInitStruct);
  577. void TIM_TimeBaseStructInit(TIM_TimeBaseInitTypeDef* TIM_TimeBaseInitStruct);
  578. void TIM_OCStructInit(TIM_OCInitTypeDef* TIM_OCInitStruct);
  579. void TIM_ICStructInit(TIM_ICInitTypeDef* TIM_ICInitStruct);
  580. void TIM_BDTRStructInit(TIM_BDTRInitTypeDef* TIM_BDTRInitStruct);
  581. void TIM_Cmd(TIM_TypeDef* TIMx, FunctionalState NewState);
  582. void TIM_CtrlPWMOutputs(TIM_TypeDef* TIMx, FunctionalState NewState);
  583. void TIM_ITConfig(TIM_TypeDef* TIMx, u16 TIM_IT, FunctionalState NewState);
  584. void TIM_GenerateEvent(TIM_TypeDef* TIMx, u16 TIM_EventSource);
  585. void TIM_DMAConfig(TIM_TypeDef* TIMx, u16 TIM_DMABase, u16 TIM_DMABurstLength);
  586. void TIM_DMACmd(TIM_TypeDef* TIMx, u16 TIM_DMASource, FunctionalState NewState);
  587. void TIM_InternalClockConfig(TIM_TypeDef* TIMx);
  588. void TIM_ITRxExternalClockConfig(TIM_TypeDef* TIMx, u16 TIM_InputTriggerSource);
  589. void TIM_TIxExternalClockConfig(TIM_TypeDef* TIMx, u16 TIM_TIxExternalCLKSource,
  590. u16 TIM_ICPolarity, u16 ICFilter);
  591. void TIM_ETRClockMode1Config(TIM_TypeDef* TIMx, u16 TIM_ExtTRGPrescaler, u16 TIM_ExtTRGPolarity,
  592. u16 ExtTRGFilter);
  593. void TIM_ETRClockMode2Config(TIM_TypeDef* TIMx, u16 TIM_ExtTRGPrescaler,
  594. u16 TIM_ExtTRGPolarity, u16 ExtTRGFilter);
  595. void TIM_ETRConfig(TIM_TypeDef* TIMx, u16 TIM_ExtTRGPrescaler, u16 TIM_ExtTRGPolarity,
  596. u16 ExtTRGFilter);
  597. void TIM_PrescalerConfig(TIM_TypeDef* TIMx, u16 Prescaler, u16 TIM_PSCReloadMode);
  598. void TIM_CounterModeConfig(TIM_TypeDef* TIMx, u16 TIM_CounterMode);
  599. void TIM_SelectInputTrigger(TIM_TypeDef* TIMx, u16 TIM_InputTriggerSource);
  600. void TIM_EncoderInterfaceConfig(TIM_TypeDef* TIMx, u16 TIM_EncoderMode,
  601. u16 TIM_IC1Polarity, u16 TIM_IC2Polarity);
  602. void TIM_ForcedOC1Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
  603. void TIM_ForcedOC2Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
  604. void TIM_ForcedOC3Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
  605. void TIM_ForcedOC4Config(TIM_TypeDef* TIMx, u16 TIM_ForcedAction);
  606. void TIM_ARRPreloadConfig(TIM_TypeDef* TIMx, FunctionalState NewState);
  607. void TIM_SelectCOM(TIM_TypeDef* TIMx, FunctionalState NewState);
  608. void TIM_SelectCCDMA(TIM_TypeDef* TIMx, FunctionalState NewState);
  609. void TIM_CCPreloadControl(TIM_TypeDef* TIMx, FunctionalState NewState);
  610. void TIM_OC1PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
  611. void TIM_OC2PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
  612. void TIM_OC3PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
  613. void TIM_OC4PreloadConfig(TIM_TypeDef* TIMx, u16 TIM_OCPreload);
  614. void TIM_OC1FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
  615. void TIM_OC2FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
  616. void TIM_OC3FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
  617. void TIM_OC4FastConfig(TIM_TypeDef* TIMx, u16 TIM_OCFast);
  618. void TIM_ClearOC1Ref(TIM_TypeDef* TIMx, u16 TIM_OCClear);
  619. void TIM_ClearOC2Ref(TIM_TypeDef* TIMx, u16 TIM_OCClear);
  620. void TIM_ClearOC3Ref(TIM_TypeDef* TIMx, u16 TIM_OCClear);
  621. void TIM_ClearOC4Ref(TIM_TypeDef* TIMx, u16 TIM_OCClear);
  622. void TIM_OC1PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
  623. void TIM_OC1NPolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCNPolarity);
  624. void TIM_OC2PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
  625. void TIM_OC2NPolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCNPolarity);
  626. void TIM_OC3PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
  627. void TIM_OC3NPolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCNPolarity);
  628. void TIM_OC4PolarityConfig(TIM_TypeDef* TIMx, u16 TIM_OCPolarity);
  629. void TIM_CCxCmd(TIM_TypeDef* TIMx, u16 TIM_Channel, u16 TIM_CCx);
  630. void TIM_CCxNCmd(TIM_TypeDef* TIMx, u16 TIM_Channel, u16 TIM_CCxN);
  631. void TIM_SelectOCxM(TIM_TypeDef* TIMx, u16 TIM_Channel, u16 TIM_OCMode);
  632. void TIM_UpdateDisableConfig(TIM_TypeDef* TIMx, FunctionalState NewState);
  633. void TIM_UpdateRequestConfig(TIM_TypeDef* TIMx, u16 TIM_UpdateSource);
  634. void TIM_SelectHallSensor(TIM_TypeDef* TIMx, FunctionalState NewState);
  635. void TIM_SelectOnePulseMode(TIM_TypeDef* TIMx, u16 TIM_OPMode);
  636. void TIM_SelectOutputTrigger(TIM_TypeDef* TIMx, u16 TIM_TRGOSource);
  637. void TIM_SelectSlaveMode(TIM_TypeDef* TIMx, u16 TIM_SlaveMode);
  638. void TIM_SelectMasterSlaveMode(TIM_TypeDef* TIMx, u16 TIM_MasterSlaveMode);
  639. void TIM_SetCounter(TIM_TypeDef* TIMx, u16 Counter);
  640. void TIM_SetAutoreload(TIM_TypeDef* TIMx, u16 Autoreload);
  641. void TIM_SetCompare1(TIM_TypeDef* TIMx, u16 Compare1);
  642. void TIM_SetCompare2(TIM_TypeDef* TIMx, u16 Compare2);
  643. void TIM_SetCompare3(TIM_TypeDef* TIMx, u16 Compare3);
  644. void TIM_SetCompare4(TIM_TypeDef* TIMx, u16 Compare4);
  645. void TIM_SetIC1Prescaler(TIM_TypeDef* TIMx, u16 TIM_ICPSC);
  646. void TIM_SetIC2Prescaler(TIM_TypeDef* TIMx, u16 TIM_ICPSC);
  647. void TIM_SetIC3Prescaler(TIM_TypeDef* TIMx, u16 TIM_ICPSC);
  648. void TIM_SetIC4Prescaler(TIM_TypeDef* TIMx, u16 TIM_ICPSC);
  649. void TIM_SetClockDivision(TIM_TypeDef* TIMx, u16 TIM_CKD);
  650. u16 TIM_GetCapture1(TIM_TypeDef* TIMx);
  651. u16 TIM_GetCapture2(TIM_TypeDef* TIMx);
  652. u16 TIM_GetCapture3(TIM_TypeDef* TIMx);
  653. u16 TIM_GetCapture4(TIM_TypeDef* TIMx);
  654. u16 TIM_GetCounter(TIM_TypeDef* TIMx);
  655. u16 TIM_GetPrescaler(TIM_TypeDef* TIMx);
  656. FlagStatus TIM_GetFlagStatus(TIM_TypeDef* TIMx, u16 TIM_FLAG);
  657. void TIM_ClearFlag(TIM_TypeDef* TIMx, u16 TIM_FLAG);
  658. ITStatus TIM_GetITStatus(TIM_TypeDef* TIMx, u16 TIM_IT);
  659. void TIM_ClearITPendingBit(TIM_TypeDef* TIMx, u16 TIM_IT);
  660. #endif /*__STM32F10x_TIM_H */
  661. /******************* (C) COPYRIGHT 2008 STMicroelectronics *****END OF FILE****/