drv_gpio.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-01-07 shelton first version
  9. * 2021-10-28 jonas optimization design pin-index algorithm
  10. */
  11. #include <board.h>
  12. #include "drv_gpio.h"
  13. #ifdef RT_USING_PIN
  14. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  15. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  16. #define PIN_NO(pin) ((uint8_t)((pin) & 0xFu))
  17. #define PIN_ATPORTSOURCE(pin) ((uint8_t)(((pin) & 0xF0u) >> 4))
  18. #define PIN_ATPINSOURCE(pin) ((uint8_t)((pin) & 0xFu))
  19. #define PIN_ATPORT(pin) ((GPIO_Type *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  20. #define PIN_ATPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  21. #if defined(GPIOZ)
  22. #define __AT32_PORT_MAX 12u
  23. #elif defined(GPIOK)
  24. #define __AT32_PORT_MAX 11u
  25. #elif defined(GPIOJ)
  26. #define __AT32_PORT_MAX 10u
  27. #elif defined(GPIOI)
  28. #define __AT32_PORT_MAX 9u
  29. #elif defined(GPIOH)
  30. #define __AT32_PORT_MAX 8u
  31. #elif defined(GPIOG)
  32. #define __AT32_PORT_MAX 7u
  33. #elif defined(GPIOF)
  34. #define __AT32_PORT_MAX 6u
  35. #elif defined(GPIOE)
  36. #define __AT32_PORT_MAX 5u
  37. #elif defined(GPIOD)
  38. #define __AT32_PORT_MAX 4u
  39. #elif defined(GPIOC)
  40. #define __AT32_PORT_MAX 3u
  41. #elif defined(GPIOB)
  42. #define __AT32_PORT_MAX 2u
  43. #elif defined(GPIOA)
  44. #define __AT32_PORT_MAX 1u
  45. #else
  46. #define __AT32_PORT_MAX 0u
  47. #error Unsupported AT32 GPIO peripheral.
  48. #endif
  49. #define PIN_ATPORT_MAX __AT32_PORT_MAX
  50. static const struct pin_irq_map pin_irq_map[] =
  51. {
  52. {GPIO_Pins_0, EXTI_Line0, EXTI0_IRQn},
  53. {GPIO_Pins_1, EXTI_Line1, EXTI1_IRQn},
  54. {GPIO_Pins_2, EXTI_Line2, EXTI2_IRQn},
  55. {GPIO_Pins_3, EXTI_Line3, EXTI3_IRQn},
  56. {GPIO_Pins_4, EXTI_Line4, EXTI4_IRQn},
  57. {GPIO_Pins_5, EXTI_Line5, EXTI9_5_IRQn},
  58. {GPIO_Pins_6, EXTI_Line6, EXTI9_5_IRQn},
  59. {GPIO_Pins_7, EXTI_Line7, EXTI9_5_IRQn},
  60. {GPIO_Pins_8, EXTI_Line8, EXTI9_5_IRQn},
  61. {GPIO_Pins_9, EXTI_Line9, EXTI9_5_IRQn},
  62. {GPIO_Pins_10, EXTI_Line10, EXTI15_10_IRQn},
  63. {GPIO_Pins_11, EXTI_Line11, EXTI15_10_IRQn},
  64. {GPIO_Pins_12, EXTI_Line12, EXTI15_10_IRQn},
  65. {GPIO_Pins_13, EXTI_Line13, EXTI15_10_IRQn},
  66. {GPIO_Pins_14, EXTI_Line14, EXTI15_10_IRQn},
  67. {GPIO_Pins_15, EXTI_Line15, EXTI15_10_IRQn},
  68. };
  69. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  70. {
  71. {-1, 0, RT_NULL, RT_NULL},
  72. {-1, 0, RT_NULL, RT_NULL},
  73. {-1, 0, RT_NULL, RT_NULL},
  74. {-1, 0, RT_NULL, RT_NULL},
  75. {-1, 0, RT_NULL, RT_NULL},
  76. {-1, 0, RT_NULL, RT_NULL},
  77. {-1, 0, RT_NULL, RT_NULL},
  78. {-1, 0, RT_NULL, RT_NULL},
  79. {-1, 0, RT_NULL, RT_NULL},
  80. {-1, 0, RT_NULL, RT_NULL},
  81. {-1, 0, RT_NULL, RT_NULL},
  82. {-1, 0, RT_NULL, RT_NULL},
  83. {-1, 0, RT_NULL, RT_NULL},
  84. {-1, 0, RT_NULL, RT_NULL},
  85. {-1, 0, RT_NULL, RT_NULL},
  86. {-1, 0, RT_NULL, RT_NULL},
  87. };
  88. static uint32_t pin_irq_enable_mask = 0;
  89. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  90. static void at32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  91. {
  92. GPIO_Type *gpio_port;
  93. uint16_t gpio_pin;
  94. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  95. {
  96. gpio_port = PIN_ATPORT(pin);
  97. gpio_pin = PIN_ATPIN(pin);
  98. }
  99. else
  100. {
  101. return;
  102. }
  103. GPIO_WriteBit(gpio_port, gpio_pin, (BitState)value);
  104. }
  105. static int at32_pin_read(rt_device_t dev, rt_base_t pin)
  106. {
  107. GPIO_Type *gpio_port;
  108. uint16_t gpio_pin;
  109. int value;
  110. value = PIN_LOW;
  111. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  112. {
  113. gpio_port = PIN_ATPORT(pin);
  114. gpio_pin = PIN_ATPIN(pin);
  115. value = GPIO_ReadInputDataBit(gpio_port, gpio_pin);
  116. }
  117. return value;
  118. }
  119. static void at32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  120. {
  121. GPIO_InitType GPIO_InitStruct;
  122. GPIO_Type *gpio_port;
  123. uint16_t gpio_pin;
  124. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  125. {
  126. gpio_port = PIN_ATPORT(pin);
  127. gpio_pin = PIN_ATPIN(pin);
  128. }
  129. else
  130. {
  131. return;
  132. }
  133. /* Configure GPIO_InitStructure */
  134. GPIO_StructInit(&GPIO_InitStruct);
  135. GPIO_InitStruct.GPIO_Pins = gpio_pin;
  136. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_OUT_PP;
  137. GPIO_InitStruct.GPIO_MaxSpeed = GPIO_MaxSpeed_50MHz;
  138. if (mode == PIN_MODE_OUTPUT)
  139. {
  140. /* output setting */
  141. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_OUT_PP;
  142. }
  143. else if (mode == PIN_MODE_INPUT)
  144. {
  145. /* input setting: not pull. */
  146. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  147. }
  148. else if (mode == PIN_MODE_INPUT_PULLUP)
  149. {
  150. /* input setting: pull up. */
  151. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IN_PU;
  152. }
  153. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  154. {
  155. /* input setting: pull down. */
  156. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IN_PD;
  157. }
  158. else if (mode == PIN_MODE_OUTPUT_OD)
  159. {
  160. /* output setting: od. */
  161. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_OUT_OD;
  162. }
  163. GPIO_Init(gpio_port, &GPIO_InitStruct);
  164. }
  165. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  166. {
  167. int i;
  168. for (i = 0; i < 32; i++)
  169. {
  170. if ((0x01 << i) == bit)
  171. {
  172. return i;
  173. }
  174. }
  175. return -1;
  176. }
  177. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  178. {
  179. rt_int32_t mapindex = bit2bitno(pinbit);
  180. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  181. {
  182. return RT_NULL;
  183. }
  184. return &pin_irq_map[mapindex];
  185. };
  186. static rt_err_t at32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  187. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  188. {
  189. GPIO_Type *gpio_port;
  190. uint16_t gpio_pin;
  191. rt_base_t level;
  192. rt_int32_t irqindex = -1;
  193. RT_UNUSED(gpio_port);
  194. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  195. {
  196. gpio_port = PIN_ATPORT(pin);
  197. gpio_pin = PIN_ATPIN(pin);
  198. }
  199. else
  200. {
  201. return -RT_EINVAL;
  202. }
  203. irqindex = bit2bitno(gpio_pin);
  204. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  205. {
  206. return -RT_EINVAL;
  207. }
  208. level = rt_hw_interrupt_disable();
  209. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  210. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  211. pin_irq_hdr_tab[irqindex].mode == mode &&
  212. pin_irq_hdr_tab[irqindex].args == args)
  213. {
  214. rt_hw_interrupt_enable(level);
  215. return RT_EOK;
  216. }
  217. if (pin_irq_hdr_tab[irqindex].pin != -1)
  218. {
  219. rt_hw_interrupt_enable(level);
  220. return -RT_EBUSY;
  221. }
  222. pin_irq_hdr_tab[irqindex].pin = pin;
  223. pin_irq_hdr_tab[irqindex].hdr = hdr;
  224. pin_irq_hdr_tab[irqindex].mode = mode;
  225. pin_irq_hdr_tab[irqindex].args = args;
  226. rt_hw_interrupt_enable(level);
  227. return RT_EOK;
  228. }
  229. static rt_err_t at32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  230. {
  231. GPIO_Type *gpio_port;
  232. uint16_t gpio_pin;
  233. rt_base_t level;
  234. rt_int32_t irqindex = -1;
  235. RT_UNUSED(gpio_port);
  236. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  237. {
  238. gpio_port = PIN_ATPORT(pin);
  239. gpio_pin = PIN_ATPIN(pin);
  240. }
  241. else
  242. {
  243. return -RT_EINVAL;
  244. }
  245. irqindex = bit2bitno(gpio_pin);
  246. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  247. {
  248. return -RT_EINVAL;
  249. }
  250. level = rt_hw_interrupt_disable();
  251. if (pin_irq_hdr_tab[irqindex].pin == -1)
  252. {
  253. rt_hw_interrupt_enable(level);
  254. return RT_EOK;
  255. }
  256. pin_irq_hdr_tab[irqindex].pin = -1;
  257. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  258. pin_irq_hdr_tab[irqindex].mode = 0;
  259. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  260. rt_hw_interrupt_enable(level);
  261. return RT_EOK;
  262. }
  263. static rt_err_t at32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  264. rt_uint32_t enabled)
  265. {
  266. GPIO_InitType GPIO_InitStruct;
  267. EXTI_InitType EXTI_InitStruct;
  268. NVIC_InitType NVIC_InitStruct;
  269. GPIO_Type *gpio_port;
  270. uint16_t gpio_pin;
  271. const struct pin_irq_map *irqmap;
  272. rt_base_t level;
  273. rt_int32_t irqindex = -1;
  274. if (PIN_PORT(pin) < PIN_ATPORT_MAX)
  275. {
  276. gpio_port = PIN_ATPORT(pin);
  277. gpio_pin = PIN_ATPIN(pin);
  278. }
  279. else
  280. {
  281. return -RT_EINVAL;
  282. }
  283. if (enabled == PIN_IRQ_ENABLE)
  284. {
  285. irqindex = bit2bitno(gpio_pin);
  286. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  287. {
  288. return -RT_EINVAL;
  289. }
  290. level = rt_hw_interrupt_disable();
  291. if (pin_irq_hdr_tab[irqindex].pin == -1)
  292. {
  293. rt_hw_interrupt_enable(level);
  294. return -RT_EINVAL;
  295. }
  296. irqmap = &pin_irq_map[irqindex];
  297. /* Configure GPIO_InitStructure */
  298. GPIO_StructInit(&GPIO_InitStruct);
  299. EXTI_StructInit(&EXTI_InitStruct);
  300. GPIO_InitStruct.GPIO_Pins = irqmap->pinbit;
  301. GPIO_InitStruct.GPIO_MaxSpeed = GPIO_MaxSpeed_50MHz;
  302. EXTI_InitStruct.EXTI_Line = irqmap->pinbit;
  303. EXTI_InitStruct.EXTI_Mode = EXTI_Mode_Interrupt;
  304. EXTI_InitStruct.EXTI_LineEnable = ENABLE;
  305. switch (pin_irq_hdr_tab[irqindex].mode)
  306. {
  307. case PIN_IRQ_MODE_RISING:
  308. EXTI_InitStruct.EXTI_Trigger = EXTI_Trigger_Rising;
  309. break;
  310. case PIN_IRQ_MODE_FALLING:
  311. EXTI_InitStruct.EXTI_Trigger = EXTI_Trigger_Falling;
  312. break;
  313. case PIN_IRQ_MODE_RISING_FALLING:
  314. EXTI_InitStruct.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  315. break;
  316. }
  317. GPIO_Init(gpio_port, &GPIO_InitStruct);
  318. GPIO_EXTILineConfig(PIN_ATPORTSOURCE(pin), PIN_ATPINSOURCE(pin));
  319. EXTI_Init(&EXTI_InitStruct);
  320. NVIC_InitStruct.NVIC_IRQChannel = irqmap->irqno;
  321. NVIC_InitStruct.NVIC_IRQChannelCmd = ENABLE;
  322. NVIC_InitStruct.NVIC_IRQChannelPreemptionPriority = 5;
  323. NVIC_InitStruct.NVIC_IRQChannelSubPriority = 0;
  324. NVIC_Init(&NVIC_InitStruct);
  325. pin_irq_enable_mask |= irqmap->pinbit;
  326. rt_hw_interrupt_enable(level);
  327. }
  328. else if (enabled == PIN_IRQ_DISABLE)
  329. {
  330. irqmap = get_pin_irq_map(gpio_pin);
  331. if (irqmap == RT_NULL)
  332. {
  333. return -RT_EINVAL;
  334. }
  335. level = rt_hw_interrupt_disable();
  336. pin_irq_enable_mask &= ~irqmap->pinbit;
  337. NVIC_InitStruct.NVIC_IRQChannelCmd = DISABLE;
  338. NVIC_InitStruct.NVIC_IRQChannelPreemptionPriority = 5;
  339. NVIC_InitStruct.NVIC_IRQChannelSubPriority = 0;
  340. if ((irqmap->pinbit >= GPIO_Pins_5) && (irqmap->pinbit <= GPIO_Pins_9))
  341. {
  342. if (!(pin_irq_enable_mask & (GPIO_Pins_5 | GPIO_Pins_6 | GPIO_Pins_7 | GPIO_Pins_8 | GPIO_Pins_9)))
  343. {
  344. NVIC_InitStruct.NVIC_IRQChannel = irqmap->irqno;
  345. }
  346. }
  347. else if ((irqmap->pinbit >= GPIO_Pins_10) && (irqmap->pinbit <= GPIO_Pins_15))
  348. {
  349. if (!(pin_irq_enable_mask & (GPIO_Pins_10 | GPIO_Pins_11 | GPIO_Pins_12 | GPIO_Pins_13 | GPIO_Pins_14 | GPIO_Pins_15)))
  350. {
  351. NVIC_InitStruct.NVIC_IRQChannel = irqmap->irqno;
  352. }
  353. }
  354. else
  355. {
  356. NVIC_InitStruct.NVIC_IRQChannel = irqmap->irqno;
  357. }
  358. NVIC_Init(&NVIC_InitStruct);
  359. rt_hw_interrupt_enable(level);
  360. }
  361. else
  362. {
  363. return -RT_EINVAL;
  364. }
  365. return RT_EOK;
  366. }
  367. const static struct rt_pin_ops _at32_pin_ops =
  368. {
  369. at32_pin_mode,
  370. at32_pin_write,
  371. at32_pin_read,
  372. at32_pin_attach_irq,
  373. at32_pin_dettach_irq,
  374. at32_pin_irq_enable,
  375. RT_NULL,
  376. };
  377. rt_inline void pin_irq_hdr(int irqno)
  378. {
  379. EXTI_ClearIntPendingBit(pin_irq_map[irqno].lineno);
  380. if (pin_irq_hdr_tab[irqno].hdr)
  381. {
  382. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  383. }
  384. }
  385. void GPIO_EXTI_IRQHandler(uint16_t GPIO_Pin)
  386. {
  387. pin_irq_hdr(bit2bitno(GPIO_Pin));
  388. }
  389. void EXTI0_IRQHandler(void)
  390. {
  391. rt_interrupt_enter();
  392. GPIO_EXTI_IRQHandler(GPIO_Pins_0);
  393. rt_interrupt_leave();
  394. }
  395. void EXTI1_IRQHandler(void)
  396. {
  397. rt_interrupt_enter();
  398. EXTI_ClearIntPendingBit(GPIO_Pins_1);
  399. GPIO_EXTI_IRQHandler(GPIO_Pins_1);
  400. rt_interrupt_leave();
  401. }
  402. void EXTI2_IRQHandler(void)
  403. {
  404. rt_interrupt_enter();
  405. GPIO_EXTI_IRQHandler(GPIO_Pins_2);
  406. rt_interrupt_leave();
  407. }
  408. void EXTI3_IRQHandler(void)
  409. {
  410. rt_interrupt_enter();
  411. GPIO_EXTI_IRQHandler(GPIO_Pins_3);
  412. rt_interrupt_leave();
  413. }
  414. void EXTI4_IRQHandler(void)
  415. {
  416. rt_interrupt_enter();
  417. GPIO_EXTI_IRQHandler(GPIO_Pins_4);
  418. rt_interrupt_leave();
  419. }
  420. void EXTI9_5_IRQHandler(void)
  421. {
  422. rt_interrupt_enter();
  423. if (RESET != EXTI_GetIntStatus(EXTI_Line5))
  424. {
  425. GPIO_EXTI_IRQHandler(GPIO_Pins_5);
  426. }
  427. if (RESET != EXTI_GetIntStatus(EXTI_Line6))
  428. {
  429. GPIO_EXTI_IRQHandler(GPIO_Pins_6);
  430. }
  431. if (RESET != EXTI_GetIntStatus(EXTI_Line7))
  432. {
  433. GPIO_EXTI_IRQHandler(GPIO_Pins_7);
  434. }
  435. if (RESET != EXTI_GetIntStatus(EXTI_Line8))
  436. {
  437. GPIO_EXTI_IRQHandler(GPIO_Pins_8);
  438. }
  439. if (RESET != EXTI_GetIntStatus(EXTI_Line9))
  440. {
  441. GPIO_EXTI_IRQHandler(GPIO_Pins_9);
  442. }
  443. rt_interrupt_leave();
  444. }
  445. void EXTI15_10_IRQHandler(void)
  446. {
  447. rt_interrupt_enter();
  448. if (RESET != EXTI_GetIntStatus(EXTI_Line10))
  449. {
  450. GPIO_EXTI_IRQHandler(GPIO_Pins_10);
  451. }
  452. if (RESET != EXTI_GetIntStatus(EXTI_Line11))
  453. {
  454. GPIO_EXTI_IRQHandler(GPIO_Pins_11);
  455. }
  456. if (RESET != EXTI_GetIntStatus(EXTI_Line12))
  457. {
  458. GPIO_EXTI_IRQHandler(GPIO_Pins_12);
  459. }
  460. if (RESET != EXTI_GetIntStatus(EXTI_Line13))
  461. {
  462. GPIO_EXTI_IRQHandler(GPIO_Pins_13);
  463. }
  464. if (RESET != EXTI_GetIntStatus(EXTI_Line14))
  465. {
  466. GPIO_EXTI_IRQHandler(GPIO_Pins_14);
  467. }
  468. if (RESET != EXTI_GetIntStatus(EXTI_Line15))
  469. {
  470. GPIO_EXTI_IRQHandler(GPIO_Pins_15);
  471. }
  472. rt_interrupt_leave();
  473. }
  474. int rt_hw_pin_init(void)
  475. {
  476. #ifdef GPIOA
  477. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_GPIOA, ENABLE);
  478. #endif
  479. #ifdef GPIOB
  480. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_GPIOB, ENABLE);
  481. #endif
  482. #ifdef GPIOC
  483. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_GPIOC, ENABLE);
  484. #endif
  485. #ifdef GPIOD
  486. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_GPIOD, ENABLE);
  487. #endif
  488. #ifdef GPIOE
  489. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_GPIOE, ENABLE);
  490. #endif
  491. #ifdef GPIOF
  492. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_GPIOF, ENABLE);
  493. #endif
  494. #ifdef GPIOG
  495. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_GPIOG, ENABLE);
  496. #endif
  497. RCC_APB2PeriphClockCmd(RCC_APB2PERIPH_AFIO, ENABLE);
  498. return rt_device_pin_register("pin", &_at32_pin_ops, RT_NULL);
  499. }
  500. INIT_BOARD_EXPORT(rt_hw_pin_init);
  501. #endif /* RT_USING_PIN */