context_gcc.S 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-10-11 Bernard first version
  9. * 2012-01-01 aozima support context switch load/store FPU register.
  10. * 2013-06-18 aozima add restore MSP feature.
  11. * 2013-06-23 aozima support lazy stack optimized.
  12. * 2018-07-24 aozima enhancement hard fault exception handler.
  13. */
  14. /**
  15. * @addtogroup cortex-m4
  16. */
  17. /*@{*/
  18. .cpu cortex-m4
  19. .syntax unified
  20. .thumb
  21. .text
  22. .equ SCB_VTOR, 0xE000ED08 /* Vector Table Offset Register */
  23. .equ NVIC_INT_CTRL, 0xE000ED04 /* interrupt control state register */
  24. .equ NVIC_SYSPRI2, 0xE000ED20 /* system priority register (2) */
  25. .equ NVIC_PENDSV_PRI, 0xFFFF0000 /* PendSV and SysTick priority value (lowest) */
  26. .equ NVIC_PENDSVSET, 0x10000000 /* value to trigger PendSV exception */
  27. /*
  28. * rt_base_t rt_hw_interrupt_disable();
  29. */
  30. .global rt_hw_interrupt_disable
  31. .type rt_hw_interrupt_disable, %function
  32. rt_hw_interrupt_disable:
  33. MRS r0, PRIMASK
  34. CPSID I
  35. BX LR
  36. /*
  37. * void rt_hw_interrupt_enable(rt_base_t level);
  38. */
  39. .global rt_hw_interrupt_enable
  40. .type rt_hw_interrupt_enable, %function
  41. rt_hw_interrupt_enable:
  42. MSR PRIMASK, r0
  43. BX LR
  44. /*
  45. * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  46. * r0 --> from
  47. * r1 --> to
  48. */
  49. .global rt_hw_context_switch_interrupt
  50. .type rt_hw_context_switch_interrupt, %function
  51. .global rt_hw_context_switch
  52. .type rt_hw_context_switch, %function
  53. rt_hw_context_switch_interrupt:
  54. rt_hw_context_switch:
  55. /* set rt_thread_switch_interrupt_flag to 1 */
  56. LDR r2, =rt_thread_switch_interrupt_flag
  57. LDR r3, [r2]
  58. CMP r3, #1
  59. BEQ _reswitch
  60. MOV r3, #1
  61. STR r3, [r2]
  62. LDR r2, =rt_interrupt_from_thread /* set rt_interrupt_from_thread */
  63. STR r0, [r2]
  64. _reswitch:
  65. LDR r2, =rt_interrupt_to_thread /* set rt_interrupt_to_thread */
  66. STR r1, [r2]
  67. LDR r0, =NVIC_INT_CTRL /* trigger the PendSV exception (causes context switch) */
  68. LDR r1, =NVIC_PENDSVSET
  69. STR r1, [r0]
  70. BX LR
  71. /* r0 --> switch from thread stack
  72. * r1 --> switch to thread stack
  73. * psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  74. */
  75. .global PendSV_Handler
  76. .type PendSV_Handler, %function
  77. PendSV_Handler:
  78. /* disable interrupt to protect context switch */
  79. MRS r2, PRIMASK
  80. CPSID I
  81. /* get rt_thread_switch_interrupt_flag */
  82. LDR r0, =rt_thread_switch_interrupt_flag
  83. LDR r1, [r0]
  84. CBZ r1, pendsv_exit /* pendsv already handled */
  85. /* clear rt_thread_switch_interrupt_flag to 0 */
  86. MOV r1, #0x00
  87. STR r1, [r0]
  88. LDR r0, =rt_interrupt_from_thread
  89. LDR r1, [r0]
  90. CBZ r1, switch_to_thread /* skip register save at the first time */
  91. MRS r1, psp /* get from thread stack pointer */
  92. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  93. TST lr, #0x10 /* if(!EXC_RETURN[4]) */
  94. VSTMDBEQ r1!, {d8 - d15} /* push FPU register s16~s31 */
  95. #endif
  96. STMFD r1!, {r4 - r11} /* push r4 - r11 register */
  97. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  98. MOV r4, #0x00 /* flag = 0 */
  99. TST lr, #0x10 /* if(!EXC_RETURN[4]) */
  100. MOVEQ r4, #0x01 /* flag = 1 */
  101. STMFD r1!, {r4} /* push flag */
  102. #endif
  103. LDR r0, [r0]
  104. STR r1, [r0] /* update from thread stack pointer */
  105. switch_to_thread:
  106. LDR r1, =rt_interrupt_to_thread
  107. LDR r1, [r1]
  108. LDR r1, [r1] /* load thread stack pointer */
  109. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  110. LDMFD r1!, {r3} /* pop flag */
  111. #endif
  112. LDMFD r1!, {r4 - r11} /* pop r4 - r11 register */
  113. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  114. CMP r3, #0 /* if(flag_r3 != 0) */
  115. VLDMIANE r1!, {d8 - d15} /* pop FPU register s16~s31 */
  116. #endif
  117. MSR psp, r1 /* update stack pointer */
  118. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  119. ORR lr, lr, #0x10 /* lr |= (1 << 4), clean FPCA. */
  120. CMP r3, #0 /* if(flag_r3 != 0) */
  121. BICNE lr, lr, #0x10 /* lr &= ~(1 << 4), set FPCA. */
  122. #endif
  123. pendsv_exit:
  124. /* restore interrupt */
  125. MSR PRIMASK, r2
  126. ORR lr, lr, #0x04
  127. BX lr
  128. /*
  129. * void rt_hw_context_switch_to(rt_uint32 to);
  130. * r0 --> to
  131. */
  132. .global rt_hw_context_switch_to
  133. .type rt_hw_context_switch_to, %function
  134. rt_hw_context_switch_to:
  135. LDR r1, =rt_interrupt_to_thread
  136. STR r0, [r1]
  137. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  138. /* CLEAR CONTROL.FPCA */
  139. MRS r2, CONTROL /* read */
  140. BIC r2, #0x04 /* modify */
  141. MSR CONTROL, r2 /* write-back */
  142. #endif
  143. /* set from thread to 0 */
  144. LDR r1, =rt_interrupt_from_thread
  145. MOV r0, #0x0
  146. STR r0, [r1]
  147. /* set interrupt flag to 1 */
  148. LDR r1, =rt_thread_switch_interrupt_flag
  149. MOV r0, #1
  150. STR r0, [r1]
  151. /* set the PendSV and SysTick exception priority */
  152. LDR r0, =NVIC_SYSPRI2
  153. LDR r1, =NVIC_PENDSV_PRI
  154. LDR.W r2, [r0,#0x00] /* read */
  155. ORR r1,r1,r2 /* modify */
  156. STR r1, [r0] /* write-back */
  157. LDR r0, =NVIC_INT_CTRL /* trigger the PendSV exception (causes context switch) */
  158. LDR r1, =NVIC_PENDSVSET
  159. STR r1, [r0]
  160. /* restore MSP */
  161. LDR r0, =SCB_VTOR
  162. LDR r0, [r0]
  163. LDR r0, [r0]
  164. NOP
  165. MSR msp, r0
  166. /* enable interrupts at processor level */
  167. CPSIE F
  168. CPSIE I
  169. /* never reach here! */
  170. /* compatible with old version */
  171. .global rt_hw_interrupt_thread_switch
  172. .type rt_hw_interrupt_thread_switch, %function
  173. rt_hw_interrupt_thread_switch:
  174. BX lr
  175. NOP
  176. .global HardFault_Handler
  177. .type HardFault_Handler, %function
  178. HardFault_Handler:
  179. /* get current context */
  180. MRS r0, msp /* get fault context from handler. */
  181. TST lr, #0x04 /* if(!EXC_RETURN[2]) */
  182. BEQ _get_sp_done
  183. MRS r0, psp /* get fault context from thread. */
  184. _get_sp_done:
  185. STMFD r0!, {r4 - r11} /* push r4 - r11 register */
  186. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  187. STMFD r0!, {lr} /* push dummy for flag */
  188. #endif
  189. STMFD r0!, {lr} /* push exec_return register */
  190. TST lr, #0x04 /* if(!EXC_RETURN[2]) */
  191. BEQ _update_msp
  192. MSR psp, r0 /* update stack pointer to PSP. */
  193. B _update_done
  194. _update_msp:
  195. MSR msp, r0 /* update stack pointer to MSP. */
  196. _update_done:
  197. PUSH {LR}
  198. BL rt_hw_hard_fault_exception
  199. POP {LR}
  200. ORR lr, lr, #0x04
  201. BX lr