gd_dma.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /******************************************************************************
  2. **
  3. ** \file gd_dma.h
  4. **
  5. ** \brief DEMO test application.
  6. **
  7. ** (C) Goke Microelectronics China 2002 - 2007
  8. **
  9. ** \attention THIS SAMPLE CODE IS PROVIDED AS IS. GOKE MICROELECTRONICS
  10. ** ACCEPTS NO RESPONSIBILITY OR LIABILITY FOR ANY ERRORS OR
  11. ** OMMISSIONS.
  12. **
  13. ** \version \$Id: gd_timer.h,v 1.8 2007/01/04 15:13:22 mneuma Exp $
  14. **
  15. ******************************************************************************/
  16. #ifndef _GD_DMA_H_
  17. #define _GD_DMA_H_
  18. #include <gtypes.h>
  19. #include <gmodids.h>
  20. //*****************************************************************************
  21. //*****************************************************************************
  22. //** Defines and Macros
  23. //*****************************************************************************
  24. //*****************************************************************************
  25. #ifdef GK710X
  26. #define DMA_RX_REG (REG_I2S_RX_DMA-0x30000000)
  27. #define DMA_TX_REG (REG_I2S_TX_LEFT_DMA-0x30000000)
  28. #else
  29. #define DMA_RX_REG (REG_I2S_RX_DMA)
  30. #define DMA_TX_REG (REG_I2S_TX_LEFT_DMA)
  31. #endif
  32. /****************************/
  33. /* DMA Channel Assignments */
  34. /****************************/
  35. #define DMA_CHAN_MAX_NUM 4
  36. #define DMA_CHAN_MAX_DESC 32 /* max descriptor per channel */
  37. #define DMA_BUFF_ADDR_ALIGN 8
  38. /* General DMA instance channel */
  39. #define DMA_CHAN_NULL 0
  40. #define DMA_CHAN_I2S_RX 1
  41. #define DMA_CHAN_I2S_TX 2
  42. #define DMA_CHAN_AUDIO_RX 1
  43. #define DMA_CHAN_AUDIO_TX 2
  44. #define DMA_CHAN_USB 3
  45. #define DMA_MODE_NORMAL 0
  46. #define DMA_MODE_DESCRIPTOR 1
  47. /* DMA_CHAN_CTRL_REG */
  48. #define DMA_CHAN_CTRL_EN 0x80000000
  49. #define DMA_CHAN_CTRL_D 0x40000000
  50. #define DMA_CHAN_CTRL_WM 0x20000000
  51. #define DMA_CHAN_CTRL_RM 0x10000000
  52. #define DMA_CHAN_CTRL_NI 0x08000000
  53. #define DMA_CHAN_CTRL_BLK_1024B 0x07000000
  54. #define DMA_CHAN_CTRL_BLK_512B 0x06000000
  55. #define DMA_CHAN_CTRL_BLK_256B 0x05000000
  56. #define DMA_CHAN_CTRL_BLK_128B 0x04000000
  57. #define DMA_CHAN_CTRL_BLK_64B 0x03000000
  58. #define DMA_CHAN_CTRL_BLK_32B 0x02000000
  59. #define DMA_CHAN_CTRL_BLK_16B 0x01000000
  60. #define DMA_CHAN_CTRL_BLK_8B 0x00000000
  61. #define DMA_CHAN_CTRL_TS_8B 0x00C00000
  62. #define DMA_CHAN_CTRL_TS_4B 0x00800000
  63. #define DMA_CHAN_CTRL_TS_2B 0x00400000
  64. #define DMA_CHAN_CTRL_TS_1B 0x00000000
  65. /* DMA descriptor bit fields */
  66. #define DMA_DESC_EOC 0x01000000
  67. #define DMA_DESC_WM 0x00800000
  68. #define DMA_DESC_RM 0x00400000
  69. #define DMA_DESC_NI 0x00200000
  70. #define DMA_DESC_TS_8B 0x00180000
  71. #define DMA_DESC_TS_4B 0x00100000
  72. #define DMA_DESC_TS_2B 0x00080000
  73. #define DMA_DESC_TS_1B 0x00000000
  74. #define DMA_DESC_BLK_1024B 0x00070000
  75. #define DMA_DESC_BLK_512B 0x00060000
  76. #define DMA_DESC_BLK_256B 0x00050000
  77. #define DMA_DESC_BLK_128B 0x00040000
  78. #define DMA_DESC_BLK_64B 0x00030000
  79. #define DMA_DESC_BLK_32B 0x00020000
  80. #define DMA_DESC_BLK_16B 0x00010000
  81. #define DMA_DESC_BLK_8B 0x00000000
  82. #define DMA_DESC_ID 0x00000004
  83. #define DMA_DESC_IE 0x00000002
  84. #define DMA_DESC_ST 0x00000001
  85. /* DMA_CHAN_STATE_REG */
  86. #define DMA_CHAN_STATE_DM 0x80000000
  87. #define DMA_CHAN_STATE_OE 0x40000000
  88. #define DMA_CHAN_STATE_DA 0x20000000
  89. #define DMA_CHAN_STATE_DD 0x10000000
  90. #define DMA_CHAN_STATE_OD 0x08000000
  91. #define DMA_CHAN_STATE_ME 0x04000000
  92. #define DMA_CHAN_STATE_BE 0x02000000
  93. #define DMA_CHAN_STATE_RWE 0x01000000
  94. #define DMA_CHAN_STATE_AE 0x00800000
  95. #define DMA_CHAN_STATE_DN 0x00400000
  96. //*****************************************************************************
  97. //*****************************************************************************
  98. //** Enumerated types
  99. //*****************************************************************************
  100. //*****************************************************************************
  101. //*****************************************************************************
  102. //*****************************************************************************
  103. //** Data Structures
  104. //*****************************************************************************
  105. //*****************************************************************************
  106. typedef void (*GD_DMA_NOTIFIER_F)(void);
  107. typedef struct dma_descriptor_s
  108. {
  109. U32 srcAddr; /* Source address */
  110. U32 dstAddr; /* Destination address */
  111. struct dma_descriptor_s *next; /* Pointing to next descriptor */
  112. U32 reportAddr; /* The physical address to store DMA hardware reporting status */
  113. U32 dataLength; /* Transfer byte count , max value = 2^22 */
  114. U32 descAttr; /* Descriptor 's attribute */
  115. }GD_DMA_DESCRIPTOR_S;
  116. typedef struct
  117. {
  118. U32 channel;
  119. U32 mode;
  120. GD_DMA_NOTIFIER_F intNotifier;
  121. }GD_DMA_OPEN_PARAM_S;
  122. //*****************************************************************************
  123. //*****************************************************************************
  124. //** Global Data
  125. //*****************************************************************************
  126. //*****************************************************************************
  127. //*****************************************************************************
  128. //*****************************************************************************
  129. //** API Functions
  130. //*****************************************************************************
  131. //*****************************************************************************
  132. #ifdef __cplusplus
  133. extern "C" {
  134. #endif
  135. GERR GD_DMA_Init(void);
  136. GERR GD_DMA_Exit(void);
  137. GERR GD_DMA_Open(GD_DMA_OPEN_PARAM_S *openParam, GD_HANDLE *handle);
  138. GERR GD_DMA_Close(GD_HANDLE handle);
  139. GERR GD_DMA_AddDescriptor(GD_HANDLE handle, GD_DMA_DESCRIPTOR_S *descriptor);
  140. GERR GD_DMA_Start(GD_HANDLE handle, U32 desc);
  141. GERR GD_DMA_Stop(GD_HANDLE handle);
  142. #ifdef __cplusplus
  143. }
  144. #endif
  145. #endif /* _GD_DMA_H_ */