stm32f7xx_hal_nand.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @version V1.0.1
  6. * @date 25-June-2015
  7. * @brief Header file of NAND HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F7xx_HAL_NAND_H
  39. #define __STM32F7xx_HAL_NAND_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f7xx_ll_fmc.h"
  45. /** @addtogroup STM32F7xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup NAND
  49. * @{
  50. */
  51. /* Exported typedef ----------------------------------------------------------*/
  52. /* Exported types ------------------------------------------------------------*/
  53. /** @defgroup NAND_Exported_Types NAND Exported Types
  54. * @{
  55. */
  56. /**
  57. * @brief HAL NAND State structures definition
  58. */
  59. typedef enum
  60. {
  61. HAL_NAND_STATE_RESET = 0x00, /*!< NAND not yet initialized or disabled */
  62. HAL_NAND_STATE_READY = 0x01, /*!< NAND initialized and ready for use */
  63. HAL_NAND_STATE_BUSY = 0x02, /*!< NAND internal process is ongoing */
  64. HAL_NAND_STATE_ERROR = 0x03 /*!< NAND error state */
  65. }HAL_NAND_StateTypeDef;
  66. /**
  67. * @brief NAND Memory electronic signature Structure definition
  68. */
  69. typedef struct
  70. {
  71. /*<! NAND memory electronic signature maker and device IDs */
  72. uint8_t Maker_Id;
  73. uint8_t Device_Id;
  74. uint8_t Third_Id;
  75. uint8_t Fourth_Id;
  76. }NAND_IDTypeDef;
  77. /**
  78. * @brief NAND Memory address Structure definition
  79. */
  80. typedef struct
  81. {
  82. uint16_t Page; /*!< NAND memory Page address */
  83. uint16_t Zone; /*!< NAND memory Zone address */
  84. uint16_t Block; /*!< NAND memory Block address */
  85. }NAND_AddressTypeDef;
  86. /**
  87. * @brief NAND Memory info Structure definition
  88. */
  89. typedef struct
  90. {
  91. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in K. bytes */
  92. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in K. bytes */
  93. uint32_t BlockSize; /*!< NAND memory block size number of pages */
  94. uint32_t BlockNbr; /*!< NAND memory number of blocks */
  95. uint32_t ZoneSize; /*!< NAND memory zone size measured in number of blocks */
  96. }NAND_InfoTypeDef;
  97. /**
  98. * @brief NAND handle Structure definition
  99. */
  100. typedef struct
  101. {
  102. FMC_NAND_TypeDef *Instance; /*!< Register base address */
  103. FMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  104. HAL_LockTypeDef Lock; /*!< NAND locking object */
  105. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  106. NAND_InfoTypeDef Info; /*!< NAND characteristic information structure */
  107. }NAND_HandleTypeDef;
  108. /**
  109. * @}
  110. */
  111. /* Exported constants --------------------------------------------------------*/
  112. /* Exported macro ------------------------------------------------------------*/
  113. /** @defgroup NAND_Exported_Macros NAND Exported Macros
  114. * @{
  115. */
  116. /** @brief Reset NAND handle state
  117. * @param __HANDLE__: specifies the NAND handle.
  118. * @retval None
  119. */
  120. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  121. /**
  122. * @}
  123. */
  124. /* Exported functions --------------------------------------------------------*/
  125. /** @addtogroup NAND_Exported_Functions NAND Exported Functions
  126. * @{
  127. */
  128. /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  129. * @{
  130. */
  131. /* Initialization/de-initialization functions ********************************/
  132. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  133. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  134. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  135. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  136. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  137. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  138. /**
  139. * @}
  140. */
  141. /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions
  142. * @{
  143. */
  144. /* IO operation functions ****************************************************/
  145. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  146. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  147. HAL_StatusTypeDef HAL_NAND_Read_Page(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead);
  148. HAL_StatusTypeDef HAL_NAND_Write_Page(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite);
  149. HAL_StatusTypeDef HAL_NAND_Read_SpareArea(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  150. HAL_StatusTypeDef HAL_NAND_Write_SpareArea(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  151. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  152. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  153. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  154. /**
  155. * @}
  156. */
  157. /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions
  158. * @{
  159. */
  160. /* NAND Control functions ****************************************************/
  161. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  162. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  163. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  164. /**
  165. * @}
  166. */
  167. /** @addtogroup NAND_Exported_Functions_Group4 Peripheral State functions
  168. * @{
  169. */
  170. /* NAND State functions *******************************************************/
  171. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  172. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  173. /**
  174. * @}
  175. */
  176. /**
  177. * @}
  178. */
  179. /* Private types -------------------------------------------------------------*/
  180. /* Private variables ---------------------------------------------------------*/
  181. /* Private constants ---------------------------------------------------------*/
  182. /** @defgroup NAND_Private_Constants NAND Private Constants
  183. * @{
  184. */
  185. #define NAND_DEVICE ((uint32_t)0x80000000)
  186. #define NAND_WRITE_TIMEOUT ((uint32_t)0x01000000)
  187. #define CMD_AREA ((uint32_t)(1<<16)) /* A16 = CLE high */
  188. #define ADDR_AREA ((uint32_t)(1<<17)) /* A17 = ALE high */
  189. #define NAND_CMD_AREA_A ((uint8_t)0x00)
  190. #define NAND_CMD_AREA_B ((uint8_t)0x01)
  191. #define NAND_CMD_AREA_C ((uint8_t)0x50)
  192. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30)
  193. #define NAND_CMD_WRITE0 ((uint8_t)0x80)
  194. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10)
  195. #define NAND_CMD_ERASE0 ((uint8_t)0x60)
  196. #define NAND_CMD_ERASE1 ((uint8_t)0xD0)
  197. #define NAND_CMD_READID ((uint8_t)0x90)
  198. #define NAND_CMD_STATUS ((uint8_t)0x70)
  199. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7A)
  200. #define NAND_CMD_RESET ((uint8_t)0xFF)
  201. /* NAND memory status */
  202. #define NAND_VALID_ADDRESS ((uint32_t)0x00000100)
  203. #define NAND_INVALID_ADDRESS ((uint32_t)0x00000200)
  204. #define NAND_TIMEOUT_ERROR ((uint32_t)0x00000400)
  205. #define NAND_BUSY ((uint32_t)0x00000000)
  206. #define NAND_ERROR ((uint32_t)0x00000001)
  207. #define NAND_READY ((uint32_t)0x00000040)
  208. /**
  209. * @}
  210. */
  211. /* Private macros ------------------------------------------------------------*/
  212. /** @defgroup NAND_Private_Macros NAND Private Macros
  213. * @{
  214. */
  215. /**
  216. * @brief NAND memory address computation.
  217. * @param __ADDRESS__: NAND memory address.
  218. * @param __HANDLE__ : NAND handle.
  219. * @retval NAND Raw address value
  220. */
  221. #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  222. (((__ADDRESS__)->Block + (((__ADDRESS__)->Zone) * ((__HANDLE__)->Info.ZoneSize)))* ((__HANDLE__)->Info.BlockSize)))
  223. /**
  224. * @brief NAND memory address cycling.
  225. * @param __ADDRESS__: NAND memory address.
  226. * @retval NAND address cycling value.
  227. */
  228. #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  229. #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd addressing cycle */
  230. #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16) /* 3rd addressing cycle */
  231. #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24) /* 4th addressing cycle */
  232. /**
  233. * @}
  234. */
  235. /**
  236. * @}
  237. */
  238. /**
  239. * @}
  240. */
  241. /**
  242. * @}
  243. */
  244. #ifdef __cplusplus
  245. }
  246. #endif
  247. #endif /* __STM32F7xx_HAL_NAND_H */
  248. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/