drv_sdio.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2017-10-10 Tanek first version
  9. */
  10. #include <rtthread.h>
  11. #include <rthw.h>
  12. #include <drivers/mmcsd_core.h>
  13. #include <board.h>
  14. #include <fsl_usdhc.h>
  15. #include <fsl_gpio.h>
  16. #include <fsl_iomuxc.h>
  17. #include <finsh.h>
  18. #define RT_USING_SDIO1
  19. #define RT_USING_SDIO2
  20. //#define DEBUG
  21. #ifdef DEBUG
  22. static int enable_log = 1;
  23. #define MMCSD_DGB(fmt, ...) \
  24. do \
  25. { \
  26. if (enable_log) \
  27. { \
  28. rt_kprintf(fmt, ##__VA_ARGS__); \
  29. } \
  30. } while (0)
  31. #else
  32. #define MMCSD_DGB(fmt, ...)
  33. #endif
  34. #define CACHE_LINESIZE (32)
  35. #define IMXRT_MAX_FREQ (25UL * 1000UL * 1000UL)
  36. #define USDHC_READ_BURST_LEN (8U) /*!< number of words USDHC read in a single burst */
  37. #define USDHC_WRITE_BURST_LEN (8U) /*!< number of words USDHC write in a single burst */
  38. #define USDHC_DATA_TIMEOUT (0xFU) /*!< data timeout counter value */
  39. #define SDMMCHOST_SUPPORT_MAX_BLOCK_LENGTH (4096U)
  40. #define SDMMCHOST_SUPPORT_MAX_BLOCK_COUNT (USDHC_MAX_BLOCK_COUNT)
  41. /* Read/write watermark level. The bigger value indicates DMA has higher read/write performance. */
  42. #define USDHC_READ_WATERMARK_LEVEL (0x80U)
  43. #define USDHC_WRITE_WATERMARK_LEVEL (0x80U)
  44. /* DMA mode */
  45. #define USDHC_DMA_MODE kUSDHC_DmaModeAdma2
  46. /* Endian mode. */
  47. #define USDHC_ENDIAN_MODE kUSDHC_EndianModeLittle
  48. #ifdef SOC_IMXRT1170_SERIES
  49. #define USDHC_ADMA_TABLE_WORDS (32U) /* define the ADMA descriptor table length */
  50. #define USDHC_ADMA2_ADDR_ALIGN (4U) /* define the ADMA2 descriptor table addr align size */
  51. #else
  52. #define FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN 0
  53. #define USDHC_ADMA_TABLE_WORDS (8U) /* define the ADMA descriptor table length */
  54. #define USDHC_ADMA2_ADDR_ALIGN (4U) /* define the ADMA2 descriptor table addr align size */
  55. #endif
  56. //ALIGN(USDHC_ADMA2_ADDR_ALIGN) uint32_t g_usdhcAdma2Table[USDHC_ADMA_TABLE_WORDS] SECTION("NonCacheable");
  57. AT_NONCACHEABLE_SECTION_ALIGN(uint32_t g_usdhcAdma2Table[USDHC_ADMA_TABLE_WORDS], USDHC_ADMA2_ADDR_ALIGN);
  58. struct imxrt_mmcsd
  59. {
  60. struct rt_mmcsd_host *host;
  61. struct rt_mmcsd_req *req;
  62. struct rt_mmcsd_cmd *cmd;
  63. struct rt_timer timer;
  64. rt_uint32_t *buf;
  65. //USDHC_Type *base;
  66. usdhc_host_t usdhc_host;
  67. #ifndef SOC_IMXRT1170_SERIES
  68. clock_div_t usdhc_div;
  69. #endif
  70. clock_ip_name_t ip_clock;
  71. uint32_t *usdhc_adma2_table;
  72. };
  73. static void _mmcsd_gpio_init(struct imxrt_mmcsd *mmcsd)
  74. {
  75. // CLOCK_EnableClock(kCLOCK_Iomuxc); /* iomuxc clock (iomuxc_clk_enable): 0x03u */
  76. }
  77. static void SDMMCHOST_ErrorRecovery(USDHC_Type *base)
  78. {
  79. uint32_t status = 0U;
  80. /* get host present status */
  81. status = USDHC_GetPresentStatusFlags(base);
  82. /* check command inhibit status flag */
  83. if ((status & kUSDHC_CommandInhibitFlag) != 0U)
  84. {
  85. /* reset command line */
  86. USDHC_Reset(base, kUSDHC_ResetCommand, 1000U);
  87. }
  88. /* check data inhibit status flag */
  89. if ((status & kUSDHC_DataInhibitFlag) != 0U)
  90. {
  91. /* reset data line */
  92. USDHC_Reset(base, kUSDHC_ResetData, 1000U);
  93. }
  94. }
  95. static void _mmcsd_host_init(struct imxrt_mmcsd *mmcsd)
  96. {
  97. usdhc_host_t *usdhc_host = &mmcsd->usdhc_host;
  98. /* Initializes SDHC. */
  99. usdhc_host->config.dataTimeout = USDHC_DATA_TIMEOUT;
  100. usdhc_host->config.endianMode = USDHC_ENDIAN_MODE;
  101. usdhc_host->config.readWatermarkLevel = USDHC_READ_WATERMARK_LEVEL;
  102. usdhc_host->config.writeWatermarkLevel = USDHC_WRITE_WATERMARK_LEVEL;
  103. #if !(defined(FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN) && FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN)
  104. usdhc_host->config.readBurstLen = USDHC_READ_BURST_LEN;
  105. usdhc_host->config.writeBurstLen = USDHC_WRITE_BURST_LEN;
  106. #endif
  107. USDHC_Init(usdhc_host->base, &(usdhc_host->config));
  108. }
  109. static void _mmcsd_clk_init(struct imxrt_mmcsd *mmcsd)
  110. {
  111. CLOCK_EnableClock(mmcsd->ip_clock);
  112. #ifndef SOC_IMXRT1170_SERIES
  113. CLOCK_SetDiv(mmcsd->usdhc_div, 5U);
  114. #endif
  115. }
  116. static void _mmcsd_isr_init(struct imxrt_mmcsd *mmcsd)
  117. {
  118. //NVIC_SetPriority(USDHC1_IRQn, 5U);
  119. }
  120. static void _mmc_request(struct rt_mmcsd_host *host, struct rt_mmcsd_req *req)
  121. {
  122. struct imxrt_mmcsd *mmcsd;
  123. struct rt_mmcsd_cmd *cmd;
  124. struct rt_mmcsd_data *data;
  125. status_t error;
  126. usdhc_adma_config_t dmaConfig;
  127. usdhc_transfer_t fsl_content = {0};
  128. usdhc_command_t fsl_command = {0};
  129. usdhc_data_t fsl_data = {0};
  130. rt_uint32_t *buf = NULL;
  131. RT_ASSERT(host != RT_NULL);
  132. RT_ASSERT(req != RT_NULL);
  133. mmcsd = (struct imxrt_mmcsd *)host->private_data;
  134. RT_ASSERT(mmcsd != RT_NULL);
  135. cmd = req->cmd;
  136. RT_ASSERT(cmd != RT_NULL);
  137. MMCSD_DGB("\tcmd->cmd_code: %02d, cmd->arg: %08x, cmd->flags: %08x --> ", cmd->cmd_code, cmd->arg, cmd->flags);
  138. data = cmd->data;
  139. memset(&dmaConfig, 0, sizeof(usdhc_adma_config_t));
  140. /* config adma */
  141. dmaConfig.dmaMode = USDHC_DMA_MODE;
  142. #if !(defined(FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN) && FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN)
  143. dmaConfig.burstLen = kUSDHC_EnBurstLenForINCR;
  144. #endif
  145. dmaConfig.admaTable = mmcsd->usdhc_adma2_table;
  146. dmaConfig.admaTableWords = USDHC_ADMA_TABLE_WORDS;
  147. fsl_command.index = cmd->cmd_code;
  148. fsl_command.argument = cmd->arg;
  149. if (cmd->cmd_code == STOP_TRANSMISSION)
  150. fsl_command.type = kCARD_CommandTypeAbort;
  151. else
  152. fsl_command.type = kCARD_CommandTypeNormal;
  153. switch (cmd->flags & RESP_MASK)
  154. {
  155. case RESP_NONE:
  156. fsl_command.responseType = kCARD_ResponseTypeNone;
  157. break;
  158. case RESP_R1:
  159. fsl_command.responseType = kCARD_ResponseTypeR1;
  160. break;
  161. case RESP_R1B:
  162. fsl_command.responseType = kCARD_ResponseTypeR1b;
  163. break;
  164. case RESP_R2:
  165. fsl_command.responseType = kCARD_ResponseTypeR2;
  166. break;
  167. case RESP_R3:
  168. fsl_command.responseType = kCARD_ResponseTypeR3;
  169. break;
  170. case RESP_R4:
  171. fsl_command.responseType = kCARD_ResponseTypeR4;
  172. break;
  173. case RESP_R6:
  174. fsl_command.responseType = kCARD_ResponseTypeR6;
  175. break;
  176. case RESP_R7:
  177. fsl_command.responseType = kCARD_ResponseTypeR7;
  178. break;
  179. case RESP_R5:
  180. fsl_command.responseType = kCARD_ResponseTypeR5;
  181. break;
  182. default:
  183. RT_ASSERT(NULL);
  184. }
  185. fsl_command.flags = 0;
  186. fsl_content.command = &fsl_command;
  187. if (data)
  188. {
  189. if (req->stop != NULL)
  190. fsl_data.enableAutoCommand12 = true;
  191. else
  192. fsl_data.enableAutoCommand12 = false;
  193. fsl_data.enableAutoCommand23 = false;
  194. fsl_data.enableIgnoreError = false;
  195. fsl_data.dataType = kUSDHC_TransferDataNormal; //todo : update data type
  196. fsl_data.blockSize = data->blksize;
  197. fsl_data.blockCount = data->blks;
  198. MMCSD_DGB(" blksize:%d, blks:%d ", fsl_data.blockSize, fsl_data.blockCount);
  199. if (((rt_uint32_t)data->buf & (CACHE_LINESIZE - 1)) || // align cache(32byte)
  200. ((rt_uint32_t)data->buf > 0x00000000 && (rt_uint32_t)data->buf < 0x00080000) /*|| // ITCM
  201. ((rt_uint32_t)data->buf >= 0x20000000 && (rt_uint32_t)data->buf < 0x20080000)*/) // DTCM
  202. {
  203. buf = rt_malloc_align(fsl_data.blockSize * fsl_data.blockCount, CACHE_LINESIZE);
  204. RT_ASSERT(buf != RT_NULL);
  205. MMCSD_DGB(" malloc buf: %p, data->buf:%p, %d ", buf, data->buf, fsl_data.blockSize * fsl_data.blockCount);
  206. }
  207. if ((cmd->cmd_code == WRITE_BLOCK) || (cmd->cmd_code == WRITE_MULTIPLE_BLOCK))
  208. {
  209. if (buf)
  210. {
  211. MMCSD_DGB(" write(data->buf to buf) ");
  212. rt_memcpy(buf, data->buf, fsl_data.blockSize * fsl_data.blockCount);
  213. fsl_data.txData = (uint32_t const *)buf;
  214. }
  215. else
  216. {
  217. fsl_data.txData = (uint32_t const *)data->buf;
  218. }
  219. fsl_data.rxData = NULL;
  220. }
  221. else
  222. {
  223. if (buf)
  224. {
  225. fsl_data.rxData = (uint32_t *)buf;
  226. }
  227. else
  228. {
  229. fsl_data.rxData = (uint32_t *)data->buf;
  230. }
  231. fsl_data.txData = NULL;
  232. }
  233. fsl_content.data = &fsl_data;
  234. }
  235. else
  236. {
  237. fsl_content.data = NULL;
  238. }
  239. error = USDHC_TransferBlocking(mmcsd->usdhc_host.base, &dmaConfig, &fsl_content);
  240. if (error != kStatus_Success)
  241. {
  242. SDMMCHOST_ErrorRecovery(mmcsd->usdhc_host.base);
  243. MMCSD_DGB(" ***USDHC_TransferBlocking error: %d*** --> \n", error);
  244. cmd->err = -RT_ERROR;
  245. }
  246. if (buf)
  247. {
  248. if (fsl_data.rxData)
  249. {
  250. MMCSD_DGB("read copy buf to data->buf ");
  251. rt_memcpy(data->buf, buf, fsl_data.blockSize * fsl_data.blockCount);
  252. }
  253. rt_free_align(buf);
  254. }
  255. if ((cmd->flags & RESP_MASK) == RESP_R2)
  256. {
  257. cmd->resp[3] = fsl_command.response[0];
  258. cmd->resp[2] = fsl_command.response[1];
  259. cmd->resp[1] = fsl_command.response[2];
  260. cmd->resp[0] = fsl_command.response[3];
  261. MMCSD_DGB(" resp 0x%08X 0x%08X 0x%08X 0x%08X\n",
  262. cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
  263. }
  264. else
  265. {
  266. cmd->resp[0] = fsl_command.response[0];
  267. MMCSD_DGB(" resp 0x%08X\n", cmd->resp[0]);
  268. }
  269. mmcsd_req_complete(host);
  270. return;
  271. }
  272. static void _mmc_set_iocfg(struct rt_mmcsd_host *host, struct rt_mmcsd_io_cfg *io_cfg)
  273. {
  274. struct imxrt_mmcsd *mmcsd;
  275. unsigned int usdhc_clk;
  276. unsigned int bus_width;
  277. uint32_t src_clk;
  278. RT_ASSERT(host != RT_NULL);
  279. RT_ASSERT(host->private_data != RT_NULL);
  280. RT_ASSERT(io_cfg != RT_NULL);
  281. mmcsd = (struct imxrt_mmcsd *)host->private_data;
  282. usdhc_clk = io_cfg->clock;
  283. bus_width = io_cfg->bus_width;
  284. if (usdhc_clk > IMXRT_MAX_FREQ)
  285. usdhc_clk = IMXRT_MAX_FREQ;
  286. #ifdef SOC_IMXRT1170_SERIES
  287. clock_root_config_t rootCfg = {0};
  288. /* SYS PLL2 528MHz. */
  289. const clock_sys_pll2_config_t sysPll2Config = {
  290. .ssEnable = false,
  291. };
  292. CLOCK_InitSysPll2(&sysPll2Config);
  293. CLOCK_InitPfd(kCLOCK_PllSys2, kCLOCK_Pfd2, 24);
  294. rootCfg.mux = 4;
  295. rootCfg.div = 2;
  296. CLOCK_SetRootClock(kCLOCK_Root_Usdhc1, &rootCfg);
  297. src_clk = CLOCK_GetRootClockFreq(kCLOCK_Root_Usdhc1);
  298. #else
  299. src_clk = (CLOCK_GetSysPfdFreq(kCLOCK_Pfd2) / (CLOCK_GetDiv(mmcsd->usdhc_div) + 1U));
  300. #endif
  301. MMCSD_DGB("\tsrc_clk: %d, usdhc_clk: %d, bus_width: %d\n", src_clk, usdhc_clk, bus_width);
  302. if (usdhc_clk)
  303. {
  304. USDHC_SetSdClock(mmcsd->usdhc_host.base, src_clk, usdhc_clk);
  305. /* Change bus width */
  306. if (bus_width == MMCSD_BUS_WIDTH_8)
  307. USDHC_SetDataBusWidth(mmcsd->usdhc_host.base, kUSDHC_DataBusWidth8Bit);
  308. else if (bus_width == MMCSD_BUS_WIDTH_4)
  309. USDHC_SetDataBusWidth(mmcsd->usdhc_host.base, kUSDHC_DataBusWidth4Bit);
  310. else if (bus_width == MMCSD_BUS_WIDTH_1)
  311. USDHC_SetDataBusWidth(mmcsd->usdhc_host.base, kUSDHC_DataBusWidth1Bit);
  312. else
  313. RT_ASSERT(RT_NULL);
  314. }
  315. }
  316. #ifdef DEBUG
  317. static void log_toggle(int en)
  318. {
  319. enable_log = en;
  320. }
  321. FINSH_FUNCTION_EXPORT(log_toggle, toglle log dumple);
  322. #endif
  323. static const struct rt_mmcsd_host_ops ops =
  324. {
  325. _mmc_request,
  326. _mmc_set_iocfg,
  327. RT_NULL,//_mmc_get_card_status,
  328. RT_NULL,//_mmc_enable_sdio_irq,
  329. };
  330. rt_int32_t _imxrt_mci_init(void)
  331. {
  332. struct rt_mmcsd_host *host;
  333. struct imxrt_mmcsd *mmcsd;
  334. uint32_t hs400Capability = 0U;
  335. host = mmcsd_alloc_host();
  336. if (!host)
  337. {
  338. return -RT_ERROR;
  339. }
  340. mmcsd = rt_malloc(sizeof(struct imxrt_mmcsd));
  341. if (!mmcsd)
  342. {
  343. rt_kprintf("alloc mci failed\n");
  344. goto err;
  345. }
  346. rt_memset(mmcsd, 0, sizeof(struct imxrt_mmcsd));
  347. mmcsd->usdhc_host.base = USDHC1;
  348. #ifndef SOC_IMXRT1170_SERIES
  349. mmcsd->usdhc_div = kCLOCK_Usdhc1Div;
  350. #endif
  351. mmcsd->usdhc_adma2_table = g_usdhcAdma2Table;
  352. host->ops = &ops;
  353. host->freq_min = 375000;
  354. host->freq_max = 25000000;
  355. host->valid_ocr = VDD_32_33 | VDD_33_34;
  356. host->flags = MMCSD_BUSWIDTH_4 | MMCSD_MUTBLKWRITE | \
  357. MMCSD_SUP_HIGHSPEED | MMCSD_SUP_SDIO_IRQ;
  358. #ifdef SOC_IMXRT1170_SERIES
  359. #if defined FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn
  360. hs400Capability = (uint32_t)FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn(mmcsd->usdhc_host.base);
  361. #endif
  362. #if (defined(FSL_FEATURE_USDHC_HAS_HS400_MODE) && (FSL_FEATURE_USDHC_HAS_HS400_MODE))
  363. if (hs400Capability != 0U)
  364. {
  365. host->flags |= (uint32_t)MMCSD_SUP_HIGHSPEED_HS400;
  366. }
  367. #endif
  368. #endif
  369. host->max_seg_size = 65535;
  370. host->max_dma_segs = 2;
  371. #ifdef SOC_IMXRT1170_SERIES
  372. host->max_blk_size = SDMMCHOST_SUPPORT_MAX_BLOCK_LENGTH;
  373. host->max_blk_count = SDMMCHOST_SUPPORT_MAX_BLOCK_COUNT;
  374. #else
  375. host->max_blk_size = 512;
  376. host->max_blk_count = 4096;
  377. #endif
  378. mmcsd->host = host;
  379. _mmcsd_clk_init(mmcsd);
  380. _mmcsd_isr_init(mmcsd);
  381. _mmcsd_gpio_init(mmcsd);
  382. _mmcsd_host_init(mmcsd);
  383. host->private_data = mmcsd;
  384. mmcsd_change(host);
  385. return 0;
  386. err:
  387. mmcsd_free_host(host);
  388. return -RT_ENOMEM;
  389. }
  390. int imxrt_mci_init(void)
  391. {
  392. /* initilize sd card */
  393. _imxrt_mci_init();
  394. return 0;
  395. }
  396. INIT_DEVICE_EXPORT(imxrt_mci_init);