start_gcc.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .equ Mode_USR, 0x10
  11. .equ Mode_FIQ, 0x11
  12. .equ Mode_IRQ, 0x12
  13. .equ Mode_SVC, 0x13
  14. .equ Mode_ABT, 0x17
  15. .equ Mode_UND, 0x1B
  16. .equ Mode_SYS, 0x1F
  17. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  18. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  19. .equ UND_Stack_Size, 0x00000200
  20. .equ SVC_Stack_Size, 0x00000100
  21. .equ ABT_Stack_Size, 0x00000000
  22. .equ FIQ_Stack_Size, 0x00000000
  23. .equ IRQ_Stack_Size, 0x00000100
  24. .equ USR_Stack_Size, 0x00000100
  25. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  26. FIQ_Stack_Size + IRQ_Stack_Size)
  27. /* stack */
  28. .globl stack_start
  29. .globl stack_top
  30. stack_start:
  31. .rept ISR_Stack_Size
  32. .long 0
  33. .endr
  34. stack_top:
  35. /* reset entry */
  36. .globl _reset
  37. _reset:
  38. /* set the cpu to SVC32 mode and disable interrupt */
  39. mrs r0, cpsr
  40. bic r0, r0, #0x1f
  41. orr r0, r0, #0x13
  42. msr cpsr_c, r0
  43. /* setup stack */
  44. bl stack_setup
  45. /* clear .bss */
  46. mov r0,#0 /* get a zero */
  47. ldr r1,=__bss_start /* bss start */
  48. ldr r2,=__bss_end /* bss end */
  49. bss_loop:
  50. cmp r1,r2 /* check if data to clear */
  51. strlo r0,[r1],#4 /* clear 4 bytes */
  52. blo bss_loop /* loop until done */
  53. /* call C++ constructors of global objects */
  54. ldr r0, =__ctors_start__
  55. ldr r1, =__ctors_end__
  56. ctor_loop:
  57. cmp r0, r1
  58. beq ctor_end
  59. ldr r2, [r0], #4
  60. stmfd sp!, {r0-r1}
  61. mov lr, pc
  62. bx r2
  63. ldmfd sp!, {r0-r1}
  64. b ctor_loop
  65. ctor_end:
  66. /* start RT-Thread Kernel */
  67. ldr pc, _rtthread_startup
  68. _rtthread_startup:
  69. .word rtthread_startup
  70. stack_setup:
  71. ldr r0, =stack_top
  72. @ Enter Undefined Instruction Mode and set its Stack Pointer
  73. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  74. mov sp, r0
  75. sub r0, r0, #UND_Stack_Size
  76. @ Enter Abort Mode and set its Stack Pointer
  77. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  78. mov sp, r0
  79. sub r0, r0, #ABT_Stack_Size
  80. @ Enter FIQ Mode and set its Stack Pointer
  81. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  82. mov sp, r0
  83. sub r0, r0, #FIQ_Stack_Size
  84. @ Enter IRQ Mode and set its Stack Pointer
  85. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  86. mov sp, r0
  87. sub r0, r0, #IRQ_Stack_Size
  88. @ Enter Supervisor Mode and set its Stack Pointer
  89. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  90. mov sp, r0
  91. sub r0, r0, #SVC_Stack_Size
  92. @ Enter User Mode and set its Stack Pointer
  93. mov sp, r0
  94. sub sl, sp, #USR_Stack_Size
  95. bx lr
  96. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  97. .align 5
  98. .globl vector_undef
  99. vector_undef:
  100. sub sp, sp, #72
  101. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  102. add r8, sp, #60
  103. mrs r1, cpsr
  104. mrs r2, spsr
  105. orr r2,r2, #I_Bit|F_Bit
  106. msr cpsr_c, r2
  107. mov r0, r0
  108. stmdb r8, {sp, lr} @/* Calling SP, LR */
  109. msr cpsr_c, r1 @/* return to Undefined Instruction mode */
  110. str lr, [r8, #0] @/* Save calling PC */
  111. mrs r6, spsr
  112. str r6, [r8, #4] @/* Save CPSR */
  113. str r0, [r8, #8] @/* Save OLD_R0 */
  114. mov r0, sp
  115. bl rt_hw_trap_udef
  116. ldmia sp, {r0 - r12} @/* Calling r0 - r2 */
  117. mov r0, r0
  118. ldr lr, [sp, #60] @/* Get PC */
  119. add sp, sp, #72
  120. movs pc, lr @/* return & move spsr_svc into cpsr */
  121. .align 5
  122. .globl vector_swi
  123. vector_swi:
  124. bl rt_hw_trap_swi
  125. .align 5
  126. .globl vector_pabt
  127. vector_pabt:
  128. bl rt_hw_trap_pabt
  129. .align 5
  130. .globl vector_dabt
  131. vector_dabt:
  132. sub sp, sp, #72
  133. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  134. add r8, sp, #60
  135. stmdb r8, {sp, lr} @/* Calling SP, LR */
  136. str lr, [r8, #0] @/* Save calling PC */
  137. mrs r6, spsr
  138. str r6, [r8, #4] @/* Save CPSR */
  139. str r0, [r8, #8] @/* Save OLD_R0 */
  140. mov r0, sp
  141. bl rt_hw_trap_dabt
  142. ldmia sp, {r0 - r12} @/* Calling r0 - r2 */
  143. mov r0, r0
  144. ldr lr, [sp, #60] @/* Get PC */
  145. add sp, sp, #72
  146. movs pc, lr @/* return & move spsr_svc into cpsr */
  147. .align 5
  148. .globl vector_resv
  149. vector_resv:
  150. b .
  151. .align 5
  152. .globl vector_fiq
  153. vector_fiq:
  154. stmfd sp!,{r0-r7,lr}
  155. bl rt_hw_trap_fiq
  156. ldmfd sp!,{r0-r7,lr}
  157. subs pc,lr,#4
  158. .globl rt_interrupt_enter
  159. .globl rt_interrupt_leave
  160. .globl rt_thread_switch_interrupt_flag
  161. .globl rt_interrupt_from_thread
  162. .globl rt_interrupt_to_thread
  163. .globl rt_current_thread
  164. .globl vmm_thread
  165. .globl vmm_virq_check
  166. .globl vector_irq
  167. vector_irq:
  168. stmfd sp!, {r0-r12,lr}
  169. bl rt_interrupt_enter
  170. bl rt_hw_trap_irq
  171. bl rt_interrupt_leave
  172. @ if rt_thread_switch_interrupt_flag set, jump to
  173. @ rt_hw_context_switch_interrupt_do and don't return
  174. ldr r0, =rt_thread_switch_interrupt_flag
  175. ldr r1, [r0]
  176. cmp r1, #1
  177. beq rt_hw_context_switch_interrupt_do
  178. ldmfd sp!, {r0-r12,lr}
  179. subs pc, lr, #4
  180. rt_hw_context_switch_interrupt_do:
  181. mov r1, #0 @ clear flag
  182. str r1, [r0]
  183. ldmfd sp!, {r0-r12,lr}@ reload saved registers
  184. stmfd sp, {r0-r2} @ save r0-r2
  185. mrs r0, spsr @ get cpsr of interrupt thread
  186. sub r1, sp, #4*3
  187. sub r2, lr, #4 @ save old task's pc to r2
  188. @ switch to SVC mode with no interrupt
  189. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  190. stmfd sp!, {r2} @ push old task's pc
  191. stmfd sp!, {r3-r12,lr}@ push old task's lr,r12-r4
  192. ldmfd r1, {r1-r3} @ restore r0-r2 of the interrupt thread
  193. stmfd sp!, {r1-r3} @ push old task's r0-r2
  194. stmfd sp!, {r0} @ push old task's cpsr
  195. ldr r4, =rt_interrupt_from_thread
  196. ldr r5, [r4]
  197. str sp, [r5] @ store sp in preempted tasks's TCB
  198. ldr r6, =rt_interrupt_to_thread
  199. ldr r6, [r6]
  200. ldr sp, [r6] @ get new task's stack pointer
  201. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  202. msr spsr_cxsf, r4
  203. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr