usart.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * File : usart.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006-2013, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-01-05 Bernard the first version
  13. * 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
  14. * 2013-05-13 aozima update for kehong-lingtai.
  15. * 2015-01-31 armink make sure the serial transmit complete in putc()
  16. * 2016-05-13 armink add DMA Rx mode
  17. * 2017-01-19 aubr.cool add interrupt Tx mode
  18. * 2017-04-13 aubr.cool correct Rx parity err
  19. */
  20. #include "stm32f10x.h"
  21. #include "usart.h"
  22. #include "board.h"
  23. #include <rtdevice.h>
  24. /* USART1 */
  25. #define UART1_GPIO_TX GPIO_Pin_9
  26. #define UART1_GPIO_RX GPIO_Pin_10
  27. #define UART1_GPIO GPIOA
  28. /* USART2 */
  29. #define UART2_GPIO_TX GPIO_Pin_2
  30. #define UART2_GPIO_RX GPIO_Pin_3
  31. #define UART2_GPIO GPIOA
  32. /* USART3_REMAP[1:0] = 00 */
  33. #define UART3_GPIO_TX GPIO_Pin_10
  34. #define UART3_GPIO_RX GPIO_Pin_11
  35. #define UART3_GPIO GPIOB
  36. /* USART4 */
  37. #define UART4_GPIO_TX GPIO_Pin_10
  38. #define UART4_GPIO_RX GPIO_Pin_11
  39. #define UART4_GPIO GPIOC
  40. /* STM32 uart driver */
  41. struct stm32_uart
  42. {
  43. USART_TypeDef *uart_device;
  44. IRQn_Type irq;
  45. struct stm32_uart_dma
  46. {
  47. /* dma channel */
  48. DMA_Channel_TypeDef *rx_ch;
  49. /* dma global flag */
  50. uint32_t rx_gl_flag;
  51. /* dma irq channel */
  52. uint8_t rx_irq_ch;
  53. /* setting receive len */
  54. rt_size_t setting_recv_len;
  55. /* last receive index */
  56. rt_size_t last_recv_index;
  57. } dma;
  58. };
  59. static void DMA_Configuration(struct rt_serial_device *serial);
  60. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  61. {
  62. struct stm32_uart* uart;
  63. USART_InitTypeDef USART_InitStructure;
  64. RT_ASSERT(serial != RT_NULL);
  65. RT_ASSERT(cfg != RT_NULL);
  66. uart = (struct stm32_uart *)serial->parent.user_data;
  67. USART_InitStructure.USART_BaudRate = cfg->baud_rate;
  68. if (cfg->data_bits == DATA_BITS_8){
  69. USART_InitStructure.USART_WordLength = USART_WordLength_8b;
  70. } else if (cfg->data_bits == DATA_BITS_9) {
  71. USART_InitStructure.USART_WordLength = USART_WordLength_9b;
  72. }
  73. if (cfg->stop_bits == STOP_BITS_1){
  74. USART_InitStructure.USART_StopBits = USART_StopBits_1;
  75. } else if (cfg->stop_bits == STOP_BITS_2){
  76. USART_InitStructure.USART_StopBits = USART_StopBits_2;
  77. }
  78. if (cfg->parity == PARITY_NONE){
  79. USART_InitStructure.USART_Parity = USART_Parity_No;
  80. } else if (cfg->parity == PARITY_ODD) {
  81. USART_InitStructure.USART_Parity = USART_Parity_Odd;
  82. } else if (cfg->parity == PARITY_EVEN) {
  83. USART_InitStructure.USART_Parity = USART_Parity_Even;
  84. }
  85. USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
  86. USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
  87. USART_Init(uart->uart_device, &USART_InitStructure);
  88. /* Enable USART */
  89. USART_Cmd(uart->uart_device, ENABLE);
  90. return RT_EOK;
  91. }
  92. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  93. {
  94. struct stm32_uart* uart;
  95. rt_uint32_t ctrl_arg = (rt_uint32_t)(arg);
  96. RT_ASSERT(serial != RT_NULL);
  97. uart = (struct stm32_uart *)serial->parent.user_data;
  98. switch (cmd)
  99. {
  100. /* disable interrupt */
  101. case RT_DEVICE_CTRL_CLR_INT:
  102. /* disable rx irq */
  103. UART_DISABLE_IRQ(uart->irq);
  104. /* disable interrupt */
  105. USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
  106. break;
  107. /* enable interrupt */
  108. case RT_DEVICE_CTRL_SET_INT:
  109. /* enable rx irq */
  110. UART_ENABLE_IRQ(uart->irq);
  111. /* enable interrupt */
  112. USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
  113. break;
  114. /* USART config */
  115. case RT_DEVICE_CTRL_CONFIG :
  116. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX) {
  117. DMA_Configuration(serial);
  118. }
  119. break;
  120. }
  121. return RT_EOK;
  122. }
  123. static int stm32_putc(struct rt_serial_device *serial, char c)
  124. {
  125. struct stm32_uart* uart;
  126. RT_ASSERT(serial != RT_NULL);
  127. uart = (struct stm32_uart *)serial->parent.user_data;
  128. if (serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  129. {
  130. if (!(uart->uart_device->SR & USART_FLAG_TXE))
  131. {
  132. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  133. return -1;
  134. }
  135. uart->uart_device->DR = c;
  136. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  137. }
  138. else
  139. {
  140. uart->uart_device->DR = c;
  141. while (!(uart->uart_device->SR & USART_FLAG_TC));
  142. }
  143. return 1;
  144. }
  145. static int stm32_getc(struct rt_serial_device *serial)
  146. {
  147. int ch;
  148. struct stm32_uart* uart;
  149. RT_ASSERT(serial != RT_NULL);
  150. uart = (struct stm32_uart *)serial->parent.user_data;
  151. ch = -1;
  152. if (uart->uart_device->SR & USART_FLAG_RXNE)
  153. {
  154. ch = uart->uart_device->DR & 0xff;
  155. }
  156. return ch;
  157. }
  158. /**
  159. * Serial port receive idle process. This need add to uart idle ISR.
  160. *
  161. * @param serial serial device
  162. */
  163. static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
  164. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  165. rt_size_t recv_total_index, recv_len;
  166. rt_base_t level;
  167. /* disable interrupt */
  168. level = rt_hw_interrupt_disable();
  169. recv_total_index = uart->dma.setting_recv_len - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  170. if (recv_total_index >= uart->dma.last_recv_index)
  171. {
  172. recv_len = recv_total_index - uart->dma.last_recv_index;
  173. }
  174. else
  175. {
  176. recv_len = uart->dma.setting_recv_len - uart->dma.last_recv_index + recv_total_index;
  177. }
  178. uart->dma.last_recv_index = recv_total_index;
  179. /* enable interrupt */
  180. rt_hw_interrupt_enable(level);
  181. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  182. /* read a data for clear receive idle interrupt flag */
  183. USART_ReceiveData(uart->uart_device);
  184. DMA_ClearFlag(uart->dma.rx_gl_flag);
  185. }
  186. /**
  187. * DMA receive done process. This need add to DMA receive done ISR.
  188. *
  189. * @param serial serial device
  190. */
  191. static void dma_rx_done_isr(struct rt_serial_device *serial) {
  192. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  193. rt_size_t recv_total_index, recv_len;
  194. rt_base_t level;
  195. /* disable interrupt */
  196. level = rt_hw_interrupt_disable();
  197. recv_total_index = uart->dma.setting_recv_len - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  198. if (recv_total_index >= uart->dma.last_recv_index)
  199. {
  200. recv_len = recv_total_index - uart->dma.last_recv_index;
  201. }
  202. else
  203. {
  204. recv_len = uart->dma.setting_recv_len - uart->dma.last_recv_index + recv_total_index;
  205. }
  206. uart->dma.last_recv_index = recv_total_index;
  207. /* enable interrupt */
  208. rt_hw_interrupt_enable(level);
  209. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  210. DMA_ClearFlag(uart->dma.rx_gl_flag);
  211. }
  212. /**
  213. * Uart common interrupt process. This need add to uart ISR.
  214. *
  215. * @param serial serial device
  216. */
  217. static void uart_isr(struct rt_serial_device *serial) {
  218. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  219. RT_ASSERT(uart != RT_NULL);
  220. if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
  221. {
  222. if(USART_GetFlagStatus(uart->uart_device, USART_FLAG_PE) == RESET)
  223. {
  224. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  225. }
  226. /* clear interrupt */
  227. USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
  228. }
  229. if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
  230. {
  231. dma_uart_rx_idle_isr(serial);
  232. }
  233. if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
  234. {
  235. /* clear interrupt */
  236. if(serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  237. {
  238. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  239. }
  240. USART_ITConfig(uart->uart_device, USART_IT_TC, DISABLE);
  241. USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
  242. }
  243. if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
  244. {
  245. stm32_getc(serial);
  246. }
  247. }
  248. static const struct rt_uart_ops stm32_uart_ops =
  249. {
  250. stm32_configure,
  251. stm32_control,
  252. stm32_putc,
  253. stm32_getc,
  254. };
  255. #if defined(RT_USING_UART1)
  256. /* UART1 device driver structure */
  257. struct stm32_uart uart1 =
  258. {
  259. USART1,
  260. USART1_IRQn,
  261. {
  262. DMA1_Channel5,
  263. DMA1_FLAG_GL5,
  264. DMA1_Channel5_IRQn,
  265. 0,
  266. },
  267. };
  268. struct rt_serial_device serial1;
  269. void USART1_IRQHandler(void)
  270. {
  271. /* enter interrupt */
  272. rt_interrupt_enter();
  273. uart_isr(&serial1);
  274. /* leave interrupt */
  275. rt_interrupt_leave();
  276. }
  277. void DMA1_Channel5_IRQHandler(void) {
  278. /* enter interrupt */
  279. rt_interrupt_enter();
  280. dma_rx_done_isr(&serial1);
  281. /* leave interrupt */
  282. rt_interrupt_leave();
  283. }
  284. #endif /* RT_USING_UART1 */
  285. #if defined(RT_USING_UART2)
  286. /* UART2 device driver structure */
  287. struct stm32_uart uart2 =
  288. {
  289. USART2,
  290. USART2_IRQn,
  291. {
  292. DMA1_Channel6,
  293. DMA1_FLAG_GL6,
  294. DMA1_Channel6_IRQn,
  295. 0,
  296. },
  297. };
  298. struct rt_serial_device serial2;
  299. void USART2_IRQHandler(void)
  300. {
  301. /* enter interrupt */
  302. rt_interrupt_enter();
  303. uart_isr(&serial2);
  304. /* leave interrupt */
  305. rt_interrupt_leave();
  306. }
  307. void DMA1_Channel6_IRQHandler(void) {
  308. /* enter interrupt */
  309. rt_interrupt_enter();
  310. dma_rx_done_isr(&serial2);
  311. /* leave interrupt */
  312. rt_interrupt_leave();
  313. }
  314. #endif /* RT_USING_UART2 */
  315. #if defined(RT_USING_UART3)
  316. /* UART3 device driver structure */
  317. struct stm32_uart uart3 =
  318. {
  319. USART3,
  320. USART3_IRQn,
  321. {
  322. DMA1_Channel3,
  323. DMA1_FLAG_GL3,
  324. DMA1_Channel3_IRQn,
  325. 0,
  326. },
  327. };
  328. struct rt_serial_device serial3;
  329. void USART3_IRQHandler(void)
  330. {
  331. /* enter interrupt */
  332. rt_interrupt_enter();
  333. uart_isr(&serial3);
  334. /* leave interrupt */
  335. rt_interrupt_leave();
  336. }
  337. void DMA1_Channel3_IRQHandler(void) {
  338. /* enter interrupt */
  339. rt_interrupt_enter();
  340. dma_rx_done_isr(&serial3);
  341. /* leave interrupt */
  342. rt_interrupt_leave();
  343. }
  344. #endif /* RT_USING_UART3 */
  345. #if defined(RT_USING_UART4)
  346. /* UART4 device driver structure */
  347. struct stm32_uart uart4 =
  348. {
  349. UART4,
  350. UART4_IRQn,
  351. {
  352. DMA2_Channel3,
  353. DMA2_FLAG_GL3,
  354. DMA2_Channel3_IRQn,
  355. 0,
  356. },
  357. };
  358. struct rt_serial_device serial4;
  359. void UART4_IRQHandler(void)
  360. {
  361. /* enter interrupt */
  362. rt_interrupt_enter();
  363. uart_isr(&serial4);
  364. /* leave interrupt */
  365. rt_interrupt_leave();
  366. }
  367. void DMA2_Channel3_IRQHandler(void) {
  368. /* enter interrupt */
  369. rt_interrupt_enter();
  370. dma_rx_done_isr(&serial4);
  371. /* leave interrupt */
  372. rt_interrupt_leave();
  373. }
  374. #endif /* RT_USING_UART4 */
  375. static void RCC_Configuration(void)
  376. {
  377. #if defined(RT_USING_UART1)
  378. /* Enable UART GPIO clocks */
  379. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  380. /* Enable UART clock */
  381. RCC_APB2PeriphClockCmd(RCC_APB2Periph_USART1, ENABLE);
  382. #endif /* RT_USING_UART1 */
  383. #if defined(RT_USING_UART2)
  384. /* Enable UART GPIO clocks */
  385. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  386. /* Enable UART clock */
  387. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2, ENABLE);
  388. #endif /* RT_USING_UART2 */
  389. #if defined(RT_USING_UART3)
  390. /* Enable UART GPIO clocks */
  391. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB | RCC_APB2Periph_AFIO, ENABLE);
  392. /* Enable UART clock */
  393. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART3, ENABLE);
  394. #endif /* RT_USING_UART3 */
  395. #if defined(RT_USING_UART4)
  396. /* Enable UART GPIO clocks */
  397. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC | RCC_APB2Periph_AFIO, ENABLE);
  398. /* Enable UART clock */
  399. RCC_APB1PeriphClockCmd(RCC_APB1Periph_UART4, ENABLE);
  400. #endif /* RT_USING_UART4 */
  401. }
  402. static void GPIO_Configuration(void)
  403. {
  404. GPIO_InitTypeDef GPIO_InitStructure;
  405. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  406. #if defined(RT_USING_UART1)
  407. /* Configure USART Rx/tx PIN */
  408. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  409. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX;
  410. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  411. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  412. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_TX;
  413. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  414. #endif /* RT_USING_UART1 */
  415. #if defined(RT_USING_UART2)
  416. /* Configure USART Rx/tx PIN */
  417. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  418. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX;
  419. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  420. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  421. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_TX;
  422. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  423. #endif /* RT_USING_UART2 */
  424. #if defined(RT_USING_UART3)
  425. /* Configure USART Rx/tx PIN */
  426. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  427. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_RX;
  428. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  429. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  430. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX;
  431. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  432. #endif /* RT_USING_UART3 */
  433. #if defined(RT_USING_UART4)
  434. /* Configure USART Rx/tx PIN */
  435. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  436. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_RX;
  437. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  438. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  439. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX;
  440. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  441. #endif /* RT_USING_UART4 */
  442. }
  443. static void NVIC_Configuration(struct stm32_uart* uart)
  444. {
  445. NVIC_InitTypeDef NVIC_InitStructure;
  446. /* Enable the USART1 Interrupt */
  447. NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
  448. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  449. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  450. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  451. NVIC_Init(&NVIC_InitStructure);
  452. }
  453. static void DMA_Configuration(struct rt_serial_device *serial) {
  454. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  455. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  456. DMA_InitTypeDef DMA_InitStructure;
  457. NVIC_InitTypeDef NVIC_InitStructure;
  458. uart->dma.setting_recv_len = serial->config.bufsz;
  459. /* enable transmit idle interrupt */
  460. USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
  461. /* DMA clock enable */
  462. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
  463. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA2, ENABLE);
  464. /* rx dma config */
  465. DMA_DeInit(uart->dma.rx_ch);
  466. DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t)&(uart->uart_device->DR);
  467. DMA_InitStructure.DMA_MemoryBaseAddr = (uint32_t) rx_fifo->buffer;
  468. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralSRC;
  469. DMA_InitStructure.DMA_BufferSize = serial->config.bufsz;
  470. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  471. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  472. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  473. DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
  474. DMA_InitStructure.DMA_Mode = DMA_Mode_Circular;
  475. DMA_InitStructure.DMA_Priority = DMA_Priority_High;
  476. DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
  477. DMA_Init(uart->dma.rx_ch, &DMA_InitStructure);
  478. DMA_ClearFlag(uart->dma.rx_gl_flag);
  479. DMA_ITConfig(uart->dma.rx_ch, DMA_IT_TC, ENABLE);
  480. USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
  481. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  482. /* rx dma interrupt config */
  483. NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
  484. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  485. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
  486. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  487. NVIC_Init(&NVIC_InitStructure);
  488. }
  489. void rt_hw_usart_init(void)
  490. {
  491. struct stm32_uart* uart;
  492. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  493. RCC_Configuration();
  494. GPIO_Configuration();
  495. #if defined(RT_USING_UART1)
  496. uart = &uart1;
  497. config.baud_rate = BAUD_RATE_115200;
  498. serial1.ops = &stm32_uart_ops;
  499. serial1.config = config;
  500. NVIC_Configuration(uart);
  501. /* register UART1 device */
  502. rt_hw_serial_register(&serial1, "uart1",
  503. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  504. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  505. uart);
  506. #endif /* RT_USING_UART1 */
  507. #if defined(RT_USING_UART2)
  508. uart = &uart2;
  509. config.baud_rate = BAUD_RATE_115200;
  510. serial2.ops = &stm32_uart_ops;
  511. serial2.config = config;
  512. NVIC_Configuration(uart);
  513. /* register UART2 device */
  514. rt_hw_serial_register(&serial2, "uart2",
  515. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  516. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  517. uart);
  518. #endif /* RT_USING_UART2 */
  519. #if defined(RT_USING_UART3)
  520. uart = &uart3;
  521. config.baud_rate = BAUD_RATE_115200;
  522. serial3.ops = &stm32_uart_ops;
  523. serial3.config = config;
  524. NVIC_Configuration(uart);
  525. /* register UART3 device */
  526. rt_hw_serial_register(&serial3, "uart3",
  527. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  528. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  529. uart);
  530. #endif /* RT_USING_UART3 */
  531. #if defined(RT_USING_UART4)
  532. uart = &uart4;
  533. config.baud_rate = BAUD_RATE_115200;
  534. serial4.ops = &stm32_uart_ops;
  535. serial4.config = config;
  536. NVIC_Configuration(uart);
  537. /* register UART4 device */
  538. rt_hw_serial_register(&serial4, "uart4",
  539. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  540. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  541. uart);
  542. #endif /* RT_USING_UART4 */
  543. }