context_iar.S 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. ;/*
  2. ; * File : context_iar.S
  3. ; * This file is part of RT-Thread RTOS
  4. ; * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. ; *
  6. ; * The license and distribution terms for this file may be
  7. ; * found in the file LICENSE in this distribution or at
  8. ; * http://www.rt-thread.org/license/LICENSE
  9. ; *
  10. ; * Change Logs:
  11. ; * Date Author Notes
  12. ; * 2009-01-17 Bernard first version
  13. ; * 2009-09-27 Bernard add protect when contex switch occurs
  14. ; * 2013-06-18 aozima add restore MSP feature.
  15. ; */
  16. ;/**
  17. ; * @addtogroup cortex-m3
  18. ; */
  19. ;/*@{*/
  20. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  21. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  22. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  23. NVIC_PENDSV_PRI EQU 0x00FF0000 ; PendSV priority value (lowest)
  24. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  25. SECTION .text:CODE(2)
  26. THUMB
  27. REQUIRE8
  28. PRESERVE8
  29. IMPORT rt_thread_switch_interrupt_flag
  30. IMPORT rt_interrupt_from_thread
  31. IMPORT rt_interrupt_to_thread
  32. ;/*
  33. ; * rt_base_t rt_hw_interrupt_disable();
  34. ; */
  35. EXPORT rt_hw_interrupt_disable
  36. rt_hw_interrupt_disable:
  37. MRS r0, PRIMASK
  38. CPSID I
  39. BX LR
  40. ;/*
  41. ; * void rt_hw_interrupt_enable(rt_base_t level);
  42. ; */
  43. EXPORT rt_hw_interrupt_enable
  44. rt_hw_interrupt_enable:
  45. MSR PRIMASK, r0
  46. BX LR
  47. ;/*
  48. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  49. ; * r0 --> from
  50. ; * r1 --> to
  51. ; */
  52. EXPORT rt_hw_context_switch_interrupt
  53. EXPORT rt_hw_context_switch
  54. rt_hw_context_switch_interrupt:
  55. rt_hw_context_switch:
  56. ; set rt_thread_switch_interrupt_flag to 1
  57. LDR r2, =rt_thread_switch_interrupt_flag
  58. LDR r3, [r2]
  59. CMP r3, #1
  60. BEQ _reswitch
  61. MOV r3, #1
  62. STR r3, [r2]
  63. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  64. STR r0, [r2]
  65. _reswitch
  66. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  67. STR r1, [r2]
  68. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  69. LDR r1, =NVIC_PENDSVSET
  70. STR r1, [r0]
  71. BX LR
  72. ; r0 --> swith from thread stack
  73. ; r1 --> swith to thread stack
  74. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  75. EXPORT PendSV_Handler
  76. PendSV_Handler:
  77. ; disable interrupt to protect context switch
  78. MRS r2, PRIMASK
  79. CPSID I
  80. ; get rt_thread_switch_interrupt_flag
  81. LDR r0, =rt_thread_switch_interrupt_flag
  82. LDR r1, [r0]
  83. CBZ r1, pendsv_exit ; pendsv already handled
  84. ; clear rt_thread_switch_interrupt_flag to 0
  85. MOV r1, #0x00
  86. STR r1, [r0]
  87. LDR r0, =rt_interrupt_from_thread
  88. LDR r1, [r0]
  89. CBZ r1, swtich_to_thread ; skip register save at the first time
  90. MRS r1, psp ; get from thread stack pointer
  91. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  92. LDR r0, [r0]
  93. STR r1, [r0] ; update from thread stack pointer
  94. swtich_to_thread
  95. LDR r1, =rt_interrupt_to_thread
  96. LDR r1, [r1]
  97. LDR r1, [r1] ; load thread stack pointer
  98. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  99. MSR psp, r1 ; update stack pointer
  100. pendsv_exit
  101. ; restore interrupt
  102. MSR PRIMASK, r2
  103. ORR lr, lr, #0x04
  104. BX lr
  105. ;/*
  106. ; * void rt_hw_context_switch_to(rt_uint32 to);
  107. ; * r0 --> to
  108. ; */
  109. EXPORT rt_hw_context_switch_to
  110. rt_hw_context_switch_to:
  111. LDR r1, =rt_interrupt_to_thread
  112. STR r0, [r1]
  113. ; set from thread to 0
  114. LDR r1, =rt_interrupt_from_thread
  115. MOV r0, #0x0
  116. STR r0, [r1]
  117. ; set interrupt flag to 1
  118. LDR r1, =rt_thread_switch_interrupt_flag
  119. MOV r0, #1
  120. STR r0, [r1]
  121. ; set the PendSV exception priority
  122. LDR r0, =NVIC_SYSPRI2
  123. LDR r1, =NVIC_PENDSV_PRI
  124. LDR.W r2, [r0,#0x00] ; read
  125. ORR r1,r1,r2 ; modify
  126. STR r1, [r0] ; write-back
  127. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  128. LDR r1, =NVIC_PENDSVSET
  129. STR r1, [r0]
  130. ; restore MSP
  131. LDR r0, =SCB_VTOR
  132. LDR r0, [r0]
  133. LDR r0, [r0]
  134. NOP
  135. MSR msp, r0
  136. CPSIE I ; enable interrupts at processor level
  137. ; never reach here!
  138. ; compatible with old version
  139. EXPORT rt_hw_interrupt_thread_switch
  140. rt_hw_interrupt_thread_switch:
  141. BX lr
  142. IMPORT rt_hw_hard_fault_exception
  143. EXPORT HardFault_Handler
  144. HardFault_Handler:
  145. ; get current context
  146. MRS r0, psp ; get fault thread stack pointer
  147. PUSH {lr}
  148. BL rt_hw_hard_fault_exception
  149. POP {lr}
  150. ORR lr, lr, #0x04
  151. BX lr
  152. END