drv_sdio.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2017-10-10 Tanek first version
  9. */
  10. #include <rtthread.h>
  11. #include <rthw.h>
  12. #include <drivers/mmcsd_core.h>
  13. #include <board.h>
  14. #include <fsl_usdhc.h>
  15. #include <fsl_gpio.h>
  16. #include <fsl_iomuxc.h>
  17. #include <finsh.h>
  18. #define RT_USING_SDIO1
  19. #define RT_USING_SDIO2
  20. //#define DEBUG
  21. #ifdef DEBUG
  22. static int enable_log = 1;
  23. #define MMCSD_DGB(fmt, ...) \
  24. do \
  25. { \
  26. if (enable_log) \
  27. { \
  28. rt_kprintf(fmt, ##__VA_ARGS__); \
  29. } \
  30. } while (0)
  31. #else
  32. #define MMCSD_DGB(fmt, ...)
  33. #endif
  34. #define CACHE_LINESIZE (32)
  35. #define IMXRT_MAX_FREQ (25UL * 1000UL * 1000UL)
  36. #define USDHC_READ_BURST_LEN (8U) /*!< number of words USDHC read in a single burst */
  37. #define USDHC_WRITE_BURST_LEN (8U) /*!< number of words USDHC write in a single burst */
  38. #define USDHC_DATA_TIMEOUT (0xFU) /*!< data timeout counter value */
  39. #define SDMMCHOST_SUPPORT_MAX_BLOCK_LENGTH (4096U)
  40. #define SDMMCHOST_SUPPORT_MAX_BLOCK_COUNT (USDHC_MAX_BLOCK_COUNT)
  41. /* Read/write watermark level. The bigger value indicates DMA has higher read/write performance. */
  42. #define USDHC_READ_WATERMARK_LEVEL (0x80U)
  43. #define USDHC_WRITE_WATERMARK_LEVEL (0x80U)
  44. /* DMA mode */
  45. #define USDHC_DMA_MODE kUSDHC_DmaModeAdma2
  46. /* Endian mode. */
  47. #define USDHC_ENDIAN_MODE kUSDHC_EndianModeLittle
  48. //#ifdef SOC_IMXRT1170_SERIES
  49. #define USDHC_ADMA_TABLE_WORDS (32U) /* define the ADMA descriptor table length */
  50. #define USDHC_ADMA2_ADDR_ALIGN (4U) /* define the ADMA2 descriptor table addr align size */
  51. //#else
  52. //#define USDHC_ADMA_TABLE_WORDS (8U) /* define the ADMA descriptor table length */
  53. //#define USDHC_ADMA2_ADDR_ALIGN (4U) /* define the ADMA2 descriptor table addr align size */
  54. //#endif
  55. //rt_align(USDHC_ADMA2_ADDR_ALIGN) uint32_t g_usdhcAdma2Table[USDHC_ADMA_TABLE_WORDS] SECTION("NonCacheable");
  56. AT_NONCACHEABLE_SECTION_ALIGN(uint32_t g_usdhcAdma2Table[USDHC_ADMA_TABLE_WORDS], USDHC_ADMA2_ADDR_ALIGN);
  57. struct imxrt_mmcsd
  58. {
  59. struct rt_mmcsd_host *host;
  60. struct rt_mmcsd_req *req;
  61. struct rt_mmcsd_cmd *cmd;
  62. struct rt_timer timer;
  63. rt_uint32_t *buf;
  64. //USDHC_Type *base;
  65. usdhc_host_t usdhc_host;
  66. #ifndef SOC_IMXRT1170_SERIES
  67. clock_div_t usdhc_div;
  68. #endif
  69. clock_ip_name_t ip_clock;
  70. uint32_t *usdhc_adma2_table;
  71. };
  72. #ifndef CODE_STORED_ON_SDCARD
  73. static void _mmcsd_gpio_init(struct imxrt_mmcsd *mmcsd)
  74. {
  75. // CLOCK_EnableClock(kCLOCK_Iomuxc); /* iomuxc clock (iomuxc_clk_enable): 0x03u */
  76. }
  77. #endif
  78. static void SDMMCHOST_ErrorRecovery(USDHC_Type *base)
  79. {
  80. uint32_t status = 0U;
  81. /* get host present status */
  82. status = USDHC_GetPresentStatusFlags(base);
  83. /* check command inhibit status flag */
  84. if ((status & kUSDHC_CommandInhibitFlag) != 0U)
  85. {
  86. /* reset command line */
  87. USDHC_Reset(base, kUSDHC_ResetCommand, 1000U);
  88. }
  89. /* check data inhibit status flag */
  90. if ((status & kUSDHC_DataInhibitFlag) != 0U)
  91. {
  92. /* reset data line */
  93. USDHC_Reset(base, kUSDHC_ResetData, 1000U);
  94. }
  95. }
  96. #ifndef CODE_STORED_ON_SDCARD
  97. static void _mmcsd_host_init(struct imxrt_mmcsd *mmcsd)
  98. {
  99. usdhc_host_t *usdhc_host = &mmcsd->usdhc_host;
  100. /* Initializes SDHC. */
  101. usdhc_host->config.dataTimeout = USDHC_DATA_TIMEOUT;
  102. usdhc_host->config.endianMode = USDHC_ENDIAN_MODE;
  103. usdhc_host->config.readWatermarkLevel = USDHC_READ_WATERMARK_LEVEL;
  104. usdhc_host->config.writeWatermarkLevel = USDHC_WRITE_WATERMARK_LEVEL;
  105. #if !(defined(FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN) && FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN)
  106. usdhc_host->config.readBurstLen = USDHC_READ_BURST_LEN;
  107. usdhc_host->config.writeBurstLen = USDHC_WRITE_BURST_LEN;
  108. #endif
  109. USDHC_Init(usdhc_host->base, &(usdhc_host->config));
  110. }
  111. static void _mmcsd_clk_init(struct imxrt_mmcsd *mmcsd)
  112. {
  113. CLOCK_EnableClock(mmcsd->ip_clock);
  114. #if !defined(SOC_IMXRT1170_SERIES) && !defined(SOC_MIMXRT1062DVL6A)
  115. CLOCK_SetDiv(mmcsd->usdhc_div, 5U);
  116. #endif
  117. }
  118. static void _mmcsd_isr_init(struct imxrt_mmcsd *mmcsd)
  119. {
  120. //NVIC_SetPriority(USDHC1_IRQn, 5U);
  121. }
  122. #endif
  123. static void _mmc_request(struct rt_mmcsd_host *host, struct rt_mmcsd_req *req)
  124. {
  125. struct imxrt_mmcsd *mmcsd;
  126. struct rt_mmcsd_cmd *cmd;
  127. struct rt_mmcsd_data *data;
  128. status_t error;
  129. usdhc_adma_config_t dmaConfig;
  130. usdhc_transfer_t fsl_content = {0};
  131. usdhc_command_t fsl_command = {0};
  132. usdhc_data_t fsl_data = {0};
  133. rt_uint32_t *buf = NULL;
  134. RT_ASSERT(host != RT_NULL);
  135. RT_ASSERT(req != RT_NULL);
  136. mmcsd = (struct imxrt_mmcsd *)host->private_data;
  137. RT_ASSERT(mmcsd != RT_NULL);
  138. cmd = req->cmd;
  139. RT_ASSERT(cmd != RT_NULL);
  140. MMCSD_DGB("\tcmd->cmd_code: %02d, cmd->arg: %08x, cmd->flags: %08x --> ", cmd->cmd_code, cmd->arg, cmd->flags);
  141. data = cmd->data;
  142. rt_memset(&dmaConfig, 0, sizeof(usdhc_adma_config_t));
  143. /* config adma */
  144. dmaConfig.dmaMode = USDHC_DMA_MODE;
  145. #if !(defined(FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN) && FSL_FEATURE_USDHC_HAS_NO_RW_BURST_LEN)
  146. dmaConfig.burstLen = kUSDHC_EnBurstLenForINCR;
  147. #endif
  148. dmaConfig.admaTable = mmcsd->usdhc_adma2_table;
  149. dmaConfig.admaTableWords = USDHC_ADMA_TABLE_WORDS;
  150. fsl_command.index = cmd->cmd_code;
  151. fsl_command.argument = cmd->arg;
  152. if (cmd->cmd_code == STOP_TRANSMISSION)
  153. fsl_command.type = kCARD_CommandTypeAbort;
  154. else
  155. fsl_command.type = kCARD_CommandTypeNormal;
  156. switch (cmd->flags & RESP_MASK)
  157. {
  158. case RESP_NONE:
  159. fsl_command.responseType = kCARD_ResponseTypeNone;
  160. break;
  161. case RESP_R1:
  162. fsl_command.responseType = kCARD_ResponseTypeR1;
  163. break;
  164. case RESP_R1B:
  165. fsl_command.responseType = kCARD_ResponseTypeR1b;
  166. break;
  167. case RESP_R2:
  168. fsl_command.responseType = kCARD_ResponseTypeR2;
  169. break;
  170. case RESP_R3:
  171. fsl_command.responseType = kCARD_ResponseTypeR3;
  172. break;
  173. case RESP_R4:
  174. fsl_command.responseType = kCARD_ResponseTypeR4;
  175. break;
  176. case RESP_R6:
  177. fsl_command.responseType = kCARD_ResponseTypeR6;
  178. break;
  179. case RESP_R7:
  180. fsl_command.responseType = kCARD_ResponseTypeR7;
  181. break;
  182. case RESP_R5:
  183. fsl_command.responseType = kCARD_ResponseTypeR5;
  184. break;
  185. default:
  186. RT_ASSERT(NULL);
  187. }
  188. fsl_command.flags = 0;
  189. fsl_content.command = &fsl_command;
  190. if (data)
  191. {
  192. if (req->stop != NULL)
  193. fsl_data.enableAutoCommand12 = true;
  194. else
  195. fsl_data.enableAutoCommand12 = false;
  196. fsl_data.enableAutoCommand23 = false;
  197. fsl_data.enableIgnoreError = false;
  198. fsl_data.dataType = kUSDHC_TransferDataNormal; //todo : update data type
  199. fsl_data.blockSize = data->blksize;
  200. fsl_data.blockCount = data->blks;
  201. MMCSD_DGB(" blksize:%d, blks:%d ", fsl_data.blockSize, fsl_data.blockCount);
  202. if (((rt_uint32_t)data->buf & (CACHE_LINESIZE - 1)) || // align cache(32byte)
  203. ((rt_uint32_t)data->buf > 0x00000000 && (rt_uint32_t)data->buf < 0x00080000) /*|| // ITCM
  204. ((rt_uint32_t)data->buf >= 0x20000000 && (rt_uint32_t)data->buf < 0x20080000)*/) // DTCM
  205. {
  206. buf = rt_malloc_align(fsl_data.blockSize * fsl_data.blockCount, CACHE_LINESIZE);
  207. RT_ASSERT(buf != RT_NULL);
  208. MMCSD_DGB(" malloc buf: %p, data->buf:%p, %d ", buf, data->buf, fsl_data.blockSize * fsl_data.blockCount);
  209. }
  210. if ((cmd->cmd_code == WRITE_BLOCK) || (cmd->cmd_code == WRITE_MULTIPLE_BLOCK))
  211. {
  212. if (buf)
  213. {
  214. MMCSD_DGB(" write(data->buf to buf) ");
  215. rt_memcpy(buf, data->buf, fsl_data.blockSize * fsl_data.blockCount);
  216. fsl_data.txData = (uint32_t const *)buf;
  217. }
  218. else
  219. {
  220. fsl_data.txData = (uint32_t const *)data->buf;
  221. }
  222. fsl_data.rxData = NULL;
  223. }
  224. else
  225. {
  226. if (buf)
  227. {
  228. fsl_data.rxData = (uint32_t *)buf;
  229. }
  230. else
  231. {
  232. fsl_data.rxData = (uint32_t *)data->buf;
  233. }
  234. fsl_data.txData = NULL;
  235. }
  236. fsl_content.data = &fsl_data;
  237. }
  238. else
  239. {
  240. fsl_content.data = NULL;
  241. }
  242. error = USDHC_TransferBlocking(mmcsd->usdhc_host.base, &dmaConfig, &fsl_content);
  243. if (error != kStatus_Success)
  244. {
  245. SDMMCHOST_ErrorRecovery(mmcsd->usdhc_host.base);
  246. MMCSD_DGB(" ***USDHC_TransferBlocking error: %d*** --> \n", error);
  247. cmd->err = -RT_ERROR;
  248. }
  249. if (buf)
  250. {
  251. if (fsl_data.rxData)
  252. {
  253. MMCSD_DGB("read copy buf to data->buf ");
  254. rt_memcpy(data->buf, buf, fsl_data.blockSize * fsl_data.blockCount);
  255. }
  256. rt_free_align(buf);
  257. }
  258. if ((cmd->flags & RESP_MASK) == RESP_R2)
  259. {
  260. cmd->resp[3] = fsl_command.response[0];
  261. cmd->resp[2] = fsl_command.response[1];
  262. cmd->resp[1] = fsl_command.response[2];
  263. cmd->resp[0] = fsl_command.response[3];
  264. MMCSD_DGB(" resp 0x%08X 0x%08X 0x%08X 0x%08X\n",
  265. cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
  266. }
  267. else
  268. {
  269. cmd->resp[0] = fsl_command.response[0];
  270. MMCSD_DGB(" resp 0x%08X\n", cmd->resp[0]);
  271. }
  272. mmcsd_req_complete(host);
  273. return;
  274. }
  275. static void _mmc_set_iocfg(struct rt_mmcsd_host *host, struct rt_mmcsd_io_cfg *io_cfg)
  276. {
  277. struct imxrt_mmcsd *mmcsd;
  278. unsigned int usdhc_clk;
  279. unsigned int bus_width;
  280. uint32_t src_clk;
  281. RT_ASSERT(host != RT_NULL);
  282. RT_ASSERT(host->private_data != RT_NULL);
  283. RT_ASSERT(io_cfg != RT_NULL);
  284. mmcsd = (struct imxrt_mmcsd *)host->private_data;
  285. usdhc_clk = io_cfg->clock;
  286. bus_width = io_cfg->bus_width;
  287. if (usdhc_clk > IMXRT_MAX_FREQ)
  288. usdhc_clk = IMXRT_MAX_FREQ;
  289. #ifdef SOC_IMXRT1170_SERIES
  290. clock_root_config_t rootCfg = {0};
  291. /* SYS PLL2 528MHz. */
  292. const clock_sys_pll2_config_t sysPll2Config = {
  293. .ssEnable = false,
  294. };
  295. CLOCK_InitSysPll2(&sysPll2Config);
  296. CLOCK_InitPfd(kCLOCK_PllSys2, kCLOCK_Pfd2, 24);
  297. rootCfg.mux = 4;
  298. rootCfg.div = 2;
  299. CLOCK_SetRootClock(kCLOCK_Root_Usdhc1, &rootCfg);
  300. src_clk = CLOCK_GetRootClockFreq(kCLOCK_Root_Usdhc1);
  301. #elif defined(SOC_MIMXRT1062DVL6A)
  302. CLOCK_InitSysPll(&sysPllConfig_BOARD_BootClockRUN);
  303. /*configure system pll PFD0 fractional divider to 24, output clock is 528MHZ * 18 / 24 = 396 MHZ*/
  304. CLOCK_InitSysPfd(kCLOCK_Pfd0, 24U);
  305. /* Configure USDHC clock source and divider */
  306. CLOCK_SetDiv(kCLOCK_Usdhc1Div, 1U); /* USDHC clock root frequency maximum: 198MHZ */
  307. CLOCK_SetMux(kCLOCK_Usdhc1Mux, 1U);
  308. src_clk = 396000000U / 2U;
  309. #else
  310. src_clk = (CLOCK_GetSysPfdFreq(kCLOCK_Pfd2) / (CLOCK_GetDiv(mmcsd->usdhc_div) + 1U));
  311. #endif
  312. MMCSD_DGB("\tsrc_clk: %d, usdhc_clk: %d, bus_width: %d\n", src_clk, usdhc_clk, bus_width);
  313. if (usdhc_clk)
  314. {
  315. USDHC_SetSdClock(mmcsd->usdhc_host.base, src_clk, usdhc_clk);
  316. /* Change bus width */
  317. if (bus_width == MMCSD_BUS_WIDTH_8)
  318. USDHC_SetDataBusWidth(mmcsd->usdhc_host.base, kUSDHC_DataBusWidth8Bit);
  319. else if (bus_width == MMCSD_BUS_WIDTH_4)
  320. USDHC_SetDataBusWidth(mmcsd->usdhc_host.base, kUSDHC_DataBusWidth4Bit);
  321. else if (bus_width == MMCSD_BUS_WIDTH_1)
  322. USDHC_SetDataBusWidth(mmcsd->usdhc_host.base, kUSDHC_DataBusWidth1Bit);
  323. else
  324. RT_ASSERT(RT_NULL);
  325. }
  326. }
  327. #ifdef DEBUG
  328. static void log_toggle(int en)
  329. {
  330. enable_log = en;
  331. }
  332. FINSH_FUNCTION_EXPORT(log_toggle, toglle log dumple);
  333. #endif
  334. static const struct rt_mmcsd_host_ops ops =
  335. {
  336. _mmc_request,
  337. _mmc_set_iocfg,
  338. RT_NULL,//_mmc_get_card_status,
  339. RT_NULL,//_mmc_enable_sdio_irq,
  340. };
  341. rt_int32_t _imxrt_mci_init(void)
  342. {
  343. struct rt_mmcsd_host *host;
  344. struct imxrt_mmcsd *mmcsd;
  345. #if (defined(FSL_FEATURE_USDHC_HAS_HS400_MODE) && (FSL_FEATURE_USDHC_HAS_HS400_MODE))
  346. uint32_t hs400Capability = 0U;
  347. #endif
  348. host = mmcsd_alloc_host();
  349. if (!host)
  350. {
  351. return -RT_ERROR;
  352. }
  353. mmcsd = rt_malloc(sizeof(struct imxrt_mmcsd));
  354. if (!mmcsd)
  355. {
  356. rt_kprintf("alloc mci failed\n");
  357. goto err;
  358. }
  359. rt_memset(mmcsd, 0, sizeof(struct imxrt_mmcsd));
  360. mmcsd->usdhc_host.base = USDHC1;
  361. //#ifndef SOC_IMXRT1170_SERIES
  362. // mmcsd->usdhc_div = kCLOCK_Usdhc1Div;
  363. //#endif
  364. mmcsd->usdhc_adma2_table = g_usdhcAdma2Table;
  365. host->ops = &ops;
  366. host->freq_min = 375000;
  367. host->freq_max = 25000000;
  368. host->valid_ocr = VDD_32_33 | VDD_33_34;
  369. host->flags = MMCSD_BUSWIDTH_4 | MMCSD_MUTBLKWRITE | \
  370. MMCSD_SUP_HIGHSPEED | MMCSD_SUP_SDIO_IRQ;
  371. #if defined(FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn) && (FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn)
  372. hs400Capability = (uint32_t)FSL_FEATURE_USDHC_INSTANCE_SUPPORT_HS400_MODEn(mmcsd->usdhc_host.base);
  373. #endif
  374. #if (defined(FSL_FEATURE_USDHC_HAS_HS400_MODE) && (FSL_FEATURE_USDHC_HAS_HS400_MODE))
  375. if (hs400Capability != 0U)
  376. {
  377. host->flags |= (uint32_t)MMCSD_SUP_HIGHSPEED_HS400;
  378. }
  379. #endif
  380. host->max_seg_size = 65535;
  381. host->max_dma_segs = 2;
  382. //#ifdef SOC_IMXRT1170_SERIES
  383. host->max_blk_size = SDMMCHOST_SUPPORT_MAX_BLOCK_LENGTH;
  384. host->max_blk_count = SDMMCHOST_SUPPORT_MAX_BLOCK_COUNT;
  385. //#else
  386. // host->max_blk_size = 512;
  387. // host->max_blk_count = 4096;
  388. //#endif
  389. mmcsd->host = host;
  390. #ifndef CODE_STORED_ON_SDCARD
  391. _mmcsd_clk_init(mmcsd);
  392. _mmcsd_isr_init(mmcsd);
  393. _mmcsd_gpio_init(mmcsd);
  394. _mmcsd_host_init(mmcsd);
  395. #endif
  396. host->private_data = mmcsd;
  397. mmcsd_change(host);
  398. return 0;
  399. err:
  400. mmcsd_free_host(host);
  401. return -RT_ENOMEM;
  402. }
  403. int imxrt_mci_init(void)
  404. {
  405. /* initilize sd card */
  406. _imxrt_mci_init();
  407. return 0;
  408. }
  409. INIT_DEVICE_EXPORT(imxrt_mci_init);