drv_rtc.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. /*
  2. * Copyright (c) 2020-2021, Bluetrum Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-01-28 greedyhao first version
  9. * 2021-03-19 iysheng modify just set time first power up
  10. * 2021-03-26 iysheng add alarm and 1s interrupt support
  11. */
  12. #include "board.h"
  13. #include <time.h>
  14. #include <sys/time.h>
  15. #ifdef BSP_USING_ONCHIP_RTC
  16. #if RTTHREAD_VERSION < 40004
  17. #error "RTTHREAD_VERSION is less than 4.0.4"
  18. #endif
  19. //#define DRV_DEBUG
  20. #define LOG_TAG "drv.rtc"
  21. #include <drv_log.h>
  22. static struct rt_device rtc;
  23. /************** HAL Start *******************/
  24. #define IRTC_ENTER_CRITICAL() uint32_t cpu_ie = PICCON & BIT(0); PICCONCLR = BIT(0);
  25. #define IRTC_EXIT_CRITICAL() PICCON |= cpu_ie
  26. rt_uint8_t get_weekday(struct tm *const _tm)
  27. {
  28. rt_uint8_t weekday;
  29. time_t secs = timegm(_tm);
  30. weekday = (secs / 86400 + 4) % 7;
  31. return weekday;
  32. }
  33. void irtc_write(rt_uint32_t cmd)
  34. {
  35. RTCDAT = cmd;
  36. while (RTCCON & RTC_CON_TRANS_DONE);
  37. }
  38. rt_uint8_t irtc_read(void)
  39. {
  40. RTCDAT = 0x00;
  41. while (RTCCON & RTC_CON_TRANS_DONE);
  42. return (rt_uint8_t)RTCDAT;
  43. }
  44. void irtc_time_write(rt_uint32_t cmd, rt_uint32_t dat)
  45. {
  46. IRTC_ENTER_CRITICAL();
  47. RTCCON |= RTC_CON_CHIP_SELECT;
  48. irtc_write(cmd | RTC_WR);
  49. irtc_write((rt_uint8_t)(dat >> 24));
  50. irtc_write((rt_uint8_t)(dat >> 16));
  51. irtc_write((rt_uint8_t)(dat >> 8));
  52. irtc_write((rt_uint8_t)(dat >> 0));
  53. RTCCON &= ~RTC_CON_CHIP_SELECT;
  54. IRTC_EXIT_CRITICAL();
  55. }
  56. rt_uint32_t irtc_time_read(rt_uint32_t cmd)
  57. {
  58. rt_uint32_t rd_val;
  59. IRTC_ENTER_CRITICAL();
  60. RTCCON |= RTC_CON_CHIP_SELECT;
  61. irtc_write(cmd | RTC_RD);
  62. *((rt_uint8_t *)&rd_val + 3) = irtc_read();
  63. *((rt_uint8_t *)&rd_val + 2) = irtc_read();
  64. *((rt_uint8_t *)&rd_val + 1) = irtc_read();
  65. *((rt_uint8_t *)&rd_val + 0) = irtc_read();
  66. RTCCON &= ~RTC_CON_CHIP_SELECT;
  67. IRTC_EXIT_CRITICAL();
  68. return rd_val;
  69. }
  70. void irtc_sfr_write(rt_uint32_t cmd, rt_uint8_t dat)
  71. {
  72. IRTC_ENTER_CRITICAL();
  73. RTCCON |= RTC_CON_CHIP_SELECT;
  74. irtc_write(cmd | RTC_WR);
  75. irtc_write(dat);
  76. RTCCON &= ~RTC_CON_CHIP_SELECT;
  77. IRTC_EXIT_CRITICAL();
  78. }
  79. rt_uint8_t irtc_sfr_read(rt_uint32_t cmd)
  80. {
  81. rt_uint8_t rd_val;
  82. IRTC_ENTER_CRITICAL();
  83. RTCCON |= RTC_CON_CHIP_SELECT;
  84. irtc_write(cmd | RTC_RD);
  85. rd_val = irtc_read();
  86. RTCCON &= ~RTC_CON_CHIP_SELECT;
  87. IRTC_EXIT_CRITICAL();
  88. }
  89. static void _init_rtc_clock(void)
  90. {
  91. rt_uint8_t rtccon0;
  92. rt_uint8_t rtccon2;
  93. rtccon0 = irtc_sfr_read(RTCCON0_CMD);
  94. rtccon2 = irtc_sfr_read(RTCCON2_CMD);
  95. #ifdef RTC_USING_INTERNAL_CLK
  96. rtccon0 &= ~RTC_CON0_XOSC32K_ENABLE;
  97. rtccon0 |= RTC_CON0_INTERNAL_32K;
  98. rtccon2 | RTC_CON2_32K_SELECT;
  99. #else
  100. rtccon0 |= RTC_CON0_XOSC32K_ENABLE;
  101. rtccon0 &= ~RTC_CON0_INTERNAL_32K;
  102. rtccon2 & ~RTC_CON2_32K_SELECT;
  103. #endif
  104. irtc_sfr_write(RTCCON0_CMD, rtccon0);
  105. irtc_sfr_write(RTCCON2_CMD, rtccon2);
  106. }
  107. void hal_rtc_init(void)
  108. {
  109. time_t sec = 0;
  110. struct tm tm_new = {0};
  111. rt_uint8_t temp;
  112. _init_rtc_clock();
  113. temp = irtc_sfr_read(RTCCON0_CMD);
  114. if (temp & RTC_CON0_PWRUP_FIRST) {
  115. temp &= ~RTC_CON0_PWRUP_FIRST;
  116. irtc_sfr_write(RTCCON0_CMD, temp); /* First power on */
  117. tm_new.tm_mday = 29;
  118. tm_new.tm_mon = 1 - 1;
  119. tm_new.tm_year = 2021 - 1900;
  120. sec = timegm(&tm_new);
  121. irtc_time_write(RTCCNT_CMD, sec);
  122. }
  123. #ifdef RT_USING_ALARM
  124. RTCCON |= RTC_CON_ALM_INTERRUPT;
  125. #ifdef RTC_USING_1S_INT
  126. RTCCON |= RTC_CON_1S_INTERRUPT;
  127. #endif
  128. #endif
  129. }
  130. /************** HAL End *******************/
  131. static rt_err_t ab32_rtc_get_secs(void *args)
  132. {
  133. *(rt_uint32_t *)args = irtc_time_read(RTCCNT_CMD);
  134. LOG_D("RTC: get rtc_time %x\n", *(rt_uint32_t *)args);
  135. return RT_EOK;
  136. }
  137. static rt_err_t ab32_rtc_set_secs(void *args)
  138. {
  139. irtc_time_write(RTCCNT_CMD, *(rt_uint32_t *)args);
  140. return RT_EOK;
  141. }
  142. static rt_err_t ab32_rtc_get_alarm(void *args)
  143. {
  144. *(rt_uint32_t *)args = irtc_time_read(RTCALM_CMD);
  145. return RT_EOK;
  146. }
  147. static rt_err_t ab32_rtc_set_alarm(void *args)
  148. {
  149. irtc_time_write(RTCALM_CMD, *(rt_uint32_t *)args);
  150. return RT_EOK;
  151. }
  152. static rt_err_t ab32_rtc_init(void)
  153. {
  154. hal_rtc_init();
  155. return RT_EOK;
  156. }
  157. static const struct rt_rtc_ops ab32_rtc_ops =
  158. {
  159. ab32_rtc_init,
  160. ab32_rtc_get_secs,
  161. ab32_rtc_set_secs,
  162. ab32_rtc_get_alarm,
  163. ab32_rtc_set_alarm,
  164. RT_NULL,
  165. RT_NULL,
  166. };
  167. static rt_rtc_dev_t ab32_rtc_dev;
  168. static int rt_hw_rtc_init(void)
  169. {
  170. rt_err_t result;
  171. ab32_rtc_dev.ops = &ab32_rtc_ops;
  172. result = rt_hw_rtc_register(&ab32_rtc_dev, "rtc", RT_DEVICE_FLAG_RDWR, RT_NULL);
  173. if (result != RT_EOK)
  174. {
  175. LOG_E("rtc register err code: %d", result);
  176. return result;
  177. }
  178. LOG_D("rtc init success");
  179. return RT_EOK;
  180. }
  181. INIT_DEVICE_EXPORT(rt_hw_rtc_init);
  182. #endif /* BSP_USING_ONCHIP_RTC */