dma_config.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-01-02 zylx first version
  9. * 2019-01-08 SummerGift clean up the code
  10. */
  11. #ifndef __DMA_CONFIG_H__
  12. #define __DMA_CONFIG_H__
  13. #include <rtthread.h>
  14. #ifdef __cplusplus
  15. extern "C" {
  16. #endif
  17. /* DMA1 stream0 */
  18. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_INSTANCE)
  19. #define SPI3_DMA_RX_IRQHandler DMA1_Stream0_IRQHandler
  20. #define SPI3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  21. #define SPI3_RX_DMA_INSTANCE DMA1_Stream0
  22. #define SPI3_RX_DMA_CHANNEL DMA_CHANNEL_0
  23. #define SPI3_RX_DMA_IRQ DMA1_Stream0_IRQn
  24. #elif defined(BSP_UART5_RX_USING_DMA) && !defined(UART5_RX_DMA_INSTANCE)
  25. #define UART5_DMA_RX_IRQHandler DMA1_Stream0_IRQHandler
  26. #define UART5_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  27. #define UART5_RX_DMA_INSTANCE DMA1_Stream0
  28. #define UART5_RX_DMA_CHANNEL DMA_CHANNEL_4
  29. #define UART5_RX_DMA_IRQ DMA1_Stream0_IRQn
  30. #endif
  31. /* DMA1 stream1 */
  32. #if defined(BSP_UART3_RX_USING_DMA) && !defined(UART3_RX_DMA_INSTANCE)
  33. #define UART3_DMA_RX_IRQHandler DMA1_Stream1_IRQHandler
  34. #define UART3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  35. #define UART3_RX_DMA_INSTANCE DMA1_Stream1
  36. #define UART3_RX_DMA_CHANNEL DMA_CHANNEL_4
  37. #define UART3_RX_DMA_IRQ DMA1_Stream1_IRQn
  38. #endif
  39. /* DMA1 stream2 */
  40. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_INSTANCE)
  41. #define SPI3_DMA_RX_IRQHandler DMA1_Stream2_IRQHandler
  42. #define SPI3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  43. #define SPI3_RX_DMA_INSTANCE DMA1_Stream2
  44. #define SPI3_RX_DMA_CHANNEL DMA_CHANNEL_0
  45. #define SPI3_RX_DMA_IRQ DMA1_Stream2_IRQn
  46. #elif defined(BSP_UART4_RX_USING_DMA) && !defined(UART4_RX_DMA_INSTANCE)
  47. #define UART4_DMA_RX_IRQHandler DMA1_Stream2_IRQHandler
  48. #define UART4_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  49. #define UART4_RX_DMA_INSTANCE DMA1_Stream2
  50. #define UART4_RX_DMA_CHANNEL DMA_CHANNEL_4
  51. #define UART4_RX_DMA_IRQ DMA1_Stream2_IRQn
  52. #endif
  53. /* DMA1 stream3 */
  54. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_INSTANCE)
  55. #define SPI2_DMA_RX_IRQHandler DMA1_Stream3_IRQHandler
  56. #define SPI2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  57. #define SPI2_RX_DMA_INSTANCE DMA1_Stream3
  58. #define SPI2_RX_DMA_CHANNEL DMA_CHANNEL_0
  59. #define SPI2_RX_DMA_IRQ DMA1_Stream3_IRQn
  60. #elif defined(BSP_UART3_TX_USING_DMA) && !defined(UART3_TX_DMA_INSTANCE)
  61. #define UART3_DMA_TX_IRQHandler DMA1_Stream3_IRQHandler
  62. #define UART3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  63. #define UART3_TX_DMA_INSTANCE DMA1_Stream3
  64. #define UART3_TX_DMA_CHANNEL DMA_CHANNEL_4
  65. #define UART3_TX_DMA_IRQ DMA1_Stream3_IRQn
  66. #endif
  67. /* DMA1 stream4 */
  68. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_INSTANCE)
  69. #define SPI2_DMA_TX_IRQHandler DMA1_Stream4_IRQHandler
  70. #define SPI2_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  71. #define SPI2_TX_DMA_INSTANCE DMA1_Stream4
  72. #define SPI2_TX_DMA_CHANNEL DMA_CHANNEL_0
  73. #define SPI2_TX_DMA_IRQ DMA1_Stream4_IRQn
  74. #elif defined(BSP_UART4_TX_USING_DMA) && !defined(UART4_TX_DMA_INSTANCE)
  75. #define UART4_DMA_TX_IRQHandler DMA1_Stream4_IRQHandler
  76. #define UART4_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  77. #define UART4_TX_DMA_INSTANCE DMA1_Stream4
  78. #define UART4_TX_DMA_CHANNEL DMA_CHANNEL_4
  79. #define UART4_TX_DMA_IRQ DMA1_Stream4_IRQn
  80. #endif
  81. /* DMA1 stream5 */
  82. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_INSTANCE)
  83. #define SPI3_DMA_TX_IRQHandler DMA1_Stream5_IRQHandler
  84. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  85. #define SPI3_TX_DMA_INSTANCE DMA1_Stream5
  86. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  87. #define SPI3_TX_DMA_IRQ DMA1_Stream5_IRQn
  88. #elif defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_INSTANCE)
  89. #define UART2_DMA_RX_IRQHandler DMA1_Stream5_IRQHandler
  90. #define UART2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  91. #define UART2_RX_DMA_INSTANCE DMA1_Stream5
  92. #define UART2_RX_DMA_CHANNEL DMA_CHANNEL_4
  93. #define UART2_RX_DMA_IRQ DMA1_Stream5_IRQn
  94. #endif
  95. /* DMA1 stream6 */
  96. #if defined(BSP_UART2_TX_USING_DMA) && !defined(UART2_TX_DMA_INSTANCE)
  97. #define UART2_DMA_TX_IRQHandler DMA1_Stream6_IRQHandler
  98. #define UART2_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  99. #define UART2_TX_DMA_INSTANCE DMA1_Stream6
  100. #define UART2_TX_DMA_CHANNEL DMA_CHANNEL_4
  101. #define UART2_TX_DMA_IRQ DMA1_Stream6_IRQn
  102. #endif
  103. /* DMA1 stream7 */
  104. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_INSTANCE)
  105. #define SPI3_DMA_TX_IRQHandler DMA1_Stream7_IRQHandler
  106. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  107. #define SPI3_TX_DMA_INSTANCE DMA1_Stream7
  108. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  109. #define SPI3_TX_DMA_IRQ DMA1_Stream7_IRQn
  110. #elif defined(BSP_UART5_TX_USING_DMA) && !defined(UART5_TX_DMA_INSTANCE)
  111. #define UART5_DMA_TX_IRQHandler DMA1_Stream7_IRQHandler
  112. #define UART5_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  113. #define UART5_TX_DMA_INSTANCE DMA1_Stream7
  114. #define UART5_TX_DMA_CHANNEL DMA_CHANNEL_4
  115. #define UART5_TX_DMA_IRQ DMA1_Stream7_IRQn
  116. #endif
  117. /* DMA2 stream0 */
  118. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  119. #define SPI1_DMA_RX_IRQHandler DMA2_Stream0_IRQHandler
  120. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  121. #define SPI1_RX_DMA_INSTANCE DMA2_Stream0
  122. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  123. #define SPI1_RX_DMA_IRQ DMA2_Stream0_IRQn
  124. #elif defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_INSTANCE)
  125. #define SPI4_DMA_TX_IRQHandler DMA2_Stream0_IRQHandler
  126. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  127. #define SPI4_TX_DMA_INSTANCE DMA2_Stream0
  128. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_4
  129. #define SPI4_TX_DMA_IRQ DMA2_Stream0_IRQn
  130. #endif
  131. /* DMA2 stream1 */
  132. #if defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_INSTANCE)
  133. #define SPI4_DMA_TX_IRQHandler DMA2_Stream1_IRQHandler
  134. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  135. #define SPI4_TX_DMA_INSTANCE DMA2_Stream1
  136. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_4
  137. #define SPI4_TX_DMA_IRQ DMA2_Stream1_IRQn
  138. #elif defined(BSP_UART6_RX_USING_DMA) && !defined(UART6_RX_DMA_INSTANCE)
  139. #define UART6_DMA_RX_IRQHandler DMA2_Stream1_IRQHandler
  140. #define UART6_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  141. #define UART6_RX_DMA_INSTANCE DMA2_Stream1
  142. #define UART6_RX_DMA_CHANNEL DMA_CHANNEL_5
  143. #define UART6_RX_DMA_IRQ DMA2_Stream1_IRQn
  144. #endif
  145. /* DMA2 stream2 */
  146. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  147. #define SPI1_DMA_RX_IRQHandler DMA2_Stream2_IRQHandler
  148. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  149. #define SPI1_RX_DMA_INSTANCE DMA2_Stream2
  150. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  151. #define SPI1_RX_DMA_IRQ DMA2_Stream2_IRQn
  152. #elif defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_INSTANCE)
  153. #define UART1_DMA_RX_IRQHandler DMA2_Stream2_IRQHandler
  154. #define UART1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  155. #define UART1_RX_DMA_INSTANCE DMA2_Stream2
  156. #define UART1_RX_DMA_CHANNEL DMA_CHANNEL_4
  157. #define UART1_RX_DMA_IRQ DMA2_Stream2_IRQn
  158. #endif
  159. /* DMA2 stream3 */
  160. #if defined(BSP_SPI5_RX_USING_DMA) && !defined(SPI5_RX_DMA_INSTANCE)
  161. #define SPI5_DMA_RX_IRQHandler DMA2_Stream3_IRQHandler
  162. #define SPI5_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  163. #define SPI5_RX_DMA_INSTANCE DMA2_Stream3
  164. #define SPI5_RX_DMA_CHANNEL DMA_CHANNEL_2
  165. #define SPI5_RX_DMA_IRQ DMA2_Stream3_IRQn
  166. #elif defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_INSTANCE)
  167. #define SPI1_DMA_TX_IRQHandler DMA2_Stream3_IRQHandler
  168. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  169. #define SPI1_TX_DMA_INSTANCE DMA2_Stream3
  170. #define SPI1_TX_DMA_CHANNEL DMA_CHANNEL_3
  171. #define SPI1_TX_DMA_IRQ DMA2_Stream3_IRQn
  172. #elif defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_INSTANCE)
  173. #define SPI4_DMA_TX_IRQHandler DMA2_Stream3_IRQHandler
  174. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  175. #define SPI4_TX_DMA_INSTANCE DMA2_Stream3
  176. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_5
  177. #define SPI4_TX_DMA_IRQ DMA2_Stream3_IRQn
  178. #endif
  179. /* DMA2 stream4 */
  180. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_INSTANCE)
  181. #define SPI5_DMA_TX_IRQHandler DMA2_Stream4_IRQHandler
  182. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  183. #define SPI5_TX_DMA_INSTANCE DMA2_Stream4
  184. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_2
  185. #define SPI5_TX_DMA_IRQ DMA2_Stream4_IRQn
  186. #elif defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_INSTANCE)
  187. #define SPI4_DMA_TX_IRQHandler DMA2_Stream4_IRQHandler
  188. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  189. #define SPI4_TX_DMA_INSTANCE DMA2_Stream4
  190. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_5
  191. #define SPI4_TX_DMA_IRQ DMA2_Stream4_IRQn
  192. #endif
  193. /* DMA2 stream5 */
  194. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_INSTANCE)
  195. #define SPI1_DMA_TX_IRQHandler DMA2_Stream5_IRQHandler
  196. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  197. #define SPI1_TX_DMA_INSTANCE DMA2_Stream5
  198. #define SPI1_TX_DMA_CHANNEL DMA_CHANNEL_3
  199. #define SPI1_TX_DMA_IRQ DMA2_Stream5_IRQn
  200. #elif defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_INSTANCE)
  201. #define UART1_DMA_RX_IRQHandler DMA2_Stream5_IRQHandler
  202. #define UART1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  203. #define UART1_RX_DMA_INSTANCE DMA2_Stream5
  204. #define UART1_RX_DMA_CHANNEL DMA_CHANNEL_4
  205. #define UART1_RX_DMA_IRQ DMA2_Stream5_IRQn
  206. #elif defined(BSP_SPI5_RX_USING_DMA) && !defined(SPI5_RX_DMA_INSTANCE)
  207. #define SPI5_DMA_RX_IRQHandler DMA2_Stream5_IRQHandler
  208. #define SPI5_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  209. #define SPI5_RX_DMA_INSTANCE DMA2_Stream5
  210. #define SPI5_RX_DMA_CHANNEL DMA_CHANNEL_7
  211. #define SPI5_RX_DMA_IRQ DMA2_Stream5_IRQn
  212. #endif
  213. /* DMA2 stream6 */
  214. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_INSTANCE)
  215. #define SPI5_DMA_TX_IRQHandler DMA2_Stream6_IRQHandler
  216. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  217. #define SPI5_TX_DMA_INSTANCE DMA2_Stream6
  218. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_7
  219. #define SPI5_TX_DMA_IRQ DMA2_Stream6_IRQn
  220. #elif defined(BSP_UART6_TX_USING_DMA) && !defined(UART6_TX_DMA_INSTANCE)
  221. #define UART6_DMA_TX_IRQHandler DMA2_Stream6_IRQHandler
  222. #define UART6_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  223. #define UART6_TX_DMA_INSTANCE DMA2_Stream6
  224. #define UART6_TX_DMA_CHANNEL DMA_CHANNEL_5
  225. #define UART6_TX_DMA_IRQ DMA2_Stream6_IRQn
  226. #endif
  227. /* DMA2 stream7 */
  228. #if defined(BSP_UART1_TX_USING_DMA) && !defined(UART1_TX_DMA_INSTANCE)
  229. #define UART1_DMA_TX_IRQHandler DMA2_Stream7_IRQHandler
  230. #define UART1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  231. #define UART1_TX_DMA_INSTANCE DMA2_Stream7
  232. #define UART1_TX_DMA_CHANNEL DMA_CHANNEL_4
  233. #define UART1_TX_DMA_IRQ DMA2_Stream7_IRQn
  234. #endif
  235. #ifdef __cplusplus
  236. }
  237. #endif
  238. #endif /* __DMA_CONFIG_H__ */