1
0

gpio.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2015-03-24 Bright the first version
  9. * 2016-05-23 Margguo@gmail.com Add 48 pins IC define
  10. */
  11. #include <rthw.h>
  12. #include <rtdevice.h>
  13. #include <board.h>
  14. #ifdef RT_USING_PIN
  15. #define STM32F10X_PIN_NUMBERS 100 //[48, 64, 100, 144 ]
  16. #define __STM32_PIN(index, rcc, gpio, gpio_index) { 0, RCC_##rcc##Periph_GPIO##gpio, GPIO##gpio, GPIO_Pin_##gpio_index, GPIO_PortSourceGPIO##gpio, GPIO_PinSource##gpio_index}
  17. #define __STM32_PIN_DEFAULT {-1, 0, 0, 0, 0, 0}
  18. /* STM32 GPIO driver */
  19. struct pin_index
  20. {
  21. int index;
  22. uint32_t rcc;
  23. GPIO_TypeDef *gpio;
  24. uint32_t pin;
  25. uint8_t port_source;
  26. uint8_t pin_source;
  27. };
  28. static const struct pin_index pins[] =
  29. {
  30. #if (STM32F10X_PIN_NUMBERS == 48)
  31. __STM32_PIN_DEFAULT,
  32. __STM32_PIN_DEFAULT,
  33. __STM32_PIN(2, APB2, C, 13),
  34. __STM32_PIN(3, APB2, C, 14),
  35. __STM32_PIN(4, APB2, C, 15),
  36. __STM32_PIN_DEFAULT,
  37. __STM32_PIN_DEFAULT,
  38. __STM32_PIN_DEFAULT,
  39. __STM32_PIN_DEFAULT,
  40. __STM32_PIN_DEFAULT,
  41. __STM32_PIN(10, APB2, A, 0),
  42. __STM32_PIN(11, APB2, A, 1),
  43. __STM32_PIN(12, APB2, A, 2),
  44. __STM32_PIN(13, APB2, A, 3),
  45. __STM32_PIN(14, APB2, A, 4),
  46. __STM32_PIN(15, APB2, A, 5),
  47. __STM32_PIN(16, APB2, A, 6),
  48. __STM32_PIN(17, APB2, A, 7),
  49. __STM32_PIN(18, APB2, B, 0),
  50. __STM32_PIN(19, APB2, B, 1),
  51. __STM32_PIN(20, APB2, B, 2),
  52. __STM32_PIN(21, APB2, B, 10),
  53. __STM32_PIN(22, APB2, B, 11),
  54. __STM32_PIN_DEFAULT,
  55. __STM32_PIN_DEFAULT,
  56. __STM32_PIN(25, APB2, B, 12),
  57. __STM32_PIN(26, APB2, B, 13),
  58. __STM32_PIN(27, APB2, B, 14),
  59. __STM32_PIN(28, APB2, B, 15),
  60. __STM32_PIN(29, APB2, A, 8),
  61. __STM32_PIN(30, APB2, A, 9),
  62. __STM32_PIN(31, APB2, A, 10),
  63. __STM32_PIN(32, APB2, A, 11),
  64. __STM32_PIN(33, APB2, A, 12),
  65. __STM32_PIN(34, APB2, A, 13),
  66. __STM32_PIN_DEFAULT,
  67. __STM32_PIN_DEFAULT,
  68. __STM32_PIN(37, APB2, A, 14),
  69. __STM32_PIN(38, APB2, A, 15),
  70. __STM32_PIN(39, APB2, B, 3),
  71. __STM32_PIN(40, APB2, B, 4),
  72. __STM32_PIN(41, APB2, B, 5),
  73. __STM32_PIN(42, APB2, B, 6),
  74. __STM32_PIN(43, APB2, B, 7),
  75. __STM32_PIN_DEFAULT,
  76. __STM32_PIN(45, APB2, B, 8),
  77. __STM32_PIN(46, APB2, B, 9),
  78. __STM32_PIN_DEFAULT,
  79. __STM32_PIN_DEFAULT,
  80. #endif
  81. #if (STM32F10X_PIN_NUMBERS == 64)
  82. __STM32_PIN_DEFAULT,
  83. __STM32_PIN_DEFAULT,
  84. __STM32_PIN(2, APB2, C, 13),
  85. __STM32_PIN(3, APB2, C, 14),
  86. __STM32_PIN(4, APB2, C, 15),
  87. __STM32_PIN(5, APB2, D, 0),
  88. __STM32_PIN(6, APB2, D, 1),
  89. __STM32_PIN_DEFAULT,
  90. __STM32_PIN(8, APB2, C, 0),
  91. __STM32_PIN(9, APB2, C, 1),
  92. __STM32_PIN(10, APB2, C, 2),
  93. __STM32_PIN(11, APB2, C, 3),
  94. __STM32_PIN_DEFAULT,
  95. __STM32_PIN_DEFAULT,
  96. __STM32_PIN(14, APB2, A, 0),
  97. __STM32_PIN(15, APB2, A, 1),
  98. __STM32_PIN(16, APB2, A, 2),
  99. __STM32_PIN(17, APB2, A, 3),
  100. __STM32_PIN_DEFAULT,
  101. __STM32_PIN_DEFAULT,
  102. __STM32_PIN(20, APB2, A, 4),
  103. __STM32_PIN(21, APB2, A, 5),
  104. __STM32_PIN(22, APB2, A, 6),
  105. __STM32_PIN(23, APB2, A, 7),
  106. __STM32_PIN(24, APB2, C, 4),
  107. __STM32_PIN(25, APB2, C, 5),
  108. __STM32_PIN(26, APB2, B, 0),
  109. __STM32_PIN(27, APB2, B, 1),
  110. __STM32_PIN(28, APB2, B, 2),
  111. __STM32_PIN(29, APB2, B, 10),
  112. __STM32_PIN(30, APB2, B, 11),
  113. __STM32_PIN_DEFAULT,
  114. __STM32_PIN_DEFAULT,
  115. __STM32_PIN(33, APB2, B, 12),
  116. __STM32_PIN(34, APB2, B, 13),
  117. __STM32_PIN(35, APB2, B, 14),
  118. __STM32_PIN(36, APB2, B, 15),
  119. __STM32_PIN(37, APB2, C, 6),
  120. __STM32_PIN(38, APB2, C, 7),
  121. __STM32_PIN(39, APB2, C, 8),
  122. __STM32_PIN(40, APB2, C, 9),
  123. __STM32_PIN(41, APB2, A, 8),
  124. __STM32_PIN(42, APB2, A, 9),
  125. __STM32_PIN(43, APB2, A, 10),
  126. __STM32_PIN(44, APB2, A, 11),
  127. __STM32_PIN(45, APB2, A, 12),
  128. __STM32_PIN(46, APB2, A, 13),
  129. __STM32_PIN_DEFAULT,
  130. __STM32_PIN_DEFAULT,
  131. __STM32_PIN(49, APB2, A, 14),
  132. __STM32_PIN(50, APB2, A, 15),
  133. __STM32_PIN(51, APB2, C, 10),
  134. __STM32_PIN(52, APB2, C, 11),
  135. __STM32_PIN(53, APB2, C, 12),
  136. __STM32_PIN(54, APB2, D, 2),
  137. __STM32_PIN(55, APB2, B, 3),
  138. __STM32_PIN(56, APB2, B, 4),
  139. __STM32_PIN(57, APB2, B, 5),
  140. __STM32_PIN(58, APB2, B, 6),
  141. __STM32_PIN(59, APB2, B, 7),
  142. __STM32_PIN_DEFAULT,
  143. __STM32_PIN(61, APB2, B, 8),
  144. __STM32_PIN(62, APB2, B, 9),
  145. __STM32_PIN_DEFAULT,
  146. __STM32_PIN_DEFAULT,
  147. #endif
  148. #if (STM32F10X_PIN_NUMBERS == 100)
  149. __STM32_PIN_DEFAULT,
  150. __STM32_PIN(1, APB2, E, 2),
  151. __STM32_PIN(2, APB2, E, 3),
  152. __STM32_PIN(3, APB2, E, 4),
  153. __STM32_PIN(4, APB2, E, 5),
  154. __STM32_PIN(5, APB2, E, 6),
  155. __STM32_PIN_DEFAULT,
  156. __STM32_PIN(7, APB2, C, 13),
  157. __STM32_PIN(8, APB2, C, 14),
  158. __STM32_PIN(9, APB2, C, 15),
  159. __STM32_PIN_DEFAULT,
  160. __STM32_PIN_DEFAULT,
  161. __STM32_PIN_DEFAULT,
  162. __STM32_PIN_DEFAULT,
  163. __STM32_PIN_DEFAULT,
  164. __STM32_PIN(15, APB2, C, 0),
  165. __STM32_PIN(16, APB2, C, 1),
  166. __STM32_PIN(17, APB2, C, 2),
  167. __STM32_PIN(18, APB2, C, 3),
  168. __STM32_PIN_DEFAULT,
  169. __STM32_PIN_DEFAULT,
  170. __STM32_PIN_DEFAULT,
  171. __STM32_PIN_DEFAULT,
  172. __STM32_PIN(23, APB2, A, 0),
  173. __STM32_PIN(24, APB2, A, 1),
  174. __STM32_PIN(25, APB2, A, 2),
  175. __STM32_PIN(26, APB2, A, 3),
  176. __STM32_PIN_DEFAULT,
  177. __STM32_PIN_DEFAULT,
  178. __STM32_PIN(29, APB2, A, 4),
  179. __STM32_PIN(30, APB2, A, 5),
  180. __STM32_PIN(31, APB2, A, 6),
  181. __STM32_PIN(32, APB2, A, 7),
  182. __STM32_PIN(33, APB2, C, 4),
  183. __STM32_PIN(34, APB2, C, 5),
  184. __STM32_PIN(35, APB2, B, 0),
  185. __STM32_PIN(36, APB2, B, 1),
  186. __STM32_PIN(37, APB2, B, 2),
  187. __STM32_PIN(38, APB2, E, 7),
  188. __STM32_PIN(39, APB2, E, 8),
  189. __STM32_PIN(40, APB2, E, 9),
  190. __STM32_PIN(41, APB2, E, 10),
  191. __STM32_PIN(42, APB2, E, 11),
  192. __STM32_PIN(43, APB2, E, 12),
  193. __STM32_PIN(44, APB2, E, 13),
  194. __STM32_PIN(45, APB2, E, 14),
  195. __STM32_PIN(46, APB2, E, 15),
  196. __STM32_PIN(47, APB2, B, 10),
  197. __STM32_PIN(48, APB2, B, 11),
  198. __STM32_PIN_DEFAULT,
  199. __STM32_PIN_DEFAULT,
  200. __STM32_PIN(51, APB2, B, 12),
  201. __STM32_PIN(52, APB2, B, 13),
  202. __STM32_PIN(53, APB2, B, 14),
  203. __STM32_PIN(54, APB2, B, 15),
  204. __STM32_PIN(55, APB2, D, 8),
  205. __STM32_PIN(56, APB2, D, 9),
  206. __STM32_PIN(57, APB2, D, 10),
  207. __STM32_PIN(58, APB2, D, 11),
  208. __STM32_PIN(59, APB2, D, 12),
  209. __STM32_PIN(60, APB2, D, 13),
  210. __STM32_PIN(61, APB2, D, 14),
  211. __STM32_PIN(62, APB2, D, 15),
  212. __STM32_PIN(63, APB2, C, 6),
  213. __STM32_PIN(64, APB2, C, 7),
  214. __STM32_PIN(65, APB2, C, 8),
  215. __STM32_PIN(66, APB2, C, 9),
  216. __STM32_PIN(67, APB2, A, 8),
  217. __STM32_PIN(68, APB2, A, 9),
  218. __STM32_PIN(69, APB2, A, 10),
  219. __STM32_PIN(70, APB2, A, 11),
  220. __STM32_PIN(71, APB2, A, 12),
  221. __STM32_PIN(72, APB2, A, 13),
  222. __STM32_PIN_DEFAULT,
  223. __STM32_PIN_DEFAULT,
  224. __STM32_PIN_DEFAULT,
  225. __STM32_PIN(76, APB2, A, 14),
  226. __STM32_PIN(77, APB2, A, 15),
  227. __STM32_PIN(78, APB2, C, 10),
  228. __STM32_PIN(79, APB2, C, 11),
  229. __STM32_PIN(80, APB2, C, 12),
  230. __STM32_PIN(81, APB2, D, 0),
  231. __STM32_PIN(82, APB2, D, 1),
  232. __STM32_PIN(83, APB2, D, 2),
  233. __STM32_PIN(84, APB2, D, 3),
  234. __STM32_PIN(85, APB2, D, 4),
  235. __STM32_PIN(86, APB2, D, 5),
  236. __STM32_PIN(87, APB2, D, 6),
  237. __STM32_PIN(88, APB2, D, 7),
  238. __STM32_PIN(89, APB2, B, 3),
  239. __STM32_PIN(90, APB2, B, 4),
  240. __STM32_PIN(91, APB2, B, 5),
  241. __STM32_PIN(92, APB2, B, 6),
  242. __STM32_PIN(93, APB2, B, 7),
  243. __STM32_PIN_DEFAULT,
  244. __STM32_PIN(95, APB2, B, 8),
  245. __STM32_PIN(96, APB2, B, 9),
  246. __STM32_PIN(97, APB2, E, 0),
  247. __STM32_PIN(98, APB2, E, 1),
  248. __STM32_PIN_DEFAULT,
  249. __STM32_PIN_DEFAULT,
  250. #endif
  251. #if (STM32F10X_PIN_NUMBERS == 144)
  252. __STM32_PIN_DEFAULT,
  253. __STM32_PIN(1, APB2, E, 2),
  254. __STM32_PIN(2, APB2, E, 3),
  255. __STM32_PIN(3, APB2, E, 4),
  256. __STM32_PIN(4, APB2, E, 5),
  257. __STM32_PIN(5, APB2, E, 6),
  258. __STM32_PIN_DEFAULT,
  259. __STM32_PIN(7, APB2, C, 13),
  260. __STM32_PIN(8, APB2, C, 14),
  261. __STM32_PIN(9, APB2, C, 15),
  262. __STM32_PIN(10, APB2, F, 0),
  263. __STM32_PIN(11, APB2, F, 1),
  264. __STM32_PIN(12, APB2, F, 2),
  265. __STM32_PIN(13, APB2, F, 3),
  266. __STM32_PIN(14, APB2, F, 4),
  267. __STM32_PIN(15, APB2, F, 5),
  268. __STM32_PIN_DEFAULT,
  269. __STM32_PIN_DEFAULT,
  270. __STM32_PIN(18, APB2, F, 6),
  271. __STM32_PIN(19, APB2, F, 7),
  272. __STM32_PIN(20, APB2, F, 8),
  273. __STM32_PIN(21, APB2, F, 9),
  274. __STM32_PIN(22, APB2, F, 10),
  275. __STM32_PIN_DEFAULT,
  276. __STM32_PIN_DEFAULT,
  277. __STM32_PIN_DEFAULT,
  278. __STM32_PIN(26, APB2, C, 0),
  279. __STM32_PIN(27, APB2, C, 1),
  280. __STM32_PIN(28, APB2, C, 2),
  281. __STM32_PIN(29, APB2, C, 3),
  282. __STM32_PIN_DEFAULT,
  283. __STM32_PIN_DEFAULT,
  284. __STM32_PIN_DEFAULT,
  285. __STM32_PIN_DEFAULT,
  286. __STM32_PIN(34, APB2, A, 0),
  287. __STM32_PIN(35, APB2, A, 1),
  288. __STM32_PIN(36, APB2, A, 2),
  289. __STM32_PIN(37, APB2, A, 3),
  290. __STM32_PIN_DEFAULT,
  291. __STM32_PIN_DEFAULT,
  292. __STM32_PIN(40, APB2, A, 4),
  293. __STM32_PIN(41, APB2, A, 5),
  294. __STM32_PIN(42, APB2, A, 6),
  295. __STM32_PIN(43, APB2, A, 7),
  296. __STM32_PIN(44, APB2, C, 4),
  297. __STM32_PIN(45, APB2, C, 5),
  298. __STM32_PIN(46, APB2, B, 0),
  299. __STM32_PIN(47, APB2, B, 1),
  300. __STM32_PIN(48, APB2, B, 2),
  301. __STM32_PIN(49, APB2, F, 11),
  302. __STM32_PIN(50, APB2, F, 12),
  303. __STM32_PIN_DEFAULT,
  304. __STM32_PIN_DEFAULT,
  305. __STM32_PIN(53, APB2, F, 13),
  306. __STM32_PIN(54, APB2, F, 14),
  307. __STM32_PIN(55, APB2, F, 15),
  308. __STM32_PIN(56, APB2, G, 0),
  309. __STM32_PIN(57, APB2, G, 1),
  310. __STM32_PIN(58, APB2, E, 7),
  311. __STM32_PIN(59, APB2, E, 8),
  312. __STM32_PIN(60, APB2, E, 9),
  313. __STM32_PIN_DEFAULT,
  314. __STM32_PIN_DEFAULT,
  315. __STM32_PIN(63, APB2, E, 10),
  316. __STM32_PIN(64, APB2, E, 11),
  317. __STM32_PIN(65, APB2, E, 12),
  318. __STM32_PIN(66, APB2, E, 13),
  319. __STM32_PIN(67, APB2, E, 14),
  320. __STM32_PIN(68, APB2, E, 15),
  321. __STM32_PIN(69, APB2, B, 10),
  322. __STM32_PIN(70, APB2, B, 11),
  323. __STM32_PIN_DEFAULT,
  324. __STM32_PIN_DEFAULT,
  325. __STM32_PIN(73, APB2, B, 12),
  326. __STM32_PIN(74, APB2, B, 13),
  327. __STM32_PIN(75, APB2, B, 14),
  328. __STM32_PIN(76, APB2, B, 15),
  329. __STM32_PIN(77, APB2, D, 8),
  330. __STM32_PIN(78, APB2, D, 9),
  331. __STM32_PIN(79, APB2, D, 10),
  332. __STM32_PIN(80, APB2, D, 11),
  333. __STM32_PIN(81, APB2, D, 12),
  334. __STM32_PIN(82, APB2, D, 13),
  335. __STM32_PIN_DEFAULT,
  336. __STM32_PIN_DEFAULT,
  337. __STM32_PIN(85, APB2, D, 14),
  338. __STM32_PIN(86, APB2, D, 15),
  339. __STM32_PIN(87, APB2, G, 2),
  340. __STM32_PIN(88, APB2, G, 3),
  341. __STM32_PIN(89, APB2, G, 4),
  342. __STM32_PIN(90, APB2, G, 5),
  343. __STM32_PIN(91, APB2, G, 6),
  344. __STM32_PIN(92, APB2, G, 7),
  345. __STM32_PIN(93, APB2, G, 8),
  346. __STM32_PIN_DEFAULT,
  347. __STM32_PIN_DEFAULT,
  348. __STM32_PIN(96, APB2, C, 6),
  349. __STM32_PIN(97, APB2, C, 7),
  350. __STM32_PIN(98, APB2, C, 8),
  351. __STM32_PIN(99, APB2, C, 9),
  352. __STM32_PIN(100, APB2, A, 8),
  353. __STM32_PIN(101, APB2, A, 9),
  354. __STM32_PIN(102, APB2, A, 10),
  355. __STM32_PIN(103, APB2, A, 11),
  356. __STM32_PIN(104, APB2, A, 12),
  357. __STM32_PIN(105, APB2, A, 13),
  358. __STM32_PIN_DEFAULT,
  359. __STM32_PIN_DEFAULT,
  360. __STM32_PIN_DEFAULT,
  361. __STM32_PIN(109, APB2, A, 14),
  362. __STM32_PIN(110, APB2, A, 15),
  363. __STM32_PIN(111, APB2, C, 10),
  364. __STM32_PIN(112, APB2, C, 11),
  365. __STM32_PIN(113, APB2, C, 12),
  366. __STM32_PIN(114, APB2, D, 0),
  367. __STM32_PIN(115, APB2, D, 1),
  368. __STM32_PIN(116, APB2, D, 2),
  369. __STM32_PIN(117, APB2, D, 3),
  370. __STM32_PIN(118, APB2, D, 4),
  371. __STM32_PIN(119, APB2, D, 5),
  372. __STM32_PIN_DEFAULT,
  373. __STM32_PIN_DEFAULT,
  374. __STM32_PIN(122, APB2, D, 6),
  375. __STM32_PIN(123, APB2, D, 7),
  376. __STM32_PIN(124, APB2, G, 9),
  377. __STM32_PIN(125, APB2, G, 10),
  378. __STM32_PIN(126, APB2, G, 11),
  379. __STM32_PIN(127, APB2, G, 12),
  380. __STM32_PIN(128, APB2, G, 13),
  381. __STM32_PIN(129, APB2, G, 14),
  382. __STM32_PIN_DEFAULT,
  383. __STM32_PIN_DEFAULT,
  384. __STM32_PIN(132, APB2, G, 15),
  385. __STM32_PIN(133, APB2, B, 3),
  386. __STM32_PIN(134, APB2, B, 4),
  387. __STM32_PIN(135, APB2, B, 5),
  388. __STM32_PIN(136, APB2, B, 6),
  389. __STM32_PIN(137, APB2, B, 7),
  390. __STM32_PIN_DEFAULT,
  391. __STM32_PIN(139, APB2, B, 8),
  392. __STM32_PIN(140, APB2, B, 9),
  393. __STM32_PIN(141, APB2, E, 0),
  394. __STM32_PIN(142, APB2, E, 1),
  395. __STM32_PIN_DEFAULT,
  396. __STM32_PIN_DEFAULT,
  397. #endif
  398. };
  399. struct pin_irq_map
  400. {
  401. rt_uint16_t pinbit;
  402. rt_uint32_t irqbit;
  403. enum IRQn irqno;
  404. };
  405. static const struct pin_irq_map pin_irq_map[] =
  406. {
  407. {GPIO_Pin_0, EXTI_Line0, EXTI0_IRQn },
  408. {GPIO_Pin_1, EXTI_Line1, EXTI1_IRQn },
  409. {GPIO_Pin_2, EXTI_Line2, EXTI2_IRQn },
  410. {GPIO_Pin_3, EXTI_Line3, EXTI3_IRQn },
  411. {GPIO_Pin_4, EXTI_Line4, EXTI4_IRQn },
  412. {GPIO_Pin_5, EXTI_Line5, EXTI9_5_IRQn },
  413. {GPIO_Pin_6, EXTI_Line6, EXTI9_5_IRQn },
  414. {GPIO_Pin_7, EXTI_Line7, EXTI9_5_IRQn },
  415. {GPIO_Pin_8, EXTI_Line8, EXTI9_5_IRQn },
  416. {GPIO_Pin_9, EXTI_Line9, EXTI9_5_IRQn },
  417. {GPIO_Pin_10, EXTI_Line10, EXTI15_10_IRQn},
  418. {GPIO_Pin_11, EXTI_Line11, EXTI15_10_IRQn},
  419. {GPIO_Pin_12, EXTI_Line12, EXTI15_10_IRQn},
  420. {GPIO_Pin_13, EXTI_Line13, EXTI15_10_IRQn},
  421. {GPIO_Pin_14, EXTI_Line14, EXTI15_10_IRQn},
  422. {GPIO_Pin_15, EXTI_Line15, EXTI15_10_IRQn},
  423. };
  424. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  425. {
  426. {-1, 0, RT_NULL, RT_NULL},
  427. {-1, 0, RT_NULL, RT_NULL},
  428. {-1, 0, RT_NULL, RT_NULL},
  429. {-1, 0, RT_NULL, RT_NULL},
  430. {-1, 0, RT_NULL, RT_NULL},
  431. {-1, 0, RT_NULL, RT_NULL},
  432. {-1, 0, RT_NULL, RT_NULL},
  433. {-1, 0, RT_NULL, RT_NULL},
  434. {-1, 0, RT_NULL, RT_NULL},
  435. {-1, 0, RT_NULL, RT_NULL},
  436. {-1, 0, RT_NULL, RT_NULL},
  437. {-1, 0, RT_NULL, RT_NULL},
  438. {-1, 0, RT_NULL, RT_NULL},
  439. {-1, 0, RT_NULL, RT_NULL},
  440. {-1, 0, RT_NULL, RT_NULL},
  441. {-1, 0, RT_NULL, RT_NULL},
  442. };
  443. #define ITEM_NUM(items) sizeof(items)/sizeof(items[0])
  444. const struct pin_index *get_pin(uint8_t pin)
  445. {
  446. const struct pin_index *index;
  447. if (pin < ITEM_NUM(pins))
  448. {
  449. index = &pins[pin];
  450. if (index->index == -1)
  451. index = RT_NULL;
  452. }
  453. else
  454. {
  455. index = RT_NULL;
  456. }
  457. return index;
  458. };
  459. void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  460. {
  461. const struct pin_index *index;
  462. index = get_pin(pin);
  463. if (index == RT_NULL)
  464. {
  465. return;
  466. }
  467. if (value == PIN_LOW)
  468. {
  469. GPIO_ResetBits(index->gpio, index->pin);
  470. }
  471. else
  472. {
  473. GPIO_SetBits(index->gpio, index->pin);
  474. }
  475. }
  476. int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  477. {
  478. int value;
  479. const struct pin_index *index;
  480. value = PIN_LOW;
  481. index = get_pin(pin);
  482. if (index == RT_NULL)
  483. {
  484. return value;
  485. }
  486. if (GPIO_ReadInputDataBit(index->gpio, index->pin) == Bit_RESET)
  487. {
  488. value = PIN_LOW;
  489. }
  490. else
  491. {
  492. value = PIN_HIGH;
  493. }
  494. return value;
  495. }
  496. void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  497. {
  498. const struct pin_index *index;
  499. GPIO_InitTypeDef GPIO_InitStructure;
  500. index = get_pin(pin);
  501. if (index == RT_NULL)
  502. {
  503. return;
  504. }
  505. /* GPIO Periph clock enable */
  506. RCC_APB2PeriphClockCmd(index->rcc, ENABLE);
  507. /* Configure GPIO_InitStructure */
  508. GPIO_InitStructure.GPIO_Pin = index->pin;
  509. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  510. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  511. if (mode == PIN_MODE_OUTPUT)
  512. {
  513. /* output setting */
  514. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
  515. }
  516. else if (mode == PIN_MODE_INPUT)
  517. {
  518. /* input setting: not pull. */
  519. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  520. }
  521. else if (mode == PIN_MODE_INPUT_PULLUP)
  522. {
  523. /* input setting: pull up. */
  524. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  525. }
  526. else
  527. {
  528. /* input setting:default. */
  529. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPD;
  530. }
  531. GPIO_Init(index->gpio, &GPIO_InitStructure);
  532. }
  533. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  534. {
  535. int i;
  536. for(i = 0; i < 32; i++)
  537. {
  538. if((0x01 << i) == bit)
  539. {
  540. return i;
  541. }
  542. }
  543. return -1;
  544. }
  545. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  546. {
  547. rt_int32_t mapindex = bit2bitno(pinbit);
  548. if(mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  549. {
  550. return RT_NULL;
  551. }
  552. return &pin_irq_map[mapindex];
  553. };
  554. rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  555. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  556. {
  557. const struct pin_index *index;
  558. rt_base_t level;
  559. rt_int32_t irqindex = -1;
  560. index = get_pin(pin);
  561. if (index == RT_NULL)
  562. {
  563. return -RT_ENOSYS;
  564. }
  565. irqindex = bit2bitno(index->pin);
  566. if(irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  567. {
  568. return -RT_ENOSYS;
  569. }
  570. level = rt_hw_interrupt_disable();
  571. if(pin_irq_hdr_tab[irqindex].pin == pin &&
  572. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  573. pin_irq_hdr_tab[irqindex].mode == mode &&
  574. pin_irq_hdr_tab[irqindex].args == args
  575. )
  576. {
  577. rt_hw_interrupt_enable(level);
  578. return RT_EOK;
  579. }
  580. if(pin_irq_hdr_tab[irqindex].pin != -1)
  581. {
  582. rt_hw_interrupt_enable(level);
  583. return -RT_EBUSY;
  584. }
  585. pin_irq_hdr_tab[irqindex].pin = pin;
  586. pin_irq_hdr_tab[irqindex].hdr = hdr;
  587. pin_irq_hdr_tab[irqindex].mode = mode;
  588. pin_irq_hdr_tab[irqindex].args = args;
  589. rt_hw_interrupt_enable(level);
  590. return RT_EOK;
  591. }
  592. rt_err_t stm32_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  593. {
  594. const struct pin_index *index;
  595. rt_base_t level;
  596. rt_int32_t irqindex = -1;
  597. index = get_pin(pin);
  598. if (index == RT_NULL)
  599. {
  600. return -RT_ENOSYS;
  601. }
  602. irqindex = bit2bitno(index->pin);
  603. if(irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  604. {
  605. return -RT_ENOSYS;
  606. }
  607. level = rt_hw_interrupt_disable();
  608. if(pin_irq_hdr_tab[irqindex].pin == -1)
  609. {
  610. rt_hw_interrupt_enable(level);
  611. return RT_EOK;
  612. }
  613. pin_irq_hdr_tab[irqindex].pin = -1;
  614. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  615. pin_irq_hdr_tab[irqindex].mode = 0;
  616. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  617. rt_hw_interrupt_enable(level);
  618. return RT_EOK;
  619. }
  620. rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  621. rt_uint32_t enabled)
  622. {
  623. const struct pin_index *index;
  624. const struct pin_irq_map *irqmap;
  625. rt_base_t level;
  626. rt_int32_t irqindex = -1;
  627. GPIO_InitTypeDef GPIO_InitStructure;
  628. NVIC_InitTypeDef NVIC_InitStructure;
  629. EXTI_InitTypeDef EXTI_InitStructure;
  630. index = get_pin(pin);
  631. if (index == RT_NULL)
  632. {
  633. return -RT_ENOSYS;
  634. }
  635. if(enabled == PIN_IRQ_ENABLE)
  636. {
  637. irqindex = bit2bitno(index->pin);
  638. if(irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  639. {
  640. return -RT_ENOSYS;
  641. }
  642. level = rt_hw_interrupt_disable();
  643. if(pin_irq_hdr_tab[irqindex].pin == -1)
  644. {
  645. rt_hw_interrupt_enable(level);
  646. return -RT_ENOSYS;
  647. }
  648. irqmap = &pin_irq_map[irqindex];
  649. /* GPIO Periph clock enable */
  650. RCC_APB2PeriphClockCmd(index->rcc, ENABLE);
  651. /* Configure GPIO_InitStructure */
  652. GPIO_InitStructure.GPIO_Pin = index->pin;
  653. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IPU;
  654. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
  655. GPIO_Init(index->gpio, &GPIO_InitStructure);
  656. NVIC_InitStructure.NVIC_IRQChannel= irqmap->irqno;
  657. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority= 2;
  658. NVIC_InitStructure.NVIC_IRQChannelSubPriority= 2;
  659. NVIC_InitStructure.NVIC_IRQChannelCmd=ENABLE;
  660. NVIC_Init(&NVIC_InitStructure);
  661. GPIO_EXTILineConfig(index->port_source, index->pin_source);
  662. EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  663. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  664. switch(pin_irq_hdr_tab[irqindex].mode)
  665. {
  666. case PIN_IRQ_MODE_RISING:
  667. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  668. break;
  669. case PIN_IRQ_MODE_FALLING:
  670. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  671. break;
  672. case PIN_IRQ_MODE_RISING_FALLING:
  673. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  674. break;
  675. }
  676. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  677. EXTI_Init(&EXTI_InitStructure);
  678. rt_hw_interrupt_enable(level);
  679. }
  680. else if(enabled == PIN_IRQ_DISABLE)
  681. {
  682. irqmap = get_pin_irq_map(index->pin);
  683. if(irqmap == RT_NULL)
  684. {
  685. return -RT_ENOSYS;
  686. }
  687. EXTI_InitStructure.EXTI_Line = irqmap->irqbit;
  688. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  689. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  690. EXTI_InitStructure.EXTI_LineCmd = DISABLE;
  691. EXTI_Init(&EXTI_InitStructure);
  692. }
  693. else
  694. {
  695. return -RT_ENOSYS;
  696. }
  697. return RT_EOK;
  698. }
  699. const static struct rt_pin_ops _stm32_pin_ops =
  700. {
  701. stm32_pin_mode,
  702. stm32_pin_write,
  703. stm32_pin_read,
  704. stm32_pin_attach_irq,
  705. stm32_pin_detach_irq,
  706. stm32_pin_irq_enable,
  707. };
  708. int stm32_hw_pin_init(void)
  709. {
  710. int result;
  711. result = rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  712. return result;
  713. }
  714. INIT_BOARD_EXPORT(stm32_hw_pin_init);
  715. rt_inline void pin_irq_hdr(int irqno)
  716. {
  717. EXTI_ClearITPendingBit(pin_irq_map[irqno].irqbit);
  718. if(pin_irq_hdr_tab[irqno].hdr)
  719. {
  720. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  721. }
  722. }
  723. void EXTI0_IRQHandler(void)
  724. {
  725. /* enter interrupt */
  726. rt_interrupt_enter();
  727. pin_irq_hdr(0);
  728. /* leave interrupt */
  729. rt_interrupt_leave();
  730. }
  731. void EXTI1_IRQHandler(void)
  732. {
  733. /* enter interrupt */
  734. rt_interrupt_enter();
  735. pin_irq_hdr(1);
  736. /* leave interrupt */
  737. rt_interrupt_leave();
  738. }
  739. void EXTI2_IRQHandler(void)
  740. {
  741. /* enter interrupt */
  742. rt_interrupt_enter();
  743. pin_irq_hdr(2);
  744. /* leave interrupt */
  745. rt_interrupt_leave();
  746. }
  747. void EXTI3_IRQHandler(void)
  748. {
  749. /* enter interrupt */
  750. rt_interrupt_enter();
  751. pin_irq_hdr(3);
  752. /* leave interrupt */
  753. rt_interrupt_leave();
  754. }
  755. void EXTI4_IRQHandler(void)
  756. {
  757. /* enter interrupt */
  758. rt_interrupt_enter();
  759. pin_irq_hdr(4);
  760. /* leave interrupt */
  761. rt_interrupt_leave();
  762. }
  763. void EXTI9_5_IRQHandler(void)
  764. {
  765. /* enter interrupt */
  766. rt_interrupt_enter();
  767. if(EXTI_GetITStatus(EXTI_Line5) != RESET)
  768. {
  769. pin_irq_hdr(5);
  770. }
  771. if(EXTI_GetITStatus(EXTI_Line6) != RESET)
  772. {
  773. pin_irq_hdr(6);
  774. }
  775. if(EXTI_GetITStatus(EXTI_Line7) != RESET)
  776. {
  777. pin_irq_hdr(7);
  778. }
  779. if(EXTI_GetITStatus(EXTI_Line8) != RESET)
  780. {
  781. pin_irq_hdr(8);
  782. }
  783. if(EXTI_GetITStatus(EXTI_Line9) != RESET)
  784. {
  785. pin_irq_hdr(9);
  786. }
  787. /* leave interrupt */
  788. rt_interrupt_leave();
  789. }
  790. void EXTI15_10_IRQHandler(void)
  791. {
  792. /* enter interrupt */
  793. rt_interrupt_enter();
  794. if(EXTI_GetITStatus(EXTI_Line10) != RESET)
  795. {
  796. pin_irq_hdr(10);
  797. }
  798. if(EXTI_GetITStatus(EXTI_Line11) != RESET)
  799. {
  800. pin_irq_hdr(11);
  801. }
  802. if(EXTI_GetITStatus(EXTI_Line12) != RESET)
  803. {
  804. pin_irq_hdr(12);
  805. }
  806. if(EXTI_GetITStatus(EXTI_Line13) != RESET)
  807. {
  808. pin_irq_hdr(13);
  809. }
  810. if(EXTI_GetITStatus(EXTI_Line14) != RESET)
  811. {
  812. pin_irq_hdr(14);
  813. }
  814. if(EXTI_GetITStatus(EXTI_Line15) != RESET)
  815. {
  816. pin_irq_hdr(15);
  817. }
  818. /* leave interrupt */
  819. rt_interrupt_leave();
  820. }
  821. #endif