MK64F12.h 820 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762
  1. /*
  2. ** ###################################################################
  3. ** Processors: MK64FN1M0CAJ12
  4. ** MK64FN1M0VDC12
  5. ** MK64FN1M0VLL12
  6. ** MK64FN1M0VLQ12
  7. ** MK64FN1M0VMD12
  8. ** MK64FX512VDC12
  9. ** MK64FX512VLL12
  10. ** MK64FX512VLQ12
  11. ** MK64FX512VMD12
  12. **
  13. ** Compilers: Keil ARM C/C++ Compiler
  14. ** Freescale C/C++ for Embedded ARM
  15. ** GNU C Compiler
  16. ** IAR ANSI C/C++ Compiler for ARM
  17. ** MCUXpresso Compiler
  18. **
  19. ** Reference manual: K64P144M120SF5RM, Rev.2, January 2014
  20. ** Version: rev. 2.9, 2016-03-21
  21. ** Build: b170112
  22. **
  23. ** Abstract:
  24. ** CMSIS Peripheral Access Layer for MK64F12
  25. **
  26. ** Copyright (c) 1997 - 2016 Freescale Semiconductor, Inc.
  27. ** Copyright 2016 - 2017 NXP
  28. ** Redistribution and use in source and binary forms, with or without modification,
  29. ** are permitted provided that the following conditions are met:
  30. **
  31. ** o Redistributions of source code must retain the above copyright notice, this list
  32. ** of conditions and the following disclaimer.
  33. **
  34. ** o Redistributions in binary form must reproduce the above copyright notice, this
  35. ** list of conditions and the following disclaimer in the documentation and/or
  36. ** other materials provided with the distribution.
  37. **
  38. ** o Neither the name of the copyright holder nor the names of its
  39. ** contributors may be used to endorse or promote products derived from this
  40. ** software without specific prior written permission.
  41. **
  42. ** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  43. ** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  44. ** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  45. ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  46. ** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  47. ** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  48. ** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  49. ** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  50. ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  51. ** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  52. **
  53. ** http: www.nxp.com
  54. ** mail: support@nxp.com
  55. **
  56. ** Revisions:
  57. ** - rev. 1.0 (2013-08-12)
  58. ** Initial version.
  59. ** - rev. 2.0 (2013-10-29)
  60. ** Register accessor macros added to the memory map.
  61. ** Symbols for Processor Expert memory map compatibility added to the memory map.
  62. ** Startup file for gcc has been updated according to CMSIS 3.2.
  63. ** System initialization updated.
  64. ** MCG - registers updated.
  65. ** PORTA, PORTB, PORTC, PORTE - registers for digital filter removed.
  66. ** - rev. 2.1 (2013-10-30)
  67. ** Definition of BITBAND macros updated to support peripherals with 32-bit acces disabled.
  68. ** - rev. 2.2 (2013-12-09)
  69. ** DMA - EARS register removed.
  70. ** AIPS0, AIPS1 - MPRA register updated.
  71. ** - rev. 2.3 (2014-01-24)
  72. ** Update according to reference manual rev. 2
  73. ** ENET, MCG, MCM, SIM, USB - registers updated
  74. ** - rev. 2.4 (2014-02-10)
  75. ** The declaration of clock configurations has been moved to separate header file system_MK64F12.h
  76. ** Update of SystemInit() and SystemCoreClockUpdate() functions.
  77. ** - rev. 2.5 (2014-02-10)
  78. ** The declaration of clock configurations has been moved to separate header file system_MK64F12.h
  79. ** Update of SystemInit() and SystemCoreClockUpdate() functions.
  80. ** Module access macro module_BASES replaced by module_BASE_PTRS.
  81. ** - rev. 2.6 (2014-08-28)
  82. ** Update of system files - default clock configuration changed.
  83. ** Update of startup files - possibility to override DefaultISR added.
  84. ** - rev. 2.7 (2014-10-14)
  85. ** Interrupt INT_LPTimer renamed to INT_LPTMR0, interrupt INT_Watchdog renamed to INT_WDOG_EWM.
  86. ** - rev. 2.8 (2015-02-19)
  87. ** Renamed interrupt vector LLW to LLWU.
  88. ** - rev. 2.9 (2016-03-21)
  89. ** Added MK64FN1M0CAJ12 part.
  90. ** GPIO - renamed port instances: PTx -> GPIOx.
  91. **
  92. ** ###################################################################
  93. */
  94. /*!
  95. * @file MK64F12.h
  96. * @version 2.9
  97. * @date 2016-03-21
  98. * @brief CMSIS Peripheral Access Layer for MK64F12
  99. *
  100. * CMSIS Peripheral Access Layer for MK64F12
  101. */
  102. #ifndef _MK64F12_H_
  103. #define _MK64F12_H_ /**< Symbol preventing repeated inclusion */
  104. /** Memory map major version (memory maps with equal major version number are
  105. * compatible) */
  106. #define MCU_MEM_MAP_VERSION 0x0200U
  107. /** Memory map minor version */
  108. #define MCU_MEM_MAP_VERSION_MINOR 0x0009U
  109. /**
  110. * @brief Macro to calculate address of an aliased word in the peripheral
  111. * bitband area for a peripheral register and bit (bit band region 0x40000000 to
  112. * 0x400FFFFF).
  113. * @param Reg Register to access.
  114. * @param Bit Bit number to access.
  115. * @return Address of the aliased word in the peripheral bitband area.
  116. */
  117. #define BITBAND_REGADDR(Reg,Bit) (0x42000000u + (32u*((uint32_t)&(Reg) - (uint32_t)0x40000000u)) + (4u*((uint32_t)(Bit))))
  118. /**
  119. * @brief Macro to access a single bit of a peripheral register (bit band region
  120. * 0x40000000 to 0x400FFFFF) using the bit-band alias region access. Can
  121. * be used for peripherals with 32bit access allowed.
  122. * @param Reg Register to access.
  123. * @param Bit Bit number to access.
  124. * @return Value of the targeted bit in the bit band region.
  125. */
  126. #define BITBAND_REG32(Reg,Bit) (*((uint32_t volatile*)(BITBAND_REGADDR((Reg),(Bit)))))
  127. #define BITBAND_REG(Reg,Bit) (BITBAND_REG32((Reg),(Bit)))
  128. /**
  129. * @brief Macro to access a single bit of a peripheral register (bit band region
  130. * 0x40000000 to 0x400FFFFF) using the bit-band alias region access. Can
  131. * be used for peripherals with 16bit access allowed.
  132. * @param Reg Register to access.
  133. * @param Bit Bit number to access.
  134. * @return Value of the targeted bit in the bit band region.
  135. */
  136. #define BITBAND_REG16(Reg,Bit) (*((uint16_t volatile*)(BITBAND_REGADDR((Reg),(Bit)))))
  137. /**
  138. * @brief Macro to access a single bit of a peripheral register (bit band region
  139. * 0x40000000 to 0x400FFFFF) using the bit-band alias region access. Can
  140. * be used for peripherals with 8bit access allowed.
  141. * @param Reg Register to access.
  142. * @param Bit Bit number to access.
  143. * @return Value of the targeted bit in the bit band region.
  144. */
  145. #define BITBAND_REG8(Reg,Bit) (*((uint8_t volatile*)(BITBAND_REGADDR((Reg),(Bit)))))
  146. /* ----------------------------------------------------------------------------
  147. -- Interrupt vector numbers
  148. ---------------------------------------------------------------------------- */
  149. /*!
  150. * @addtogroup Interrupt_vector_numbers Interrupt vector numbers
  151. * @{
  152. */
  153. /** Interrupt Number Definitions */
  154. #define NUMBER_OF_INT_VECTORS 102 /**< Number of interrupts in the Vector table */
  155. typedef enum IRQn {
  156. /* Auxiliary constants */
  157. NotAvail_IRQn = -128, /**< Not available device specific interrupt */
  158. /* Core interrupts */
  159. NonMaskableInt_IRQn = -14, /**< Non Maskable Interrupt */
  160. HardFault_IRQn = -13, /**< Cortex-M4 SV Hard Fault Interrupt */
  161. MemoryManagement_IRQn = -12, /**< Cortex-M4 Memory Management Interrupt */
  162. BusFault_IRQn = -11, /**< Cortex-M4 Bus Fault Interrupt */
  163. UsageFault_IRQn = -10, /**< Cortex-M4 Usage Fault Interrupt */
  164. SVCall_IRQn = -5, /**< Cortex-M4 SV Call Interrupt */
  165. DebugMonitor_IRQn = -4, /**< Cortex-M4 Debug Monitor Interrupt */
  166. PendSV_IRQn = -2, /**< Cortex-M4 Pend SV Interrupt */
  167. SysTick_IRQn = -1, /**< Cortex-M4 System Tick Interrupt */
  168. /* Device specific interrupts */
  169. DMA0_IRQn = 0, /**< DMA Channel 0 Transfer Complete */
  170. DMA1_IRQn = 1, /**< DMA Channel 1 Transfer Complete */
  171. DMA2_IRQn = 2, /**< DMA Channel 2 Transfer Complete */
  172. DMA3_IRQn = 3, /**< DMA Channel 3 Transfer Complete */
  173. DMA4_IRQn = 4, /**< DMA Channel 4 Transfer Complete */
  174. DMA5_IRQn = 5, /**< DMA Channel 5 Transfer Complete */
  175. DMA6_IRQn = 6, /**< DMA Channel 6 Transfer Complete */
  176. DMA7_IRQn = 7, /**< DMA Channel 7 Transfer Complete */
  177. DMA8_IRQn = 8, /**< DMA Channel 8 Transfer Complete */
  178. DMA9_IRQn = 9, /**< DMA Channel 9 Transfer Complete */
  179. DMA10_IRQn = 10, /**< DMA Channel 10 Transfer Complete */
  180. DMA11_IRQn = 11, /**< DMA Channel 11 Transfer Complete */
  181. DMA12_IRQn = 12, /**< DMA Channel 12 Transfer Complete */
  182. DMA13_IRQn = 13, /**< DMA Channel 13 Transfer Complete */
  183. DMA14_IRQn = 14, /**< DMA Channel 14 Transfer Complete */
  184. DMA15_IRQn = 15, /**< DMA Channel 15 Transfer Complete */
  185. DMA_Error_IRQn = 16, /**< DMA Error Interrupt */
  186. MCM_IRQn = 17, /**< Normal Interrupt */
  187. FTFE_IRQn = 18, /**< FTFE Command complete interrupt */
  188. Read_Collision_IRQn = 19, /**< Read Collision Interrupt */
  189. LVD_LVW_IRQn = 20, /**< Low Voltage Detect, Low Voltage Warning */
  190. LLWU_IRQn = 21, /**< Low Leakage Wakeup Unit */
  191. WDOG_EWM_IRQn = 22, /**< WDOG Interrupt */
  192. RNG_IRQn = 23, /**< RNG Interrupt */
  193. I2C0_IRQn = 24, /**< I2C0 interrupt */
  194. I2C1_IRQn = 25, /**< I2C1 interrupt */
  195. SPI0_IRQn = 26, /**< SPI0 Interrupt */
  196. SPI1_IRQn = 27, /**< SPI1 Interrupt */
  197. I2S0_Tx_IRQn = 28, /**< I2S0 transmit interrupt */
  198. I2S0_Rx_IRQn = 29, /**< I2S0 receive interrupt */
  199. UART0_LON_IRQn = 30, /**< UART0 LON interrupt */
  200. UART0_RX_TX_IRQn = 31, /**< UART0 Receive/Transmit interrupt */
  201. UART0_ERR_IRQn = 32, /**< UART0 Error interrupt */
  202. UART1_RX_TX_IRQn = 33, /**< UART1 Receive/Transmit interrupt */
  203. UART1_ERR_IRQn = 34, /**< UART1 Error interrupt */
  204. UART2_RX_TX_IRQn = 35, /**< UART2 Receive/Transmit interrupt */
  205. UART2_ERR_IRQn = 36, /**< UART2 Error interrupt */
  206. UART3_RX_TX_IRQn = 37, /**< UART3 Receive/Transmit interrupt */
  207. UART3_ERR_IRQn = 38, /**< UART3 Error interrupt */
  208. ADC0_IRQn = 39, /**< ADC0 interrupt */
  209. CMP0_IRQn = 40, /**< CMP0 interrupt */
  210. CMP1_IRQn = 41, /**< CMP1 interrupt */
  211. FTM0_IRQn = 42, /**< FTM0 fault, overflow and channels interrupt */
  212. FTM1_IRQn = 43, /**< FTM1 fault, overflow and channels interrupt */
  213. FTM2_IRQn = 44, /**< FTM2 fault, overflow and channels interrupt */
  214. CMT_IRQn = 45, /**< CMT interrupt */
  215. RTC_IRQn = 46, /**< RTC interrupt */
  216. RTC_Seconds_IRQn = 47, /**< RTC seconds interrupt */
  217. PIT0_IRQn = 48, /**< PIT timer channel 0 interrupt */
  218. PIT1_IRQn = 49, /**< PIT timer channel 1 interrupt */
  219. PIT2_IRQn = 50, /**< PIT timer channel 2 interrupt */
  220. PIT3_IRQn = 51, /**< PIT timer channel 3 interrupt */
  221. PDB0_IRQn = 52, /**< PDB0 Interrupt */
  222. USB0_IRQn = 53, /**< USB0 interrupt */
  223. USBDCD_IRQn = 54, /**< USBDCD Interrupt */
  224. Reserved71_IRQn = 55, /**< Reserved interrupt 71 */
  225. DAC0_IRQn = 56, /**< DAC0 interrupt */
  226. MCG_IRQn = 57, /**< MCG Interrupt */
  227. LPTMR0_IRQn = 58, /**< LPTimer interrupt */
  228. PORTA_IRQn = 59, /**< Port A interrupt */
  229. PORTB_IRQn = 60, /**< Port B interrupt */
  230. PORTC_IRQn = 61, /**< Port C interrupt */
  231. PORTD_IRQn = 62, /**< Port D interrupt */
  232. PORTE_IRQn = 63, /**< Port E interrupt */
  233. SWI_IRQn = 64, /**< Software interrupt */
  234. SPI2_IRQn = 65, /**< SPI2 Interrupt */
  235. UART4_RX_TX_IRQn = 66, /**< UART4 Receive/Transmit interrupt */
  236. UART4_ERR_IRQn = 67, /**< UART4 Error interrupt */
  237. UART5_RX_TX_IRQn = 68, /**< UART5 Receive/Transmit interrupt */
  238. UART5_ERR_IRQn = 69, /**< UART5 Error interrupt */
  239. CMP2_IRQn = 70, /**< CMP2 interrupt */
  240. FTM3_IRQn = 71, /**< FTM3 fault, overflow and channels interrupt */
  241. DAC1_IRQn = 72, /**< DAC1 interrupt */
  242. ADC1_IRQn = 73, /**< ADC1 interrupt */
  243. I2C2_IRQn = 74, /**< I2C2 interrupt */
  244. CAN0_ORed_Message_buffer_IRQn = 75, /**< CAN0 OR'd message buffers interrupt */
  245. CAN0_Bus_Off_IRQn = 76, /**< CAN0 bus off interrupt */
  246. CAN0_Error_IRQn = 77, /**< CAN0 error interrupt */
  247. CAN0_Tx_Warning_IRQn = 78, /**< CAN0 Tx warning interrupt */
  248. CAN0_Rx_Warning_IRQn = 79, /**< CAN0 Rx warning interrupt */
  249. CAN0_Wake_Up_IRQn = 80, /**< CAN0 wake up interrupt */
  250. SDHC_IRQn = 81, /**< SDHC interrupt */
  251. ENET_1588_Timer_IRQn = 82, /**< Ethernet MAC IEEE 1588 Timer Interrupt */
  252. ENET_Transmit_IRQn = 83, /**< Ethernet MAC Transmit Interrupt */
  253. ENET_Receive_IRQn = 84, /**< Ethernet MAC Receive Interrupt */
  254. ENET_Error_IRQn = 85 /**< Ethernet MAC Error and miscelaneous Interrupt */
  255. } IRQn_Type;
  256. /*!
  257. * @}
  258. */ /* end of group Interrupt_vector_numbers */
  259. /* ----------------------------------------------------------------------------
  260. -- Cortex M4 Core Configuration
  261. ---------------------------------------------------------------------------- */
  262. /*!
  263. * @addtogroup Cortex_Core_Configuration Cortex M4 Core Configuration
  264. * @{
  265. */
  266. #define __MPU_PRESENT 0 /**< Defines if an MPU is present or not */
  267. #define __NVIC_PRIO_BITS 4 /**< Number of priority bits implemented in the NVIC */
  268. #define __Vendor_SysTickConfig 0 /**< Vendor specific implementation of SysTickConfig is defined */
  269. #define __FPU_PRESENT 1 /**< Defines if an FPU is present or not */
  270. #include "core_cm4.h" /* Core Peripheral Access Layer */
  271. #include "system_MK64F12.h" /* Device specific configuration file */
  272. /*!
  273. * @}
  274. */ /* end of group Cortex_Core_Configuration */
  275. /* ----------------------------------------------------------------------------
  276. -- Mapping Information
  277. ---------------------------------------------------------------------------- */
  278. /*!
  279. * @addtogroup Mapping_Information Mapping Information
  280. * @{
  281. */
  282. /** Mapping Information */
  283. /*!
  284. * @addtogroup edma_request
  285. * @{
  286. */
  287. /*******************************************************************************
  288. * Definitions
  289. ******************************************************************************/
  290. /*!
  291. * @brief Structure for the DMA hardware request
  292. *
  293. * Defines the structure for the DMA hardware request collections. The user can configure the
  294. * hardware request into DMAMUX to trigger the DMA transfer accordingly. The index
  295. * of the hardware request varies according to the to SoC.
  296. */
  297. typedef enum _dma_request_source
  298. {
  299. kDmaRequestMux0Disable = 0|0x100U, /**< DMAMUX TriggerDisabled. */
  300. kDmaRequestMux0Reserved1 = 1|0x100U, /**< Reserved1 */
  301. kDmaRequestMux0UART0Rx = 2|0x100U, /**< UART0 Receive. */
  302. kDmaRequestMux0UART0Tx = 3|0x100U, /**< UART0 Transmit. */
  303. kDmaRequestMux0UART1Rx = 4|0x100U, /**< UART1 Receive. */
  304. kDmaRequestMux0UART1Tx = 5|0x100U, /**< UART1 Transmit. */
  305. kDmaRequestMux0UART2Rx = 6|0x100U, /**< UART2 Receive. */
  306. kDmaRequestMux0UART2Tx = 7|0x100U, /**< UART2 Transmit. */
  307. kDmaRequestMux0UART3Rx = 8|0x100U, /**< UART3 Receive. */
  308. kDmaRequestMux0UART3Tx = 9|0x100U, /**< UART3 Transmit. */
  309. kDmaRequestMux0UART4 = 10|0x100U, /**< UART4 Transmit or Receive. */
  310. kDmaRequestMux0UART5 = 11|0x100U, /**< UART5 Transmit or Receive. */
  311. kDmaRequestMux0I2S0Rx = 12|0x100U, /**< I2S0 Receive. */
  312. kDmaRequestMux0I2S0Tx = 13|0x100U, /**< I2S0 Transmit. */
  313. kDmaRequestMux0SPI0Rx = 14|0x100U, /**< SPI0 Receive. */
  314. kDmaRequestMux0SPI0Tx = 15|0x100U, /**< SPI0 Transmit. */
  315. kDmaRequestMux0SPI1 = 16|0x100U, /**< SPI1 Transmit or Receive. */
  316. kDmaRequestMux0SPI2 = 17|0x100U, /**< SPI2 Transmit or Receive. */
  317. kDmaRequestMux0I2C0 = 18|0x100U, /**< I2C0. */
  318. kDmaRequestMux0I2C1I2C2 = 19|0x100U, /**< I2C1 and I2C2. */
  319. kDmaRequestMux0I2C1 = 19|0x100U, /**< I2C1 and I2C2. */
  320. kDmaRequestMux0I2C2 = 19|0x100U, /**< I2C1 and I2C2. */
  321. kDmaRequestMux0FTM0Channel0 = 20|0x100U, /**< FTM0 C0V. */
  322. kDmaRequestMux0FTM0Channel1 = 21|0x100U, /**< FTM0 C1V. */
  323. kDmaRequestMux0FTM0Channel2 = 22|0x100U, /**< FTM0 C2V. */
  324. kDmaRequestMux0FTM0Channel3 = 23|0x100U, /**< FTM0 C3V. */
  325. kDmaRequestMux0FTM0Channel4 = 24|0x100U, /**< FTM0 C4V. */
  326. kDmaRequestMux0FTM0Channel5 = 25|0x100U, /**< FTM0 C5V. */
  327. kDmaRequestMux0FTM0Channel6 = 26|0x100U, /**< FTM0 C6V. */
  328. kDmaRequestMux0FTM0Channel7 = 27|0x100U, /**< FTM0 C7V. */
  329. kDmaRequestMux0FTM1Channel0 = 28|0x100U, /**< FTM1 C0V. */
  330. kDmaRequestMux0FTM1Channel1 = 29|0x100U, /**< FTM1 C1V. */
  331. kDmaRequestMux0FTM2Channel0 = 30|0x100U, /**< FTM2 C0V. */
  332. kDmaRequestMux0FTM2Channel1 = 31|0x100U, /**< FTM2 C1V. */
  333. kDmaRequestMux0FTM3Channel0 = 32|0x100U, /**< FTM3 C0V. */
  334. kDmaRequestMux0FTM3Channel1 = 33|0x100U, /**< FTM3 C1V. */
  335. kDmaRequestMux0FTM3Channel2 = 34|0x100U, /**< FTM3 C2V. */
  336. kDmaRequestMux0FTM3Channel3 = 35|0x100U, /**< FTM3 C3V. */
  337. kDmaRequestMux0FTM3Channel4 = 36|0x100U, /**< FTM3 C4V. */
  338. kDmaRequestMux0FTM3Channel5 = 37|0x100U, /**< FTM3 C5V. */
  339. kDmaRequestMux0FTM3Channel6 = 38|0x100U, /**< FTM3 C6V. */
  340. kDmaRequestMux0FTM3Channel7 = 39|0x100U, /**< FTM3 C7V. */
  341. kDmaRequestMux0ADC0 = 40|0x100U, /**< ADC0. */
  342. kDmaRequestMux0ADC1 = 41|0x100U, /**< ADC1. */
  343. kDmaRequestMux0CMP0 = 42|0x100U, /**< CMP0. */
  344. kDmaRequestMux0CMP1 = 43|0x100U, /**< CMP1. */
  345. kDmaRequestMux0CMP2 = 44|0x100U, /**< CMP2. */
  346. kDmaRequestMux0DAC0 = 45|0x100U, /**< DAC0. */
  347. kDmaRequestMux0DAC1 = 46|0x100U, /**< DAC1. */
  348. kDmaRequestMux0CMT = 47|0x100U, /**< CMT. */
  349. kDmaRequestMux0PDB = 48|0x100U, /**< PDB0. */
  350. kDmaRequestMux0PortA = 49|0x100U, /**< PTA. */
  351. kDmaRequestMux0PortB = 50|0x100U, /**< PTB. */
  352. kDmaRequestMux0PortC = 51|0x100U, /**< PTC. */
  353. kDmaRequestMux0PortD = 52|0x100U, /**< PTD. */
  354. kDmaRequestMux0PortE = 53|0x100U, /**< PTE. */
  355. kDmaRequestMux0IEEE1588Timer0 = 54|0x100U, /**< ENET IEEE 1588 timer 0. */
  356. kDmaRequestMux0IEEE1588Timer1 = 55|0x100U, /**< ENET IEEE 1588 timer 1. */
  357. kDmaRequestMux0IEEE1588Timer2 = 56|0x100U, /**< ENET IEEE 1588 timer 2. */
  358. kDmaRequestMux0IEEE1588Timer3 = 57|0x100U, /**< ENET IEEE 1588 timer 3. */
  359. kDmaRequestMux0AlwaysOn58 = 58|0x100U, /**< DMAMUX Always Enabled slot. */
  360. kDmaRequestMux0AlwaysOn59 = 59|0x100U, /**< DMAMUX Always Enabled slot. */
  361. kDmaRequestMux0AlwaysOn60 = 60|0x100U, /**< DMAMUX Always Enabled slot. */
  362. kDmaRequestMux0AlwaysOn61 = 61|0x100U, /**< DMAMUX Always Enabled slot. */
  363. kDmaRequestMux0AlwaysOn62 = 62|0x100U, /**< DMAMUX Always Enabled slot. */
  364. kDmaRequestMux0AlwaysOn63 = 63|0x100U, /**< DMAMUX Always Enabled slot. */
  365. } dma_request_source_t;
  366. /* @} */
  367. /*!
  368. * @}
  369. */ /* end of group Mapping_Information */
  370. /* ----------------------------------------------------------------------------
  371. -- Device Peripheral Access Layer
  372. ---------------------------------------------------------------------------- */
  373. /*!
  374. * @addtogroup Peripheral_access_layer Device Peripheral Access Layer
  375. * @{
  376. */
  377. /*
  378. ** Start of section using anonymous unions
  379. */
  380. #if defined(__ARMCC_VERSION)
  381. #pragma push
  382. #pragma anon_unions
  383. #elif defined(__CWCC__)
  384. #pragma push
  385. #pragma cpp_extensions on
  386. #elif defined(__GNUC__)
  387. /* anonymous unions are enabled by default */
  388. #elif defined(__IAR_SYSTEMS_ICC__)
  389. #pragma language=extended
  390. #else
  391. #error Not supported compiler type
  392. #endif
  393. /* ----------------------------------------------------------------------------
  394. -- ADC Peripheral Access Layer
  395. ---------------------------------------------------------------------------- */
  396. /*!
  397. * @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
  398. * @{
  399. */
  400. /** ADC - Register Layout Typedef */
  401. typedef struct {
  402. __IO uint32_t SC1[2]; /**< ADC Status and Control Registers 1, array offset: 0x0, array step: 0x4 */
  403. __IO uint32_t CFG1; /**< ADC Configuration Register 1, offset: 0x8 */
  404. __IO uint32_t CFG2; /**< ADC Configuration Register 2, offset: 0xC */
  405. __I uint32_t R[2]; /**< ADC Data Result Register, array offset: 0x10, array step: 0x4 */
  406. __IO uint32_t CV1; /**< Compare Value Registers, offset: 0x18 */
  407. __IO uint32_t CV2; /**< Compare Value Registers, offset: 0x1C */
  408. __IO uint32_t SC2; /**< Status and Control Register 2, offset: 0x20 */
  409. __IO uint32_t SC3; /**< Status and Control Register 3, offset: 0x24 */
  410. __IO uint32_t OFS; /**< ADC Offset Correction Register, offset: 0x28 */
  411. __IO uint32_t PG; /**< ADC Plus-Side Gain Register, offset: 0x2C */
  412. __IO uint32_t MG; /**< ADC Minus-Side Gain Register, offset: 0x30 */
  413. __IO uint32_t CLPD; /**< ADC Plus-Side General Calibration Value Register, offset: 0x34 */
  414. __IO uint32_t CLPS; /**< ADC Plus-Side General Calibration Value Register, offset: 0x38 */
  415. __IO uint32_t CLP4; /**< ADC Plus-Side General Calibration Value Register, offset: 0x3C */
  416. __IO uint32_t CLP3; /**< ADC Plus-Side General Calibration Value Register, offset: 0x40 */
  417. __IO uint32_t CLP2; /**< ADC Plus-Side General Calibration Value Register, offset: 0x44 */
  418. __IO uint32_t CLP1; /**< ADC Plus-Side General Calibration Value Register, offset: 0x48 */
  419. __IO uint32_t CLP0; /**< ADC Plus-Side General Calibration Value Register, offset: 0x4C */
  420. uint8_t RESERVED_0[4];
  421. __IO uint32_t CLMD; /**< ADC Minus-Side General Calibration Value Register, offset: 0x54 */
  422. __IO uint32_t CLMS; /**< ADC Minus-Side General Calibration Value Register, offset: 0x58 */
  423. __IO uint32_t CLM4; /**< ADC Minus-Side General Calibration Value Register, offset: 0x5C */
  424. __IO uint32_t CLM3; /**< ADC Minus-Side General Calibration Value Register, offset: 0x60 */
  425. __IO uint32_t CLM2; /**< ADC Minus-Side General Calibration Value Register, offset: 0x64 */
  426. __IO uint32_t CLM1; /**< ADC Minus-Side General Calibration Value Register, offset: 0x68 */
  427. __IO uint32_t CLM0; /**< ADC Minus-Side General Calibration Value Register, offset: 0x6C */
  428. } ADC_Type;
  429. /* ----------------------------------------------------------------------------
  430. -- ADC Register Masks
  431. ---------------------------------------------------------------------------- */
  432. /*!
  433. * @addtogroup ADC_Register_Masks ADC Register Masks
  434. * @{
  435. */
  436. /*! @name SC1 - ADC Status and Control Registers 1 */
  437. #define ADC_SC1_ADCH_MASK (0x1FU)
  438. #define ADC_SC1_ADCH_SHIFT (0U)
  439. #define ADC_SC1_ADCH(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC1_ADCH_SHIFT)) & ADC_SC1_ADCH_MASK)
  440. #define ADC_SC1_DIFF_MASK (0x20U)
  441. #define ADC_SC1_DIFF_SHIFT (5U)
  442. #define ADC_SC1_DIFF(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC1_DIFF_SHIFT)) & ADC_SC1_DIFF_MASK)
  443. #define ADC_SC1_AIEN_MASK (0x40U)
  444. #define ADC_SC1_AIEN_SHIFT (6U)
  445. #define ADC_SC1_AIEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC1_AIEN_SHIFT)) & ADC_SC1_AIEN_MASK)
  446. #define ADC_SC1_COCO_MASK (0x80U)
  447. #define ADC_SC1_COCO_SHIFT (7U)
  448. #define ADC_SC1_COCO(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC1_COCO_SHIFT)) & ADC_SC1_COCO_MASK)
  449. /* The count of ADC_SC1 */
  450. #define ADC_SC1_COUNT (2U)
  451. /*! @name CFG1 - ADC Configuration Register 1 */
  452. #define ADC_CFG1_ADICLK_MASK (0x3U)
  453. #define ADC_CFG1_ADICLK_SHIFT (0U)
  454. #define ADC_CFG1_ADICLK(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG1_ADICLK_SHIFT)) & ADC_CFG1_ADICLK_MASK)
  455. #define ADC_CFG1_MODE_MASK (0xCU)
  456. #define ADC_CFG1_MODE_SHIFT (2U)
  457. #define ADC_CFG1_MODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG1_MODE_SHIFT)) & ADC_CFG1_MODE_MASK)
  458. #define ADC_CFG1_ADLSMP_MASK (0x10U)
  459. #define ADC_CFG1_ADLSMP_SHIFT (4U)
  460. #define ADC_CFG1_ADLSMP(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG1_ADLSMP_SHIFT)) & ADC_CFG1_ADLSMP_MASK)
  461. #define ADC_CFG1_ADIV_MASK (0x60U)
  462. #define ADC_CFG1_ADIV_SHIFT (5U)
  463. #define ADC_CFG1_ADIV(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG1_ADIV_SHIFT)) & ADC_CFG1_ADIV_MASK)
  464. #define ADC_CFG1_ADLPC_MASK (0x80U)
  465. #define ADC_CFG1_ADLPC_SHIFT (7U)
  466. #define ADC_CFG1_ADLPC(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG1_ADLPC_SHIFT)) & ADC_CFG1_ADLPC_MASK)
  467. /*! @name CFG2 - ADC Configuration Register 2 */
  468. #define ADC_CFG2_ADLSTS_MASK (0x3U)
  469. #define ADC_CFG2_ADLSTS_SHIFT (0U)
  470. #define ADC_CFG2_ADLSTS(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG2_ADLSTS_SHIFT)) & ADC_CFG2_ADLSTS_MASK)
  471. #define ADC_CFG2_ADHSC_MASK (0x4U)
  472. #define ADC_CFG2_ADHSC_SHIFT (2U)
  473. #define ADC_CFG2_ADHSC(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG2_ADHSC_SHIFT)) & ADC_CFG2_ADHSC_MASK)
  474. #define ADC_CFG2_ADACKEN_MASK (0x8U)
  475. #define ADC_CFG2_ADACKEN_SHIFT (3U)
  476. #define ADC_CFG2_ADACKEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG2_ADACKEN_SHIFT)) & ADC_CFG2_ADACKEN_MASK)
  477. #define ADC_CFG2_MUXSEL_MASK (0x10U)
  478. #define ADC_CFG2_MUXSEL_SHIFT (4U)
  479. #define ADC_CFG2_MUXSEL(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG2_MUXSEL_SHIFT)) & ADC_CFG2_MUXSEL_MASK)
  480. /*! @name R - ADC Data Result Register */
  481. #define ADC_R_D_MASK (0xFFFFU)
  482. #define ADC_R_D_SHIFT (0U)
  483. #define ADC_R_D(x) (((uint32_t)(((uint32_t)(x)) << ADC_R_D_SHIFT)) & ADC_R_D_MASK)
  484. /* The count of ADC_R */
  485. #define ADC_R_COUNT (2U)
  486. /*! @name CV1 - Compare Value Registers */
  487. #define ADC_CV1_CV_MASK (0xFFFFU)
  488. #define ADC_CV1_CV_SHIFT (0U)
  489. #define ADC_CV1_CV(x) (((uint32_t)(((uint32_t)(x)) << ADC_CV1_CV_SHIFT)) & ADC_CV1_CV_MASK)
  490. /*! @name CV2 - Compare Value Registers */
  491. #define ADC_CV2_CV_MASK (0xFFFFU)
  492. #define ADC_CV2_CV_SHIFT (0U)
  493. #define ADC_CV2_CV(x) (((uint32_t)(((uint32_t)(x)) << ADC_CV2_CV_SHIFT)) & ADC_CV2_CV_MASK)
  494. /*! @name SC2 - Status and Control Register 2 */
  495. #define ADC_SC2_REFSEL_MASK (0x3U)
  496. #define ADC_SC2_REFSEL_SHIFT (0U)
  497. #define ADC_SC2_REFSEL(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC2_REFSEL_SHIFT)) & ADC_SC2_REFSEL_MASK)
  498. #define ADC_SC2_DMAEN_MASK (0x4U)
  499. #define ADC_SC2_DMAEN_SHIFT (2U)
  500. #define ADC_SC2_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC2_DMAEN_SHIFT)) & ADC_SC2_DMAEN_MASK)
  501. #define ADC_SC2_ACREN_MASK (0x8U)
  502. #define ADC_SC2_ACREN_SHIFT (3U)
  503. #define ADC_SC2_ACREN(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC2_ACREN_SHIFT)) & ADC_SC2_ACREN_MASK)
  504. #define ADC_SC2_ACFGT_MASK (0x10U)
  505. #define ADC_SC2_ACFGT_SHIFT (4U)
  506. #define ADC_SC2_ACFGT(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC2_ACFGT_SHIFT)) & ADC_SC2_ACFGT_MASK)
  507. #define ADC_SC2_ACFE_MASK (0x20U)
  508. #define ADC_SC2_ACFE_SHIFT (5U)
  509. #define ADC_SC2_ACFE(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC2_ACFE_SHIFT)) & ADC_SC2_ACFE_MASK)
  510. #define ADC_SC2_ADTRG_MASK (0x40U)
  511. #define ADC_SC2_ADTRG_SHIFT (6U)
  512. #define ADC_SC2_ADTRG(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC2_ADTRG_SHIFT)) & ADC_SC2_ADTRG_MASK)
  513. #define ADC_SC2_ADACT_MASK (0x80U)
  514. #define ADC_SC2_ADACT_SHIFT (7U)
  515. #define ADC_SC2_ADACT(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC2_ADACT_SHIFT)) & ADC_SC2_ADACT_MASK)
  516. /*! @name SC3 - Status and Control Register 3 */
  517. #define ADC_SC3_AVGS_MASK (0x3U)
  518. #define ADC_SC3_AVGS_SHIFT (0U)
  519. #define ADC_SC3_AVGS(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC3_AVGS_SHIFT)) & ADC_SC3_AVGS_MASK)
  520. #define ADC_SC3_AVGE_MASK (0x4U)
  521. #define ADC_SC3_AVGE_SHIFT (2U)
  522. #define ADC_SC3_AVGE(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC3_AVGE_SHIFT)) & ADC_SC3_AVGE_MASK)
  523. #define ADC_SC3_ADCO_MASK (0x8U)
  524. #define ADC_SC3_ADCO_SHIFT (3U)
  525. #define ADC_SC3_ADCO(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC3_ADCO_SHIFT)) & ADC_SC3_ADCO_MASK)
  526. #define ADC_SC3_CALF_MASK (0x40U)
  527. #define ADC_SC3_CALF_SHIFT (6U)
  528. #define ADC_SC3_CALF(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC3_CALF_SHIFT)) & ADC_SC3_CALF_MASK)
  529. #define ADC_SC3_CAL_MASK (0x80U)
  530. #define ADC_SC3_CAL_SHIFT (7U)
  531. #define ADC_SC3_CAL(x) (((uint32_t)(((uint32_t)(x)) << ADC_SC3_CAL_SHIFT)) & ADC_SC3_CAL_MASK)
  532. /*! @name OFS - ADC Offset Correction Register */
  533. #define ADC_OFS_OFS_MASK (0xFFFFU)
  534. #define ADC_OFS_OFS_SHIFT (0U)
  535. #define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x)) << ADC_OFS_OFS_SHIFT)) & ADC_OFS_OFS_MASK)
  536. /*! @name PG - ADC Plus-Side Gain Register */
  537. #define ADC_PG_PG_MASK (0xFFFFU)
  538. #define ADC_PG_PG_SHIFT (0U)
  539. #define ADC_PG_PG(x) (((uint32_t)(((uint32_t)(x)) << ADC_PG_PG_SHIFT)) & ADC_PG_PG_MASK)
  540. /*! @name MG - ADC Minus-Side Gain Register */
  541. #define ADC_MG_MG_MASK (0xFFFFU)
  542. #define ADC_MG_MG_SHIFT (0U)
  543. #define ADC_MG_MG(x) (((uint32_t)(((uint32_t)(x)) << ADC_MG_MG_SHIFT)) & ADC_MG_MG_MASK)
  544. /*! @name CLPD - ADC Plus-Side General Calibration Value Register */
  545. #define ADC_CLPD_CLPD_MASK (0x3FU)
  546. #define ADC_CLPD_CLPD_SHIFT (0U)
  547. #define ADC_CLPD_CLPD(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLPD_CLPD_SHIFT)) & ADC_CLPD_CLPD_MASK)
  548. /*! @name CLPS - ADC Plus-Side General Calibration Value Register */
  549. #define ADC_CLPS_CLPS_MASK (0x3FU)
  550. #define ADC_CLPS_CLPS_SHIFT (0U)
  551. #define ADC_CLPS_CLPS(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLPS_CLPS_SHIFT)) & ADC_CLPS_CLPS_MASK)
  552. /*! @name CLP4 - ADC Plus-Side General Calibration Value Register */
  553. #define ADC_CLP4_CLP4_MASK (0x3FFU)
  554. #define ADC_CLP4_CLP4_SHIFT (0U)
  555. #define ADC_CLP4_CLP4(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLP4_CLP4_SHIFT)) & ADC_CLP4_CLP4_MASK)
  556. /*! @name CLP3 - ADC Plus-Side General Calibration Value Register */
  557. #define ADC_CLP3_CLP3_MASK (0x1FFU)
  558. #define ADC_CLP3_CLP3_SHIFT (0U)
  559. #define ADC_CLP3_CLP3(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLP3_CLP3_SHIFT)) & ADC_CLP3_CLP3_MASK)
  560. /*! @name CLP2 - ADC Plus-Side General Calibration Value Register */
  561. #define ADC_CLP2_CLP2_MASK (0xFFU)
  562. #define ADC_CLP2_CLP2_SHIFT (0U)
  563. #define ADC_CLP2_CLP2(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLP2_CLP2_SHIFT)) & ADC_CLP2_CLP2_MASK)
  564. /*! @name CLP1 - ADC Plus-Side General Calibration Value Register */
  565. #define ADC_CLP1_CLP1_MASK (0x7FU)
  566. #define ADC_CLP1_CLP1_SHIFT (0U)
  567. #define ADC_CLP1_CLP1(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLP1_CLP1_SHIFT)) & ADC_CLP1_CLP1_MASK)
  568. /*! @name CLP0 - ADC Plus-Side General Calibration Value Register */
  569. #define ADC_CLP0_CLP0_MASK (0x3FU)
  570. #define ADC_CLP0_CLP0_SHIFT (0U)
  571. #define ADC_CLP0_CLP0(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLP0_CLP0_SHIFT)) & ADC_CLP0_CLP0_MASK)
  572. /*! @name CLMD - ADC Minus-Side General Calibration Value Register */
  573. #define ADC_CLMD_CLMD_MASK (0x3FU)
  574. #define ADC_CLMD_CLMD_SHIFT (0U)
  575. #define ADC_CLMD_CLMD(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLMD_CLMD_SHIFT)) & ADC_CLMD_CLMD_MASK)
  576. /*! @name CLMS - ADC Minus-Side General Calibration Value Register */
  577. #define ADC_CLMS_CLMS_MASK (0x3FU)
  578. #define ADC_CLMS_CLMS_SHIFT (0U)
  579. #define ADC_CLMS_CLMS(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLMS_CLMS_SHIFT)) & ADC_CLMS_CLMS_MASK)
  580. /*! @name CLM4 - ADC Minus-Side General Calibration Value Register */
  581. #define ADC_CLM4_CLM4_MASK (0x3FFU)
  582. #define ADC_CLM4_CLM4_SHIFT (0U)
  583. #define ADC_CLM4_CLM4(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLM4_CLM4_SHIFT)) & ADC_CLM4_CLM4_MASK)
  584. /*! @name CLM3 - ADC Minus-Side General Calibration Value Register */
  585. #define ADC_CLM3_CLM3_MASK (0x1FFU)
  586. #define ADC_CLM3_CLM3_SHIFT (0U)
  587. #define ADC_CLM3_CLM3(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLM3_CLM3_SHIFT)) & ADC_CLM3_CLM3_MASK)
  588. /*! @name CLM2 - ADC Minus-Side General Calibration Value Register */
  589. #define ADC_CLM2_CLM2_MASK (0xFFU)
  590. #define ADC_CLM2_CLM2_SHIFT (0U)
  591. #define ADC_CLM2_CLM2(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLM2_CLM2_SHIFT)) & ADC_CLM2_CLM2_MASK)
  592. /*! @name CLM1 - ADC Minus-Side General Calibration Value Register */
  593. #define ADC_CLM1_CLM1_MASK (0x7FU)
  594. #define ADC_CLM1_CLM1_SHIFT (0U)
  595. #define ADC_CLM1_CLM1(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLM1_CLM1_SHIFT)) & ADC_CLM1_CLM1_MASK)
  596. /*! @name CLM0 - ADC Minus-Side General Calibration Value Register */
  597. #define ADC_CLM0_CLM0_MASK (0x3FU)
  598. #define ADC_CLM0_CLM0_SHIFT (0U)
  599. #define ADC_CLM0_CLM0(x) (((uint32_t)(((uint32_t)(x)) << ADC_CLM0_CLM0_SHIFT)) & ADC_CLM0_CLM0_MASK)
  600. /*!
  601. * @}
  602. */ /* end of group ADC_Register_Masks */
  603. /* ADC - Peripheral instance base addresses */
  604. /** Peripheral ADC0 base address */
  605. #define ADC0_BASE (0x4003B000u)
  606. /** Peripheral ADC0 base pointer */
  607. #define ADC0 ((ADC_Type *)ADC0_BASE)
  608. /** Peripheral ADC1 base address */
  609. #define ADC1_BASE (0x400BB000u)
  610. /** Peripheral ADC1 base pointer */
  611. #define ADC1 ((ADC_Type *)ADC1_BASE)
  612. /** Array initializer of ADC peripheral base addresses */
  613. #define ADC_BASE_ADDRS { ADC0_BASE, ADC1_BASE }
  614. /** Array initializer of ADC peripheral base pointers */
  615. #define ADC_BASE_PTRS { ADC0, ADC1 }
  616. /** Interrupt vectors for the ADC peripheral type */
  617. #define ADC_IRQS { ADC0_IRQn, ADC1_IRQn }
  618. /*!
  619. * @}
  620. */ /* end of group ADC_Peripheral_Access_Layer */
  621. /* ----------------------------------------------------------------------------
  622. -- AIPS Peripheral Access Layer
  623. ---------------------------------------------------------------------------- */
  624. /*!
  625. * @addtogroup AIPS_Peripheral_Access_Layer AIPS Peripheral Access Layer
  626. * @{
  627. */
  628. /** AIPS - Register Layout Typedef */
  629. typedef struct {
  630. __IO uint32_t MPRA; /**< Master Privilege Register A, offset: 0x0 */
  631. uint8_t RESERVED_0[28];
  632. __IO uint32_t PACRA; /**< Peripheral Access Control Register, offset: 0x20 */
  633. __IO uint32_t PACRB; /**< Peripheral Access Control Register, offset: 0x24 */
  634. __IO uint32_t PACRC; /**< Peripheral Access Control Register, offset: 0x28 */
  635. __IO uint32_t PACRD; /**< Peripheral Access Control Register, offset: 0x2C */
  636. uint8_t RESERVED_1[16];
  637. __IO uint32_t PACRE; /**< Peripheral Access Control Register, offset: 0x40 */
  638. __IO uint32_t PACRF; /**< Peripheral Access Control Register, offset: 0x44 */
  639. __IO uint32_t PACRG; /**< Peripheral Access Control Register, offset: 0x48 */
  640. __IO uint32_t PACRH; /**< Peripheral Access Control Register, offset: 0x4C */
  641. __IO uint32_t PACRI; /**< Peripheral Access Control Register, offset: 0x50 */
  642. __IO uint32_t PACRJ; /**< Peripheral Access Control Register, offset: 0x54 */
  643. __IO uint32_t PACRK; /**< Peripheral Access Control Register, offset: 0x58 */
  644. __IO uint32_t PACRL; /**< Peripheral Access Control Register, offset: 0x5C */
  645. __IO uint32_t PACRM; /**< Peripheral Access Control Register, offset: 0x60 */
  646. __IO uint32_t PACRN; /**< Peripheral Access Control Register, offset: 0x64 */
  647. __IO uint32_t PACRO; /**< Peripheral Access Control Register, offset: 0x68 */
  648. __IO uint32_t PACRP; /**< Peripheral Access Control Register, offset: 0x6C */
  649. uint8_t RESERVED_2[16];
  650. __IO uint32_t PACRU; /**< Peripheral Access Control Register, offset: 0x80 */
  651. } AIPS_Type;
  652. /* ----------------------------------------------------------------------------
  653. -- AIPS Register Masks
  654. ---------------------------------------------------------------------------- */
  655. /*!
  656. * @addtogroup AIPS_Register_Masks AIPS Register Masks
  657. * @{
  658. */
  659. /*! @name MPRA - Master Privilege Register A */
  660. #define AIPS_MPRA_MPL5_MASK (0x100U)
  661. #define AIPS_MPRA_MPL5_SHIFT (8U)
  662. #define AIPS_MPRA_MPL5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MPL5_SHIFT)) & AIPS_MPRA_MPL5_MASK)
  663. #define AIPS_MPRA_MTW5_MASK (0x200U)
  664. #define AIPS_MPRA_MTW5_SHIFT (9U)
  665. #define AIPS_MPRA_MTW5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTW5_SHIFT)) & AIPS_MPRA_MTW5_MASK)
  666. #define AIPS_MPRA_MTR5_MASK (0x400U)
  667. #define AIPS_MPRA_MTR5_SHIFT (10U)
  668. #define AIPS_MPRA_MTR5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTR5_SHIFT)) & AIPS_MPRA_MTR5_MASK)
  669. #define AIPS_MPRA_MPL4_MASK (0x1000U)
  670. #define AIPS_MPRA_MPL4_SHIFT (12U)
  671. #define AIPS_MPRA_MPL4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MPL4_SHIFT)) & AIPS_MPRA_MPL4_MASK)
  672. #define AIPS_MPRA_MTW4_MASK (0x2000U)
  673. #define AIPS_MPRA_MTW4_SHIFT (13U)
  674. #define AIPS_MPRA_MTW4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTW4_SHIFT)) & AIPS_MPRA_MTW4_MASK)
  675. #define AIPS_MPRA_MTR4_MASK (0x4000U)
  676. #define AIPS_MPRA_MTR4_SHIFT (14U)
  677. #define AIPS_MPRA_MTR4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTR4_SHIFT)) & AIPS_MPRA_MTR4_MASK)
  678. #define AIPS_MPRA_MPL3_MASK (0x10000U)
  679. #define AIPS_MPRA_MPL3_SHIFT (16U)
  680. #define AIPS_MPRA_MPL3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MPL3_SHIFT)) & AIPS_MPRA_MPL3_MASK)
  681. #define AIPS_MPRA_MTW3_MASK (0x20000U)
  682. #define AIPS_MPRA_MTW3_SHIFT (17U)
  683. #define AIPS_MPRA_MTW3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTW3_SHIFT)) & AIPS_MPRA_MTW3_MASK)
  684. #define AIPS_MPRA_MTR3_MASK (0x40000U)
  685. #define AIPS_MPRA_MTR3_SHIFT (18U)
  686. #define AIPS_MPRA_MTR3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTR3_SHIFT)) & AIPS_MPRA_MTR3_MASK)
  687. #define AIPS_MPRA_MPL2_MASK (0x100000U)
  688. #define AIPS_MPRA_MPL2_SHIFT (20U)
  689. #define AIPS_MPRA_MPL2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MPL2_SHIFT)) & AIPS_MPRA_MPL2_MASK)
  690. #define AIPS_MPRA_MTW2_MASK (0x200000U)
  691. #define AIPS_MPRA_MTW2_SHIFT (21U)
  692. #define AIPS_MPRA_MTW2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTW2_SHIFT)) & AIPS_MPRA_MTW2_MASK)
  693. #define AIPS_MPRA_MTR2_MASK (0x400000U)
  694. #define AIPS_MPRA_MTR2_SHIFT (22U)
  695. #define AIPS_MPRA_MTR2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTR2_SHIFT)) & AIPS_MPRA_MTR2_MASK)
  696. #define AIPS_MPRA_MPL1_MASK (0x1000000U)
  697. #define AIPS_MPRA_MPL1_SHIFT (24U)
  698. #define AIPS_MPRA_MPL1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MPL1_SHIFT)) & AIPS_MPRA_MPL1_MASK)
  699. #define AIPS_MPRA_MTW1_MASK (0x2000000U)
  700. #define AIPS_MPRA_MTW1_SHIFT (25U)
  701. #define AIPS_MPRA_MTW1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTW1_SHIFT)) & AIPS_MPRA_MTW1_MASK)
  702. #define AIPS_MPRA_MTR1_MASK (0x4000000U)
  703. #define AIPS_MPRA_MTR1_SHIFT (26U)
  704. #define AIPS_MPRA_MTR1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTR1_SHIFT)) & AIPS_MPRA_MTR1_MASK)
  705. #define AIPS_MPRA_MPL0_MASK (0x10000000U)
  706. #define AIPS_MPRA_MPL0_SHIFT (28U)
  707. #define AIPS_MPRA_MPL0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MPL0_SHIFT)) & AIPS_MPRA_MPL0_MASK)
  708. #define AIPS_MPRA_MTW0_MASK (0x20000000U)
  709. #define AIPS_MPRA_MTW0_SHIFT (29U)
  710. #define AIPS_MPRA_MTW0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTW0_SHIFT)) & AIPS_MPRA_MTW0_MASK)
  711. #define AIPS_MPRA_MTR0_MASK (0x40000000U)
  712. #define AIPS_MPRA_MTR0_SHIFT (30U)
  713. #define AIPS_MPRA_MTR0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_MPRA_MTR0_SHIFT)) & AIPS_MPRA_MTR0_MASK)
  714. /*! @name PACRA - Peripheral Access Control Register */
  715. #define AIPS_PACRA_TP7_MASK (0x1U)
  716. #define AIPS_PACRA_TP7_SHIFT (0U)
  717. #define AIPS_PACRA_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP7_SHIFT)) & AIPS_PACRA_TP7_MASK)
  718. #define AIPS_PACRA_WP7_MASK (0x2U)
  719. #define AIPS_PACRA_WP7_SHIFT (1U)
  720. #define AIPS_PACRA_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP7_SHIFT)) & AIPS_PACRA_WP7_MASK)
  721. #define AIPS_PACRA_SP7_MASK (0x4U)
  722. #define AIPS_PACRA_SP7_SHIFT (2U)
  723. #define AIPS_PACRA_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP7_SHIFT)) & AIPS_PACRA_SP7_MASK)
  724. #define AIPS_PACRA_TP6_MASK (0x10U)
  725. #define AIPS_PACRA_TP6_SHIFT (4U)
  726. #define AIPS_PACRA_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP6_SHIFT)) & AIPS_PACRA_TP6_MASK)
  727. #define AIPS_PACRA_WP6_MASK (0x20U)
  728. #define AIPS_PACRA_WP6_SHIFT (5U)
  729. #define AIPS_PACRA_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP6_SHIFT)) & AIPS_PACRA_WP6_MASK)
  730. #define AIPS_PACRA_SP6_MASK (0x40U)
  731. #define AIPS_PACRA_SP6_SHIFT (6U)
  732. #define AIPS_PACRA_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP6_SHIFT)) & AIPS_PACRA_SP6_MASK)
  733. #define AIPS_PACRA_TP5_MASK (0x100U)
  734. #define AIPS_PACRA_TP5_SHIFT (8U)
  735. #define AIPS_PACRA_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP5_SHIFT)) & AIPS_PACRA_TP5_MASK)
  736. #define AIPS_PACRA_WP5_MASK (0x200U)
  737. #define AIPS_PACRA_WP5_SHIFT (9U)
  738. #define AIPS_PACRA_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP5_SHIFT)) & AIPS_PACRA_WP5_MASK)
  739. #define AIPS_PACRA_SP5_MASK (0x400U)
  740. #define AIPS_PACRA_SP5_SHIFT (10U)
  741. #define AIPS_PACRA_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP5_SHIFT)) & AIPS_PACRA_SP5_MASK)
  742. #define AIPS_PACRA_TP4_MASK (0x1000U)
  743. #define AIPS_PACRA_TP4_SHIFT (12U)
  744. #define AIPS_PACRA_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP4_SHIFT)) & AIPS_PACRA_TP4_MASK)
  745. #define AIPS_PACRA_WP4_MASK (0x2000U)
  746. #define AIPS_PACRA_WP4_SHIFT (13U)
  747. #define AIPS_PACRA_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP4_SHIFT)) & AIPS_PACRA_WP4_MASK)
  748. #define AIPS_PACRA_SP4_MASK (0x4000U)
  749. #define AIPS_PACRA_SP4_SHIFT (14U)
  750. #define AIPS_PACRA_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP4_SHIFT)) & AIPS_PACRA_SP4_MASK)
  751. #define AIPS_PACRA_TP3_MASK (0x10000U)
  752. #define AIPS_PACRA_TP3_SHIFT (16U)
  753. #define AIPS_PACRA_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP3_SHIFT)) & AIPS_PACRA_TP3_MASK)
  754. #define AIPS_PACRA_WP3_MASK (0x20000U)
  755. #define AIPS_PACRA_WP3_SHIFT (17U)
  756. #define AIPS_PACRA_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP3_SHIFT)) & AIPS_PACRA_WP3_MASK)
  757. #define AIPS_PACRA_SP3_MASK (0x40000U)
  758. #define AIPS_PACRA_SP3_SHIFT (18U)
  759. #define AIPS_PACRA_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP3_SHIFT)) & AIPS_PACRA_SP3_MASK)
  760. #define AIPS_PACRA_TP2_MASK (0x100000U)
  761. #define AIPS_PACRA_TP2_SHIFT (20U)
  762. #define AIPS_PACRA_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP2_SHIFT)) & AIPS_PACRA_TP2_MASK)
  763. #define AIPS_PACRA_WP2_MASK (0x200000U)
  764. #define AIPS_PACRA_WP2_SHIFT (21U)
  765. #define AIPS_PACRA_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP2_SHIFT)) & AIPS_PACRA_WP2_MASK)
  766. #define AIPS_PACRA_SP2_MASK (0x400000U)
  767. #define AIPS_PACRA_SP2_SHIFT (22U)
  768. #define AIPS_PACRA_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP2_SHIFT)) & AIPS_PACRA_SP2_MASK)
  769. #define AIPS_PACRA_TP1_MASK (0x1000000U)
  770. #define AIPS_PACRA_TP1_SHIFT (24U)
  771. #define AIPS_PACRA_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP1_SHIFT)) & AIPS_PACRA_TP1_MASK)
  772. #define AIPS_PACRA_WP1_MASK (0x2000000U)
  773. #define AIPS_PACRA_WP1_SHIFT (25U)
  774. #define AIPS_PACRA_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP1_SHIFT)) & AIPS_PACRA_WP1_MASK)
  775. #define AIPS_PACRA_SP1_MASK (0x4000000U)
  776. #define AIPS_PACRA_SP1_SHIFT (26U)
  777. #define AIPS_PACRA_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP1_SHIFT)) & AIPS_PACRA_SP1_MASK)
  778. #define AIPS_PACRA_TP0_MASK (0x10000000U)
  779. #define AIPS_PACRA_TP0_SHIFT (28U)
  780. #define AIPS_PACRA_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_TP0_SHIFT)) & AIPS_PACRA_TP0_MASK)
  781. #define AIPS_PACRA_WP0_MASK (0x20000000U)
  782. #define AIPS_PACRA_WP0_SHIFT (29U)
  783. #define AIPS_PACRA_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_WP0_SHIFT)) & AIPS_PACRA_WP0_MASK)
  784. #define AIPS_PACRA_SP0_MASK (0x40000000U)
  785. #define AIPS_PACRA_SP0_SHIFT (30U)
  786. #define AIPS_PACRA_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRA_SP0_SHIFT)) & AIPS_PACRA_SP0_MASK)
  787. /*! @name PACRB - Peripheral Access Control Register */
  788. #define AIPS_PACRB_TP7_MASK (0x1U)
  789. #define AIPS_PACRB_TP7_SHIFT (0U)
  790. #define AIPS_PACRB_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP7_SHIFT)) & AIPS_PACRB_TP7_MASK)
  791. #define AIPS_PACRB_WP7_MASK (0x2U)
  792. #define AIPS_PACRB_WP7_SHIFT (1U)
  793. #define AIPS_PACRB_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP7_SHIFT)) & AIPS_PACRB_WP7_MASK)
  794. #define AIPS_PACRB_SP7_MASK (0x4U)
  795. #define AIPS_PACRB_SP7_SHIFT (2U)
  796. #define AIPS_PACRB_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP7_SHIFT)) & AIPS_PACRB_SP7_MASK)
  797. #define AIPS_PACRB_TP6_MASK (0x10U)
  798. #define AIPS_PACRB_TP6_SHIFT (4U)
  799. #define AIPS_PACRB_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP6_SHIFT)) & AIPS_PACRB_TP6_MASK)
  800. #define AIPS_PACRB_WP6_MASK (0x20U)
  801. #define AIPS_PACRB_WP6_SHIFT (5U)
  802. #define AIPS_PACRB_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP6_SHIFT)) & AIPS_PACRB_WP6_MASK)
  803. #define AIPS_PACRB_SP6_MASK (0x40U)
  804. #define AIPS_PACRB_SP6_SHIFT (6U)
  805. #define AIPS_PACRB_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP6_SHIFT)) & AIPS_PACRB_SP6_MASK)
  806. #define AIPS_PACRB_TP5_MASK (0x100U)
  807. #define AIPS_PACRB_TP5_SHIFT (8U)
  808. #define AIPS_PACRB_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP5_SHIFT)) & AIPS_PACRB_TP5_MASK)
  809. #define AIPS_PACRB_WP5_MASK (0x200U)
  810. #define AIPS_PACRB_WP5_SHIFT (9U)
  811. #define AIPS_PACRB_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP5_SHIFT)) & AIPS_PACRB_WP5_MASK)
  812. #define AIPS_PACRB_SP5_MASK (0x400U)
  813. #define AIPS_PACRB_SP5_SHIFT (10U)
  814. #define AIPS_PACRB_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP5_SHIFT)) & AIPS_PACRB_SP5_MASK)
  815. #define AIPS_PACRB_TP4_MASK (0x1000U)
  816. #define AIPS_PACRB_TP4_SHIFT (12U)
  817. #define AIPS_PACRB_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP4_SHIFT)) & AIPS_PACRB_TP4_MASK)
  818. #define AIPS_PACRB_WP4_MASK (0x2000U)
  819. #define AIPS_PACRB_WP4_SHIFT (13U)
  820. #define AIPS_PACRB_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP4_SHIFT)) & AIPS_PACRB_WP4_MASK)
  821. #define AIPS_PACRB_SP4_MASK (0x4000U)
  822. #define AIPS_PACRB_SP4_SHIFT (14U)
  823. #define AIPS_PACRB_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP4_SHIFT)) & AIPS_PACRB_SP4_MASK)
  824. #define AIPS_PACRB_TP3_MASK (0x10000U)
  825. #define AIPS_PACRB_TP3_SHIFT (16U)
  826. #define AIPS_PACRB_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP3_SHIFT)) & AIPS_PACRB_TP3_MASK)
  827. #define AIPS_PACRB_WP3_MASK (0x20000U)
  828. #define AIPS_PACRB_WP3_SHIFT (17U)
  829. #define AIPS_PACRB_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP3_SHIFT)) & AIPS_PACRB_WP3_MASK)
  830. #define AIPS_PACRB_SP3_MASK (0x40000U)
  831. #define AIPS_PACRB_SP3_SHIFT (18U)
  832. #define AIPS_PACRB_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP3_SHIFT)) & AIPS_PACRB_SP3_MASK)
  833. #define AIPS_PACRB_TP2_MASK (0x100000U)
  834. #define AIPS_PACRB_TP2_SHIFT (20U)
  835. #define AIPS_PACRB_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP2_SHIFT)) & AIPS_PACRB_TP2_MASK)
  836. #define AIPS_PACRB_WP2_MASK (0x200000U)
  837. #define AIPS_PACRB_WP2_SHIFT (21U)
  838. #define AIPS_PACRB_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP2_SHIFT)) & AIPS_PACRB_WP2_MASK)
  839. #define AIPS_PACRB_SP2_MASK (0x400000U)
  840. #define AIPS_PACRB_SP2_SHIFT (22U)
  841. #define AIPS_PACRB_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP2_SHIFT)) & AIPS_PACRB_SP2_MASK)
  842. #define AIPS_PACRB_TP1_MASK (0x1000000U)
  843. #define AIPS_PACRB_TP1_SHIFT (24U)
  844. #define AIPS_PACRB_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP1_SHIFT)) & AIPS_PACRB_TP1_MASK)
  845. #define AIPS_PACRB_WP1_MASK (0x2000000U)
  846. #define AIPS_PACRB_WP1_SHIFT (25U)
  847. #define AIPS_PACRB_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP1_SHIFT)) & AIPS_PACRB_WP1_MASK)
  848. #define AIPS_PACRB_SP1_MASK (0x4000000U)
  849. #define AIPS_PACRB_SP1_SHIFT (26U)
  850. #define AIPS_PACRB_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP1_SHIFT)) & AIPS_PACRB_SP1_MASK)
  851. #define AIPS_PACRB_TP0_MASK (0x10000000U)
  852. #define AIPS_PACRB_TP0_SHIFT (28U)
  853. #define AIPS_PACRB_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_TP0_SHIFT)) & AIPS_PACRB_TP0_MASK)
  854. #define AIPS_PACRB_WP0_MASK (0x20000000U)
  855. #define AIPS_PACRB_WP0_SHIFT (29U)
  856. #define AIPS_PACRB_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_WP0_SHIFT)) & AIPS_PACRB_WP0_MASK)
  857. #define AIPS_PACRB_SP0_MASK (0x40000000U)
  858. #define AIPS_PACRB_SP0_SHIFT (30U)
  859. #define AIPS_PACRB_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRB_SP0_SHIFT)) & AIPS_PACRB_SP0_MASK)
  860. /*! @name PACRC - Peripheral Access Control Register */
  861. #define AIPS_PACRC_TP7_MASK (0x1U)
  862. #define AIPS_PACRC_TP7_SHIFT (0U)
  863. #define AIPS_PACRC_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP7_SHIFT)) & AIPS_PACRC_TP7_MASK)
  864. #define AIPS_PACRC_WP7_MASK (0x2U)
  865. #define AIPS_PACRC_WP7_SHIFT (1U)
  866. #define AIPS_PACRC_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP7_SHIFT)) & AIPS_PACRC_WP7_MASK)
  867. #define AIPS_PACRC_SP7_MASK (0x4U)
  868. #define AIPS_PACRC_SP7_SHIFT (2U)
  869. #define AIPS_PACRC_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP7_SHIFT)) & AIPS_PACRC_SP7_MASK)
  870. #define AIPS_PACRC_TP6_MASK (0x10U)
  871. #define AIPS_PACRC_TP6_SHIFT (4U)
  872. #define AIPS_PACRC_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP6_SHIFT)) & AIPS_PACRC_TP6_MASK)
  873. #define AIPS_PACRC_WP6_MASK (0x20U)
  874. #define AIPS_PACRC_WP6_SHIFT (5U)
  875. #define AIPS_PACRC_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP6_SHIFT)) & AIPS_PACRC_WP6_MASK)
  876. #define AIPS_PACRC_SP6_MASK (0x40U)
  877. #define AIPS_PACRC_SP6_SHIFT (6U)
  878. #define AIPS_PACRC_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP6_SHIFT)) & AIPS_PACRC_SP6_MASK)
  879. #define AIPS_PACRC_TP5_MASK (0x100U)
  880. #define AIPS_PACRC_TP5_SHIFT (8U)
  881. #define AIPS_PACRC_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP5_SHIFT)) & AIPS_PACRC_TP5_MASK)
  882. #define AIPS_PACRC_WP5_MASK (0x200U)
  883. #define AIPS_PACRC_WP5_SHIFT (9U)
  884. #define AIPS_PACRC_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP5_SHIFT)) & AIPS_PACRC_WP5_MASK)
  885. #define AIPS_PACRC_SP5_MASK (0x400U)
  886. #define AIPS_PACRC_SP5_SHIFT (10U)
  887. #define AIPS_PACRC_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP5_SHIFT)) & AIPS_PACRC_SP5_MASK)
  888. #define AIPS_PACRC_TP4_MASK (0x1000U)
  889. #define AIPS_PACRC_TP4_SHIFT (12U)
  890. #define AIPS_PACRC_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP4_SHIFT)) & AIPS_PACRC_TP4_MASK)
  891. #define AIPS_PACRC_WP4_MASK (0x2000U)
  892. #define AIPS_PACRC_WP4_SHIFT (13U)
  893. #define AIPS_PACRC_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP4_SHIFT)) & AIPS_PACRC_WP4_MASK)
  894. #define AIPS_PACRC_SP4_MASK (0x4000U)
  895. #define AIPS_PACRC_SP4_SHIFT (14U)
  896. #define AIPS_PACRC_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP4_SHIFT)) & AIPS_PACRC_SP4_MASK)
  897. #define AIPS_PACRC_TP3_MASK (0x10000U)
  898. #define AIPS_PACRC_TP3_SHIFT (16U)
  899. #define AIPS_PACRC_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP3_SHIFT)) & AIPS_PACRC_TP3_MASK)
  900. #define AIPS_PACRC_WP3_MASK (0x20000U)
  901. #define AIPS_PACRC_WP3_SHIFT (17U)
  902. #define AIPS_PACRC_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP3_SHIFT)) & AIPS_PACRC_WP3_MASK)
  903. #define AIPS_PACRC_SP3_MASK (0x40000U)
  904. #define AIPS_PACRC_SP3_SHIFT (18U)
  905. #define AIPS_PACRC_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP3_SHIFT)) & AIPS_PACRC_SP3_MASK)
  906. #define AIPS_PACRC_TP2_MASK (0x100000U)
  907. #define AIPS_PACRC_TP2_SHIFT (20U)
  908. #define AIPS_PACRC_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP2_SHIFT)) & AIPS_PACRC_TP2_MASK)
  909. #define AIPS_PACRC_WP2_MASK (0x200000U)
  910. #define AIPS_PACRC_WP2_SHIFT (21U)
  911. #define AIPS_PACRC_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP2_SHIFT)) & AIPS_PACRC_WP2_MASK)
  912. #define AIPS_PACRC_SP2_MASK (0x400000U)
  913. #define AIPS_PACRC_SP2_SHIFT (22U)
  914. #define AIPS_PACRC_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP2_SHIFT)) & AIPS_PACRC_SP2_MASK)
  915. #define AIPS_PACRC_TP1_MASK (0x1000000U)
  916. #define AIPS_PACRC_TP1_SHIFT (24U)
  917. #define AIPS_PACRC_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP1_SHIFT)) & AIPS_PACRC_TP1_MASK)
  918. #define AIPS_PACRC_WP1_MASK (0x2000000U)
  919. #define AIPS_PACRC_WP1_SHIFT (25U)
  920. #define AIPS_PACRC_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP1_SHIFT)) & AIPS_PACRC_WP1_MASK)
  921. #define AIPS_PACRC_SP1_MASK (0x4000000U)
  922. #define AIPS_PACRC_SP1_SHIFT (26U)
  923. #define AIPS_PACRC_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP1_SHIFT)) & AIPS_PACRC_SP1_MASK)
  924. #define AIPS_PACRC_TP0_MASK (0x10000000U)
  925. #define AIPS_PACRC_TP0_SHIFT (28U)
  926. #define AIPS_PACRC_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_TP0_SHIFT)) & AIPS_PACRC_TP0_MASK)
  927. #define AIPS_PACRC_WP0_MASK (0x20000000U)
  928. #define AIPS_PACRC_WP0_SHIFT (29U)
  929. #define AIPS_PACRC_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_WP0_SHIFT)) & AIPS_PACRC_WP0_MASK)
  930. #define AIPS_PACRC_SP0_MASK (0x40000000U)
  931. #define AIPS_PACRC_SP0_SHIFT (30U)
  932. #define AIPS_PACRC_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRC_SP0_SHIFT)) & AIPS_PACRC_SP0_MASK)
  933. /*! @name PACRD - Peripheral Access Control Register */
  934. #define AIPS_PACRD_TP7_MASK (0x1U)
  935. #define AIPS_PACRD_TP7_SHIFT (0U)
  936. #define AIPS_PACRD_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP7_SHIFT)) & AIPS_PACRD_TP7_MASK)
  937. #define AIPS_PACRD_WP7_MASK (0x2U)
  938. #define AIPS_PACRD_WP7_SHIFT (1U)
  939. #define AIPS_PACRD_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP7_SHIFT)) & AIPS_PACRD_WP7_MASK)
  940. #define AIPS_PACRD_SP7_MASK (0x4U)
  941. #define AIPS_PACRD_SP7_SHIFT (2U)
  942. #define AIPS_PACRD_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP7_SHIFT)) & AIPS_PACRD_SP7_MASK)
  943. #define AIPS_PACRD_TP6_MASK (0x10U)
  944. #define AIPS_PACRD_TP6_SHIFT (4U)
  945. #define AIPS_PACRD_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP6_SHIFT)) & AIPS_PACRD_TP6_MASK)
  946. #define AIPS_PACRD_WP6_MASK (0x20U)
  947. #define AIPS_PACRD_WP6_SHIFT (5U)
  948. #define AIPS_PACRD_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP6_SHIFT)) & AIPS_PACRD_WP6_MASK)
  949. #define AIPS_PACRD_SP6_MASK (0x40U)
  950. #define AIPS_PACRD_SP6_SHIFT (6U)
  951. #define AIPS_PACRD_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP6_SHIFT)) & AIPS_PACRD_SP6_MASK)
  952. #define AIPS_PACRD_TP5_MASK (0x100U)
  953. #define AIPS_PACRD_TP5_SHIFT (8U)
  954. #define AIPS_PACRD_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP5_SHIFT)) & AIPS_PACRD_TP5_MASK)
  955. #define AIPS_PACRD_WP5_MASK (0x200U)
  956. #define AIPS_PACRD_WP5_SHIFT (9U)
  957. #define AIPS_PACRD_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP5_SHIFT)) & AIPS_PACRD_WP5_MASK)
  958. #define AIPS_PACRD_SP5_MASK (0x400U)
  959. #define AIPS_PACRD_SP5_SHIFT (10U)
  960. #define AIPS_PACRD_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP5_SHIFT)) & AIPS_PACRD_SP5_MASK)
  961. #define AIPS_PACRD_TP4_MASK (0x1000U)
  962. #define AIPS_PACRD_TP4_SHIFT (12U)
  963. #define AIPS_PACRD_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP4_SHIFT)) & AIPS_PACRD_TP4_MASK)
  964. #define AIPS_PACRD_WP4_MASK (0x2000U)
  965. #define AIPS_PACRD_WP4_SHIFT (13U)
  966. #define AIPS_PACRD_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP4_SHIFT)) & AIPS_PACRD_WP4_MASK)
  967. #define AIPS_PACRD_SP4_MASK (0x4000U)
  968. #define AIPS_PACRD_SP4_SHIFT (14U)
  969. #define AIPS_PACRD_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP4_SHIFT)) & AIPS_PACRD_SP4_MASK)
  970. #define AIPS_PACRD_TP3_MASK (0x10000U)
  971. #define AIPS_PACRD_TP3_SHIFT (16U)
  972. #define AIPS_PACRD_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP3_SHIFT)) & AIPS_PACRD_TP3_MASK)
  973. #define AIPS_PACRD_WP3_MASK (0x20000U)
  974. #define AIPS_PACRD_WP3_SHIFT (17U)
  975. #define AIPS_PACRD_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP3_SHIFT)) & AIPS_PACRD_WP3_MASK)
  976. #define AIPS_PACRD_SP3_MASK (0x40000U)
  977. #define AIPS_PACRD_SP3_SHIFT (18U)
  978. #define AIPS_PACRD_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP3_SHIFT)) & AIPS_PACRD_SP3_MASK)
  979. #define AIPS_PACRD_TP2_MASK (0x100000U)
  980. #define AIPS_PACRD_TP2_SHIFT (20U)
  981. #define AIPS_PACRD_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP2_SHIFT)) & AIPS_PACRD_TP2_MASK)
  982. #define AIPS_PACRD_WP2_MASK (0x200000U)
  983. #define AIPS_PACRD_WP2_SHIFT (21U)
  984. #define AIPS_PACRD_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP2_SHIFT)) & AIPS_PACRD_WP2_MASK)
  985. #define AIPS_PACRD_SP2_MASK (0x400000U)
  986. #define AIPS_PACRD_SP2_SHIFT (22U)
  987. #define AIPS_PACRD_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP2_SHIFT)) & AIPS_PACRD_SP2_MASK)
  988. #define AIPS_PACRD_TP1_MASK (0x1000000U)
  989. #define AIPS_PACRD_TP1_SHIFT (24U)
  990. #define AIPS_PACRD_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP1_SHIFT)) & AIPS_PACRD_TP1_MASK)
  991. #define AIPS_PACRD_WP1_MASK (0x2000000U)
  992. #define AIPS_PACRD_WP1_SHIFT (25U)
  993. #define AIPS_PACRD_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP1_SHIFT)) & AIPS_PACRD_WP1_MASK)
  994. #define AIPS_PACRD_SP1_MASK (0x4000000U)
  995. #define AIPS_PACRD_SP1_SHIFT (26U)
  996. #define AIPS_PACRD_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP1_SHIFT)) & AIPS_PACRD_SP1_MASK)
  997. #define AIPS_PACRD_TP0_MASK (0x10000000U)
  998. #define AIPS_PACRD_TP0_SHIFT (28U)
  999. #define AIPS_PACRD_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_TP0_SHIFT)) & AIPS_PACRD_TP0_MASK)
  1000. #define AIPS_PACRD_WP0_MASK (0x20000000U)
  1001. #define AIPS_PACRD_WP0_SHIFT (29U)
  1002. #define AIPS_PACRD_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_WP0_SHIFT)) & AIPS_PACRD_WP0_MASK)
  1003. #define AIPS_PACRD_SP0_MASK (0x40000000U)
  1004. #define AIPS_PACRD_SP0_SHIFT (30U)
  1005. #define AIPS_PACRD_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRD_SP0_SHIFT)) & AIPS_PACRD_SP0_MASK)
  1006. /*! @name PACRE - Peripheral Access Control Register */
  1007. #define AIPS_PACRE_TP7_MASK (0x1U)
  1008. #define AIPS_PACRE_TP7_SHIFT (0U)
  1009. #define AIPS_PACRE_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP7_SHIFT)) & AIPS_PACRE_TP7_MASK)
  1010. #define AIPS_PACRE_WP7_MASK (0x2U)
  1011. #define AIPS_PACRE_WP7_SHIFT (1U)
  1012. #define AIPS_PACRE_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP7_SHIFT)) & AIPS_PACRE_WP7_MASK)
  1013. #define AIPS_PACRE_SP7_MASK (0x4U)
  1014. #define AIPS_PACRE_SP7_SHIFT (2U)
  1015. #define AIPS_PACRE_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP7_SHIFT)) & AIPS_PACRE_SP7_MASK)
  1016. #define AIPS_PACRE_TP6_MASK (0x10U)
  1017. #define AIPS_PACRE_TP6_SHIFT (4U)
  1018. #define AIPS_PACRE_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP6_SHIFT)) & AIPS_PACRE_TP6_MASK)
  1019. #define AIPS_PACRE_WP6_MASK (0x20U)
  1020. #define AIPS_PACRE_WP6_SHIFT (5U)
  1021. #define AIPS_PACRE_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP6_SHIFT)) & AIPS_PACRE_WP6_MASK)
  1022. #define AIPS_PACRE_SP6_MASK (0x40U)
  1023. #define AIPS_PACRE_SP6_SHIFT (6U)
  1024. #define AIPS_PACRE_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP6_SHIFT)) & AIPS_PACRE_SP6_MASK)
  1025. #define AIPS_PACRE_TP5_MASK (0x100U)
  1026. #define AIPS_PACRE_TP5_SHIFT (8U)
  1027. #define AIPS_PACRE_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP5_SHIFT)) & AIPS_PACRE_TP5_MASK)
  1028. #define AIPS_PACRE_WP5_MASK (0x200U)
  1029. #define AIPS_PACRE_WP5_SHIFT (9U)
  1030. #define AIPS_PACRE_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP5_SHIFT)) & AIPS_PACRE_WP5_MASK)
  1031. #define AIPS_PACRE_SP5_MASK (0x400U)
  1032. #define AIPS_PACRE_SP5_SHIFT (10U)
  1033. #define AIPS_PACRE_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP5_SHIFT)) & AIPS_PACRE_SP5_MASK)
  1034. #define AIPS_PACRE_TP4_MASK (0x1000U)
  1035. #define AIPS_PACRE_TP4_SHIFT (12U)
  1036. #define AIPS_PACRE_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP4_SHIFT)) & AIPS_PACRE_TP4_MASK)
  1037. #define AIPS_PACRE_WP4_MASK (0x2000U)
  1038. #define AIPS_PACRE_WP4_SHIFT (13U)
  1039. #define AIPS_PACRE_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP4_SHIFT)) & AIPS_PACRE_WP4_MASK)
  1040. #define AIPS_PACRE_SP4_MASK (0x4000U)
  1041. #define AIPS_PACRE_SP4_SHIFT (14U)
  1042. #define AIPS_PACRE_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP4_SHIFT)) & AIPS_PACRE_SP4_MASK)
  1043. #define AIPS_PACRE_TP3_MASK (0x10000U)
  1044. #define AIPS_PACRE_TP3_SHIFT (16U)
  1045. #define AIPS_PACRE_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP3_SHIFT)) & AIPS_PACRE_TP3_MASK)
  1046. #define AIPS_PACRE_WP3_MASK (0x20000U)
  1047. #define AIPS_PACRE_WP3_SHIFT (17U)
  1048. #define AIPS_PACRE_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP3_SHIFT)) & AIPS_PACRE_WP3_MASK)
  1049. #define AIPS_PACRE_SP3_MASK (0x40000U)
  1050. #define AIPS_PACRE_SP3_SHIFT (18U)
  1051. #define AIPS_PACRE_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP3_SHIFT)) & AIPS_PACRE_SP3_MASK)
  1052. #define AIPS_PACRE_TP2_MASK (0x100000U)
  1053. #define AIPS_PACRE_TP2_SHIFT (20U)
  1054. #define AIPS_PACRE_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP2_SHIFT)) & AIPS_PACRE_TP2_MASK)
  1055. #define AIPS_PACRE_WP2_MASK (0x200000U)
  1056. #define AIPS_PACRE_WP2_SHIFT (21U)
  1057. #define AIPS_PACRE_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP2_SHIFT)) & AIPS_PACRE_WP2_MASK)
  1058. #define AIPS_PACRE_SP2_MASK (0x400000U)
  1059. #define AIPS_PACRE_SP2_SHIFT (22U)
  1060. #define AIPS_PACRE_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP2_SHIFT)) & AIPS_PACRE_SP2_MASK)
  1061. #define AIPS_PACRE_TP1_MASK (0x1000000U)
  1062. #define AIPS_PACRE_TP1_SHIFT (24U)
  1063. #define AIPS_PACRE_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP1_SHIFT)) & AIPS_PACRE_TP1_MASK)
  1064. #define AIPS_PACRE_WP1_MASK (0x2000000U)
  1065. #define AIPS_PACRE_WP1_SHIFT (25U)
  1066. #define AIPS_PACRE_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP1_SHIFT)) & AIPS_PACRE_WP1_MASK)
  1067. #define AIPS_PACRE_SP1_MASK (0x4000000U)
  1068. #define AIPS_PACRE_SP1_SHIFT (26U)
  1069. #define AIPS_PACRE_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP1_SHIFT)) & AIPS_PACRE_SP1_MASK)
  1070. #define AIPS_PACRE_TP0_MASK (0x10000000U)
  1071. #define AIPS_PACRE_TP0_SHIFT (28U)
  1072. #define AIPS_PACRE_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_TP0_SHIFT)) & AIPS_PACRE_TP0_MASK)
  1073. #define AIPS_PACRE_WP0_MASK (0x20000000U)
  1074. #define AIPS_PACRE_WP0_SHIFT (29U)
  1075. #define AIPS_PACRE_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_WP0_SHIFT)) & AIPS_PACRE_WP0_MASK)
  1076. #define AIPS_PACRE_SP0_MASK (0x40000000U)
  1077. #define AIPS_PACRE_SP0_SHIFT (30U)
  1078. #define AIPS_PACRE_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRE_SP0_SHIFT)) & AIPS_PACRE_SP0_MASK)
  1079. /*! @name PACRF - Peripheral Access Control Register */
  1080. #define AIPS_PACRF_TP7_MASK (0x1U)
  1081. #define AIPS_PACRF_TP7_SHIFT (0U)
  1082. #define AIPS_PACRF_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP7_SHIFT)) & AIPS_PACRF_TP7_MASK)
  1083. #define AIPS_PACRF_WP7_MASK (0x2U)
  1084. #define AIPS_PACRF_WP7_SHIFT (1U)
  1085. #define AIPS_PACRF_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP7_SHIFT)) & AIPS_PACRF_WP7_MASK)
  1086. #define AIPS_PACRF_SP7_MASK (0x4U)
  1087. #define AIPS_PACRF_SP7_SHIFT (2U)
  1088. #define AIPS_PACRF_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP7_SHIFT)) & AIPS_PACRF_SP7_MASK)
  1089. #define AIPS_PACRF_TP6_MASK (0x10U)
  1090. #define AIPS_PACRF_TP6_SHIFT (4U)
  1091. #define AIPS_PACRF_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP6_SHIFT)) & AIPS_PACRF_TP6_MASK)
  1092. #define AIPS_PACRF_WP6_MASK (0x20U)
  1093. #define AIPS_PACRF_WP6_SHIFT (5U)
  1094. #define AIPS_PACRF_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP6_SHIFT)) & AIPS_PACRF_WP6_MASK)
  1095. #define AIPS_PACRF_SP6_MASK (0x40U)
  1096. #define AIPS_PACRF_SP6_SHIFT (6U)
  1097. #define AIPS_PACRF_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP6_SHIFT)) & AIPS_PACRF_SP6_MASK)
  1098. #define AIPS_PACRF_TP5_MASK (0x100U)
  1099. #define AIPS_PACRF_TP5_SHIFT (8U)
  1100. #define AIPS_PACRF_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP5_SHIFT)) & AIPS_PACRF_TP5_MASK)
  1101. #define AIPS_PACRF_WP5_MASK (0x200U)
  1102. #define AIPS_PACRF_WP5_SHIFT (9U)
  1103. #define AIPS_PACRF_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP5_SHIFT)) & AIPS_PACRF_WP5_MASK)
  1104. #define AIPS_PACRF_SP5_MASK (0x400U)
  1105. #define AIPS_PACRF_SP5_SHIFT (10U)
  1106. #define AIPS_PACRF_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP5_SHIFT)) & AIPS_PACRF_SP5_MASK)
  1107. #define AIPS_PACRF_TP4_MASK (0x1000U)
  1108. #define AIPS_PACRF_TP4_SHIFT (12U)
  1109. #define AIPS_PACRF_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP4_SHIFT)) & AIPS_PACRF_TP4_MASK)
  1110. #define AIPS_PACRF_WP4_MASK (0x2000U)
  1111. #define AIPS_PACRF_WP4_SHIFT (13U)
  1112. #define AIPS_PACRF_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP4_SHIFT)) & AIPS_PACRF_WP4_MASK)
  1113. #define AIPS_PACRF_SP4_MASK (0x4000U)
  1114. #define AIPS_PACRF_SP4_SHIFT (14U)
  1115. #define AIPS_PACRF_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP4_SHIFT)) & AIPS_PACRF_SP4_MASK)
  1116. #define AIPS_PACRF_TP3_MASK (0x10000U)
  1117. #define AIPS_PACRF_TP3_SHIFT (16U)
  1118. #define AIPS_PACRF_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP3_SHIFT)) & AIPS_PACRF_TP3_MASK)
  1119. #define AIPS_PACRF_WP3_MASK (0x20000U)
  1120. #define AIPS_PACRF_WP3_SHIFT (17U)
  1121. #define AIPS_PACRF_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP3_SHIFT)) & AIPS_PACRF_WP3_MASK)
  1122. #define AIPS_PACRF_SP3_MASK (0x40000U)
  1123. #define AIPS_PACRF_SP3_SHIFT (18U)
  1124. #define AIPS_PACRF_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP3_SHIFT)) & AIPS_PACRF_SP3_MASK)
  1125. #define AIPS_PACRF_TP2_MASK (0x100000U)
  1126. #define AIPS_PACRF_TP2_SHIFT (20U)
  1127. #define AIPS_PACRF_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP2_SHIFT)) & AIPS_PACRF_TP2_MASK)
  1128. #define AIPS_PACRF_WP2_MASK (0x200000U)
  1129. #define AIPS_PACRF_WP2_SHIFT (21U)
  1130. #define AIPS_PACRF_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP2_SHIFT)) & AIPS_PACRF_WP2_MASK)
  1131. #define AIPS_PACRF_SP2_MASK (0x400000U)
  1132. #define AIPS_PACRF_SP2_SHIFT (22U)
  1133. #define AIPS_PACRF_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP2_SHIFT)) & AIPS_PACRF_SP2_MASK)
  1134. #define AIPS_PACRF_TP1_MASK (0x1000000U)
  1135. #define AIPS_PACRF_TP1_SHIFT (24U)
  1136. #define AIPS_PACRF_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP1_SHIFT)) & AIPS_PACRF_TP1_MASK)
  1137. #define AIPS_PACRF_WP1_MASK (0x2000000U)
  1138. #define AIPS_PACRF_WP1_SHIFT (25U)
  1139. #define AIPS_PACRF_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP1_SHIFT)) & AIPS_PACRF_WP1_MASK)
  1140. #define AIPS_PACRF_SP1_MASK (0x4000000U)
  1141. #define AIPS_PACRF_SP1_SHIFT (26U)
  1142. #define AIPS_PACRF_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP1_SHIFT)) & AIPS_PACRF_SP1_MASK)
  1143. #define AIPS_PACRF_TP0_MASK (0x10000000U)
  1144. #define AIPS_PACRF_TP0_SHIFT (28U)
  1145. #define AIPS_PACRF_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_TP0_SHIFT)) & AIPS_PACRF_TP0_MASK)
  1146. #define AIPS_PACRF_WP0_MASK (0x20000000U)
  1147. #define AIPS_PACRF_WP0_SHIFT (29U)
  1148. #define AIPS_PACRF_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_WP0_SHIFT)) & AIPS_PACRF_WP0_MASK)
  1149. #define AIPS_PACRF_SP0_MASK (0x40000000U)
  1150. #define AIPS_PACRF_SP0_SHIFT (30U)
  1151. #define AIPS_PACRF_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRF_SP0_SHIFT)) & AIPS_PACRF_SP0_MASK)
  1152. /*! @name PACRG - Peripheral Access Control Register */
  1153. #define AIPS_PACRG_TP7_MASK (0x1U)
  1154. #define AIPS_PACRG_TP7_SHIFT (0U)
  1155. #define AIPS_PACRG_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP7_SHIFT)) & AIPS_PACRG_TP7_MASK)
  1156. #define AIPS_PACRG_WP7_MASK (0x2U)
  1157. #define AIPS_PACRG_WP7_SHIFT (1U)
  1158. #define AIPS_PACRG_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP7_SHIFT)) & AIPS_PACRG_WP7_MASK)
  1159. #define AIPS_PACRG_SP7_MASK (0x4U)
  1160. #define AIPS_PACRG_SP7_SHIFT (2U)
  1161. #define AIPS_PACRG_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP7_SHIFT)) & AIPS_PACRG_SP7_MASK)
  1162. #define AIPS_PACRG_TP6_MASK (0x10U)
  1163. #define AIPS_PACRG_TP6_SHIFT (4U)
  1164. #define AIPS_PACRG_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP6_SHIFT)) & AIPS_PACRG_TP6_MASK)
  1165. #define AIPS_PACRG_WP6_MASK (0x20U)
  1166. #define AIPS_PACRG_WP6_SHIFT (5U)
  1167. #define AIPS_PACRG_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP6_SHIFT)) & AIPS_PACRG_WP6_MASK)
  1168. #define AIPS_PACRG_SP6_MASK (0x40U)
  1169. #define AIPS_PACRG_SP6_SHIFT (6U)
  1170. #define AIPS_PACRG_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP6_SHIFT)) & AIPS_PACRG_SP6_MASK)
  1171. #define AIPS_PACRG_TP5_MASK (0x100U)
  1172. #define AIPS_PACRG_TP5_SHIFT (8U)
  1173. #define AIPS_PACRG_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP5_SHIFT)) & AIPS_PACRG_TP5_MASK)
  1174. #define AIPS_PACRG_WP5_MASK (0x200U)
  1175. #define AIPS_PACRG_WP5_SHIFT (9U)
  1176. #define AIPS_PACRG_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP5_SHIFT)) & AIPS_PACRG_WP5_MASK)
  1177. #define AIPS_PACRG_SP5_MASK (0x400U)
  1178. #define AIPS_PACRG_SP5_SHIFT (10U)
  1179. #define AIPS_PACRG_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP5_SHIFT)) & AIPS_PACRG_SP5_MASK)
  1180. #define AIPS_PACRG_TP4_MASK (0x1000U)
  1181. #define AIPS_PACRG_TP4_SHIFT (12U)
  1182. #define AIPS_PACRG_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP4_SHIFT)) & AIPS_PACRG_TP4_MASK)
  1183. #define AIPS_PACRG_WP4_MASK (0x2000U)
  1184. #define AIPS_PACRG_WP4_SHIFT (13U)
  1185. #define AIPS_PACRG_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP4_SHIFT)) & AIPS_PACRG_WP4_MASK)
  1186. #define AIPS_PACRG_SP4_MASK (0x4000U)
  1187. #define AIPS_PACRG_SP4_SHIFT (14U)
  1188. #define AIPS_PACRG_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP4_SHIFT)) & AIPS_PACRG_SP4_MASK)
  1189. #define AIPS_PACRG_TP3_MASK (0x10000U)
  1190. #define AIPS_PACRG_TP3_SHIFT (16U)
  1191. #define AIPS_PACRG_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP3_SHIFT)) & AIPS_PACRG_TP3_MASK)
  1192. #define AIPS_PACRG_WP3_MASK (0x20000U)
  1193. #define AIPS_PACRG_WP3_SHIFT (17U)
  1194. #define AIPS_PACRG_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP3_SHIFT)) & AIPS_PACRG_WP3_MASK)
  1195. #define AIPS_PACRG_SP3_MASK (0x40000U)
  1196. #define AIPS_PACRG_SP3_SHIFT (18U)
  1197. #define AIPS_PACRG_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP3_SHIFT)) & AIPS_PACRG_SP3_MASK)
  1198. #define AIPS_PACRG_TP2_MASK (0x100000U)
  1199. #define AIPS_PACRG_TP2_SHIFT (20U)
  1200. #define AIPS_PACRG_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP2_SHIFT)) & AIPS_PACRG_TP2_MASK)
  1201. #define AIPS_PACRG_WP2_MASK (0x200000U)
  1202. #define AIPS_PACRG_WP2_SHIFT (21U)
  1203. #define AIPS_PACRG_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP2_SHIFT)) & AIPS_PACRG_WP2_MASK)
  1204. #define AIPS_PACRG_SP2_MASK (0x400000U)
  1205. #define AIPS_PACRG_SP2_SHIFT (22U)
  1206. #define AIPS_PACRG_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP2_SHIFT)) & AIPS_PACRG_SP2_MASK)
  1207. #define AIPS_PACRG_TP1_MASK (0x1000000U)
  1208. #define AIPS_PACRG_TP1_SHIFT (24U)
  1209. #define AIPS_PACRG_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP1_SHIFT)) & AIPS_PACRG_TP1_MASK)
  1210. #define AIPS_PACRG_WP1_MASK (0x2000000U)
  1211. #define AIPS_PACRG_WP1_SHIFT (25U)
  1212. #define AIPS_PACRG_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP1_SHIFT)) & AIPS_PACRG_WP1_MASK)
  1213. #define AIPS_PACRG_SP1_MASK (0x4000000U)
  1214. #define AIPS_PACRG_SP1_SHIFT (26U)
  1215. #define AIPS_PACRG_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP1_SHIFT)) & AIPS_PACRG_SP1_MASK)
  1216. #define AIPS_PACRG_TP0_MASK (0x10000000U)
  1217. #define AIPS_PACRG_TP0_SHIFT (28U)
  1218. #define AIPS_PACRG_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_TP0_SHIFT)) & AIPS_PACRG_TP0_MASK)
  1219. #define AIPS_PACRG_WP0_MASK (0x20000000U)
  1220. #define AIPS_PACRG_WP0_SHIFT (29U)
  1221. #define AIPS_PACRG_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_WP0_SHIFT)) & AIPS_PACRG_WP0_MASK)
  1222. #define AIPS_PACRG_SP0_MASK (0x40000000U)
  1223. #define AIPS_PACRG_SP0_SHIFT (30U)
  1224. #define AIPS_PACRG_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRG_SP0_SHIFT)) & AIPS_PACRG_SP0_MASK)
  1225. /*! @name PACRH - Peripheral Access Control Register */
  1226. #define AIPS_PACRH_TP7_MASK (0x1U)
  1227. #define AIPS_PACRH_TP7_SHIFT (0U)
  1228. #define AIPS_PACRH_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP7_SHIFT)) & AIPS_PACRH_TP7_MASK)
  1229. #define AIPS_PACRH_WP7_MASK (0x2U)
  1230. #define AIPS_PACRH_WP7_SHIFT (1U)
  1231. #define AIPS_PACRH_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP7_SHIFT)) & AIPS_PACRH_WP7_MASK)
  1232. #define AIPS_PACRH_SP7_MASK (0x4U)
  1233. #define AIPS_PACRH_SP7_SHIFT (2U)
  1234. #define AIPS_PACRH_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP7_SHIFT)) & AIPS_PACRH_SP7_MASK)
  1235. #define AIPS_PACRH_TP6_MASK (0x10U)
  1236. #define AIPS_PACRH_TP6_SHIFT (4U)
  1237. #define AIPS_PACRH_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP6_SHIFT)) & AIPS_PACRH_TP6_MASK)
  1238. #define AIPS_PACRH_WP6_MASK (0x20U)
  1239. #define AIPS_PACRH_WP6_SHIFT (5U)
  1240. #define AIPS_PACRH_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP6_SHIFT)) & AIPS_PACRH_WP6_MASK)
  1241. #define AIPS_PACRH_SP6_MASK (0x40U)
  1242. #define AIPS_PACRH_SP6_SHIFT (6U)
  1243. #define AIPS_PACRH_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP6_SHIFT)) & AIPS_PACRH_SP6_MASK)
  1244. #define AIPS_PACRH_TP5_MASK (0x100U)
  1245. #define AIPS_PACRH_TP5_SHIFT (8U)
  1246. #define AIPS_PACRH_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP5_SHIFT)) & AIPS_PACRH_TP5_MASK)
  1247. #define AIPS_PACRH_WP5_MASK (0x200U)
  1248. #define AIPS_PACRH_WP5_SHIFT (9U)
  1249. #define AIPS_PACRH_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP5_SHIFT)) & AIPS_PACRH_WP5_MASK)
  1250. #define AIPS_PACRH_SP5_MASK (0x400U)
  1251. #define AIPS_PACRH_SP5_SHIFT (10U)
  1252. #define AIPS_PACRH_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP5_SHIFT)) & AIPS_PACRH_SP5_MASK)
  1253. #define AIPS_PACRH_TP4_MASK (0x1000U)
  1254. #define AIPS_PACRH_TP4_SHIFT (12U)
  1255. #define AIPS_PACRH_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP4_SHIFT)) & AIPS_PACRH_TP4_MASK)
  1256. #define AIPS_PACRH_WP4_MASK (0x2000U)
  1257. #define AIPS_PACRH_WP4_SHIFT (13U)
  1258. #define AIPS_PACRH_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP4_SHIFT)) & AIPS_PACRH_WP4_MASK)
  1259. #define AIPS_PACRH_SP4_MASK (0x4000U)
  1260. #define AIPS_PACRH_SP4_SHIFT (14U)
  1261. #define AIPS_PACRH_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP4_SHIFT)) & AIPS_PACRH_SP4_MASK)
  1262. #define AIPS_PACRH_TP3_MASK (0x10000U)
  1263. #define AIPS_PACRH_TP3_SHIFT (16U)
  1264. #define AIPS_PACRH_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP3_SHIFT)) & AIPS_PACRH_TP3_MASK)
  1265. #define AIPS_PACRH_WP3_MASK (0x20000U)
  1266. #define AIPS_PACRH_WP3_SHIFT (17U)
  1267. #define AIPS_PACRH_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP3_SHIFT)) & AIPS_PACRH_WP3_MASK)
  1268. #define AIPS_PACRH_SP3_MASK (0x40000U)
  1269. #define AIPS_PACRH_SP3_SHIFT (18U)
  1270. #define AIPS_PACRH_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP3_SHIFT)) & AIPS_PACRH_SP3_MASK)
  1271. #define AIPS_PACRH_TP2_MASK (0x100000U)
  1272. #define AIPS_PACRH_TP2_SHIFT (20U)
  1273. #define AIPS_PACRH_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP2_SHIFT)) & AIPS_PACRH_TP2_MASK)
  1274. #define AIPS_PACRH_WP2_MASK (0x200000U)
  1275. #define AIPS_PACRH_WP2_SHIFT (21U)
  1276. #define AIPS_PACRH_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP2_SHIFT)) & AIPS_PACRH_WP2_MASK)
  1277. #define AIPS_PACRH_SP2_MASK (0x400000U)
  1278. #define AIPS_PACRH_SP2_SHIFT (22U)
  1279. #define AIPS_PACRH_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP2_SHIFT)) & AIPS_PACRH_SP2_MASK)
  1280. #define AIPS_PACRH_TP1_MASK (0x1000000U)
  1281. #define AIPS_PACRH_TP1_SHIFT (24U)
  1282. #define AIPS_PACRH_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP1_SHIFT)) & AIPS_PACRH_TP1_MASK)
  1283. #define AIPS_PACRH_WP1_MASK (0x2000000U)
  1284. #define AIPS_PACRH_WP1_SHIFT (25U)
  1285. #define AIPS_PACRH_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP1_SHIFT)) & AIPS_PACRH_WP1_MASK)
  1286. #define AIPS_PACRH_SP1_MASK (0x4000000U)
  1287. #define AIPS_PACRH_SP1_SHIFT (26U)
  1288. #define AIPS_PACRH_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP1_SHIFT)) & AIPS_PACRH_SP1_MASK)
  1289. #define AIPS_PACRH_TP0_MASK (0x10000000U)
  1290. #define AIPS_PACRH_TP0_SHIFT (28U)
  1291. #define AIPS_PACRH_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_TP0_SHIFT)) & AIPS_PACRH_TP0_MASK)
  1292. #define AIPS_PACRH_WP0_MASK (0x20000000U)
  1293. #define AIPS_PACRH_WP0_SHIFT (29U)
  1294. #define AIPS_PACRH_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_WP0_SHIFT)) & AIPS_PACRH_WP0_MASK)
  1295. #define AIPS_PACRH_SP0_MASK (0x40000000U)
  1296. #define AIPS_PACRH_SP0_SHIFT (30U)
  1297. #define AIPS_PACRH_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRH_SP0_SHIFT)) & AIPS_PACRH_SP0_MASK)
  1298. /*! @name PACRI - Peripheral Access Control Register */
  1299. #define AIPS_PACRI_TP7_MASK (0x1U)
  1300. #define AIPS_PACRI_TP7_SHIFT (0U)
  1301. #define AIPS_PACRI_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP7_SHIFT)) & AIPS_PACRI_TP7_MASK)
  1302. #define AIPS_PACRI_WP7_MASK (0x2U)
  1303. #define AIPS_PACRI_WP7_SHIFT (1U)
  1304. #define AIPS_PACRI_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP7_SHIFT)) & AIPS_PACRI_WP7_MASK)
  1305. #define AIPS_PACRI_SP7_MASK (0x4U)
  1306. #define AIPS_PACRI_SP7_SHIFT (2U)
  1307. #define AIPS_PACRI_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP7_SHIFT)) & AIPS_PACRI_SP7_MASK)
  1308. #define AIPS_PACRI_TP6_MASK (0x10U)
  1309. #define AIPS_PACRI_TP6_SHIFT (4U)
  1310. #define AIPS_PACRI_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP6_SHIFT)) & AIPS_PACRI_TP6_MASK)
  1311. #define AIPS_PACRI_WP6_MASK (0x20U)
  1312. #define AIPS_PACRI_WP6_SHIFT (5U)
  1313. #define AIPS_PACRI_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP6_SHIFT)) & AIPS_PACRI_WP6_MASK)
  1314. #define AIPS_PACRI_SP6_MASK (0x40U)
  1315. #define AIPS_PACRI_SP6_SHIFT (6U)
  1316. #define AIPS_PACRI_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP6_SHIFT)) & AIPS_PACRI_SP6_MASK)
  1317. #define AIPS_PACRI_TP5_MASK (0x100U)
  1318. #define AIPS_PACRI_TP5_SHIFT (8U)
  1319. #define AIPS_PACRI_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP5_SHIFT)) & AIPS_PACRI_TP5_MASK)
  1320. #define AIPS_PACRI_WP5_MASK (0x200U)
  1321. #define AIPS_PACRI_WP5_SHIFT (9U)
  1322. #define AIPS_PACRI_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP5_SHIFT)) & AIPS_PACRI_WP5_MASK)
  1323. #define AIPS_PACRI_SP5_MASK (0x400U)
  1324. #define AIPS_PACRI_SP5_SHIFT (10U)
  1325. #define AIPS_PACRI_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP5_SHIFT)) & AIPS_PACRI_SP5_MASK)
  1326. #define AIPS_PACRI_TP4_MASK (0x1000U)
  1327. #define AIPS_PACRI_TP4_SHIFT (12U)
  1328. #define AIPS_PACRI_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP4_SHIFT)) & AIPS_PACRI_TP4_MASK)
  1329. #define AIPS_PACRI_WP4_MASK (0x2000U)
  1330. #define AIPS_PACRI_WP4_SHIFT (13U)
  1331. #define AIPS_PACRI_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP4_SHIFT)) & AIPS_PACRI_WP4_MASK)
  1332. #define AIPS_PACRI_SP4_MASK (0x4000U)
  1333. #define AIPS_PACRI_SP4_SHIFT (14U)
  1334. #define AIPS_PACRI_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP4_SHIFT)) & AIPS_PACRI_SP4_MASK)
  1335. #define AIPS_PACRI_TP3_MASK (0x10000U)
  1336. #define AIPS_PACRI_TP3_SHIFT (16U)
  1337. #define AIPS_PACRI_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP3_SHIFT)) & AIPS_PACRI_TP3_MASK)
  1338. #define AIPS_PACRI_WP3_MASK (0x20000U)
  1339. #define AIPS_PACRI_WP3_SHIFT (17U)
  1340. #define AIPS_PACRI_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP3_SHIFT)) & AIPS_PACRI_WP3_MASK)
  1341. #define AIPS_PACRI_SP3_MASK (0x40000U)
  1342. #define AIPS_PACRI_SP3_SHIFT (18U)
  1343. #define AIPS_PACRI_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP3_SHIFT)) & AIPS_PACRI_SP3_MASK)
  1344. #define AIPS_PACRI_TP2_MASK (0x100000U)
  1345. #define AIPS_PACRI_TP2_SHIFT (20U)
  1346. #define AIPS_PACRI_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP2_SHIFT)) & AIPS_PACRI_TP2_MASK)
  1347. #define AIPS_PACRI_WP2_MASK (0x200000U)
  1348. #define AIPS_PACRI_WP2_SHIFT (21U)
  1349. #define AIPS_PACRI_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP2_SHIFT)) & AIPS_PACRI_WP2_MASK)
  1350. #define AIPS_PACRI_SP2_MASK (0x400000U)
  1351. #define AIPS_PACRI_SP2_SHIFT (22U)
  1352. #define AIPS_PACRI_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP2_SHIFT)) & AIPS_PACRI_SP2_MASK)
  1353. #define AIPS_PACRI_TP1_MASK (0x1000000U)
  1354. #define AIPS_PACRI_TP1_SHIFT (24U)
  1355. #define AIPS_PACRI_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP1_SHIFT)) & AIPS_PACRI_TP1_MASK)
  1356. #define AIPS_PACRI_WP1_MASK (0x2000000U)
  1357. #define AIPS_PACRI_WP1_SHIFT (25U)
  1358. #define AIPS_PACRI_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP1_SHIFT)) & AIPS_PACRI_WP1_MASK)
  1359. #define AIPS_PACRI_SP1_MASK (0x4000000U)
  1360. #define AIPS_PACRI_SP1_SHIFT (26U)
  1361. #define AIPS_PACRI_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP1_SHIFT)) & AIPS_PACRI_SP1_MASK)
  1362. #define AIPS_PACRI_TP0_MASK (0x10000000U)
  1363. #define AIPS_PACRI_TP0_SHIFT (28U)
  1364. #define AIPS_PACRI_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_TP0_SHIFT)) & AIPS_PACRI_TP0_MASK)
  1365. #define AIPS_PACRI_WP0_MASK (0x20000000U)
  1366. #define AIPS_PACRI_WP0_SHIFT (29U)
  1367. #define AIPS_PACRI_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_WP0_SHIFT)) & AIPS_PACRI_WP0_MASK)
  1368. #define AIPS_PACRI_SP0_MASK (0x40000000U)
  1369. #define AIPS_PACRI_SP0_SHIFT (30U)
  1370. #define AIPS_PACRI_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRI_SP0_SHIFT)) & AIPS_PACRI_SP0_MASK)
  1371. /*! @name PACRJ - Peripheral Access Control Register */
  1372. #define AIPS_PACRJ_TP7_MASK (0x1U)
  1373. #define AIPS_PACRJ_TP7_SHIFT (0U)
  1374. #define AIPS_PACRJ_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP7_SHIFT)) & AIPS_PACRJ_TP7_MASK)
  1375. #define AIPS_PACRJ_WP7_MASK (0x2U)
  1376. #define AIPS_PACRJ_WP7_SHIFT (1U)
  1377. #define AIPS_PACRJ_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP7_SHIFT)) & AIPS_PACRJ_WP7_MASK)
  1378. #define AIPS_PACRJ_SP7_MASK (0x4U)
  1379. #define AIPS_PACRJ_SP7_SHIFT (2U)
  1380. #define AIPS_PACRJ_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP7_SHIFT)) & AIPS_PACRJ_SP7_MASK)
  1381. #define AIPS_PACRJ_TP6_MASK (0x10U)
  1382. #define AIPS_PACRJ_TP6_SHIFT (4U)
  1383. #define AIPS_PACRJ_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP6_SHIFT)) & AIPS_PACRJ_TP6_MASK)
  1384. #define AIPS_PACRJ_WP6_MASK (0x20U)
  1385. #define AIPS_PACRJ_WP6_SHIFT (5U)
  1386. #define AIPS_PACRJ_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP6_SHIFT)) & AIPS_PACRJ_WP6_MASK)
  1387. #define AIPS_PACRJ_SP6_MASK (0x40U)
  1388. #define AIPS_PACRJ_SP6_SHIFT (6U)
  1389. #define AIPS_PACRJ_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP6_SHIFT)) & AIPS_PACRJ_SP6_MASK)
  1390. #define AIPS_PACRJ_TP5_MASK (0x100U)
  1391. #define AIPS_PACRJ_TP5_SHIFT (8U)
  1392. #define AIPS_PACRJ_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP5_SHIFT)) & AIPS_PACRJ_TP5_MASK)
  1393. #define AIPS_PACRJ_WP5_MASK (0x200U)
  1394. #define AIPS_PACRJ_WP5_SHIFT (9U)
  1395. #define AIPS_PACRJ_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP5_SHIFT)) & AIPS_PACRJ_WP5_MASK)
  1396. #define AIPS_PACRJ_SP5_MASK (0x400U)
  1397. #define AIPS_PACRJ_SP5_SHIFT (10U)
  1398. #define AIPS_PACRJ_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP5_SHIFT)) & AIPS_PACRJ_SP5_MASK)
  1399. #define AIPS_PACRJ_TP4_MASK (0x1000U)
  1400. #define AIPS_PACRJ_TP4_SHIFT (12U)
  1401. #define AIPS_PACRJ_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP4_SHIFT)) & AIPS_PACRJ_TP4_MASK)
  1402. #define AIPS_PACRJ_WP4_MASK (0x2000U)
  1403. #define AIPS_PACRJ_WP4_SHIFT (13U)
  1404. #define AIPS_PACRJ_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP4_SHIFT)) & AIPS_PACRJ_WP4_MASK)
  1405. #define AIPS_PACRJ_SP4_MASK (0x4000U)
  1406. #define AIPS_PACRJ_SP4_SHIFT (14U)
  1407. #define AIPS_PACRJ_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP4_SHIFT)) & AIPS_PACRJ_SP4_MASK)
  1408. #define AIPS_PACRJ_TP3_MASK (0x10000U)
  1409. #define AIPS_PACRJ_TP3_SHIFT (16U)
  1410. #define AIPS_PACRJ_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP3_SHIFT)) & AIPS_PACRJ_TP3_MASK)
  1411. #define AIPS_PACRJ_WP3_MASK (0x20000U)
  1412. #define AIPS_PACRJ_WP3_SHIFT (17U)
  1413. #define AIPS_PACRJ_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP3_SHIFT)) & AIPS_PACRJ_WP3_MASK)
  1414. #define AIPS_PACRJ_SP3_MASK (0x40000U)
  1415. #define AIPS_PACRJ_SP3_SHIFT (18U)
  1416. #define AIPS_PACRJ_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP3_SHIFT)) & AIPS_PACRJ_SP3_MASK)
  1417. #define AIPS_PACRJ_TP2_MASK (0x100000U)
  1418. #define AIPS_PACRJ_TP2_SHIFT (20U)
  1419. #define AIPS_PACRJ_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP2_SHIFT)) & AIPS_PACRJ_TP2_MASK)
  1420. #define AIPS_PACRJ_WP2_MASK (0x200000U)
  1421. #define AIPS_PACRJ_WP2_SHIFT (21U)
  1422. #define AIPS_PACRJ_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP2_SHIFT)) & AIPS_PACRJ_WP2_MASK)
  1423. #define AIPS_PACRJ_SP2_MASK (0x400000U)
  1424. #define AIPS_PACRJ_SP2_SHIFT (22U)
  1425. #define AIPS_PACRJ_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP2_SHIFT)) & AIPS_PACRJ_SP2_MASK)
  1426. #define AIPS_PACRJ_TP1_MASK (0x1000000U)
  1427. #define AIPS_PACRJ_TP1_SHIFT (24U)
  1428. #define AIPS_PACRJ_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP1_SHIFT)) & AIPS_PACRJ_TP1_MASK)
  1429. #define AIPS_PACRJ_WP1_MASK (0x2000000U)
  1430. #define AIPS_PACRJ_WP1_SHIFT (25U)
  1431. #define AIPS_PACRJ_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP1_SHIFT)) & AIPS_PACRJ_WP1_MASK)
  1432. #define AIPS_PACRJ_SP1_MASK (0x4000000U)
  1433. #define AIPS_PACRJ_SP1_SHIFT (26U)
  1434. #define AIPS_PACRJ_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP1_SHIFT)) & AIPS_PACRJ_SP1_MASK)
  1435. #define AIPS_PACRJ_TP0_MASK (0x10000000U)
  1436. #define AIPS_PACRJ_TP0_SHIFT (28U)
  1437. #define AIPS_PACRJ_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_TP0_SHIFT)) & AIPS_PACRJ_TP0_MASK)
  1438. #define AIPS_PACRJ_WP0_MASK (0x20000000U)
  1439. #define AIPS_PACRJ_WP0_SHIFT (29U)
  1440. #define AIPS_PACRJ_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_WP0_SHIFT)) & AIPS_PACRJ_WP0_MASK)
  1441. #define AIPS_PACRJ_SP0_MASK (0x40000000U)
  1442. #define AIPS_PACRJ_SP0_SHIFT (30U)
  1443. #define AIPS_PACRJ_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRJ_SP0_SHIFT)) & AIPS_PACRJ_SP0_MASK)
  1444. /*! @name PACRK - Peripheral Access Control Register */
  1445. #define AIPS_PACRK_TP7_MASK (0x1U)
  1446. #define AIPS_PACRK_TP7_SHIFT (0U)
  1447. #define AIPS_PACRK_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP7_SHIFT)) & AIPS_PACRK_TP7_MASK)
  1448. #define AIPS_PACRK_WP7_MASK (0x2U)
  1449. #define AIPS_PACRK_WP7_SHIFT (1U)
  1450. #define AIPS_PACRK_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP7_SHIFT)) & AIPS_PACRK_WP7_MASK)
  1451. #define AIPS_PACRK_SP7_MASK (0x4U)
  1452. #define AIPS_PACRK_SP7_SHIFT (2U)
  1453. #define AIPS_PACRK_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP7_SHIFT)) & AIPS_PACRK_SP7_MASK)
  1454. #define AIPS_PACRK_TP6_MASK (0x10U)
  1455. #define AIPS_PACRK_TP6_SHIFT (4U)
  1456. #define AIPS_PACRK_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP6_SHIFT)) & AIPS_PACRK_TP6_MASK)
  1457. #define AIPS_PACRK_WP6_MASK (0x20U)
  1458. #define AIPS_PACRK_WP6_SHIFT (5U)
  1459. #define AIPS_PACRK_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP6_SHIFT)) & AIPS_PACRK_WP6_MASK)
  1460. #define AIPS_PACRK_SP6_MASK (0x40U)
  1461. #define AIPS_PACRK_SP6_SHIFT (6U)
  1462. #define AIPS_PACRK_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP6_SHIFT)) & AIPS_PACRK_SP6_MASK)
  1463. #define AIPS_PACRK_TP5_MASK (0x100U)
  1464. #define AIPS_PACRK_TP5_SHIFT (8U)
  1465. #define AIPS_PACRK_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP5_SHIFT)) & AIPS_PACRK_TP5_MASK)
  1466. #define AIPS_PACRK_WP5_MASK (0x200U)
  1467. #define AIPS_PACRK_WP5_SHIFT (9U)
  1468. #define AIPS_PACRK_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP5_SHIFT)) & AIPS_PACRK_WP5_MASK)
  1469. #define AIPS_PACRK_SP5_MASK (0x400U)
  1470. #define AIPS_PACRK_SP5_SHIFT (10U)
  1471. #define AIPS_PACRK_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP5_SHIFT)) & AIPS_PACRK_SP5_MASK)
  1472. #define AIPS_PACRK_TP4_MASK (0x1000U)
  1473. #define AIPS_PACRK_TP4_SHIFT (12U)
  1474. #define AIPS_PACRK_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP4_SHIFT)) & AIPS_PACRK_TP4_MASK)
  1475. #define AIPS_PACRK_WP4_MASK (0x2000U)
  1476. #define AIPS_PACRK_WP4_SHIFT (13U)
  1477. #define AIPS_PACRK_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP4_SHIFT)) & AIPS_PACRK_WP4_MASK)
  1478. #define AIPS_PACRK_SP4_MASK (0x4000U)
  1479. #define AIPS_PACRK_SP4_SHIFT (14U)
  1480. #define AIPS_PACRK_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP4_SHIFT)) & AIPS_PACRK_SP4_MASK)
  1481. #define AIPS_PACRK_TP3_MASK (0x10000U)
  1482. #define AIPS_PACRK_TP3_SHIFT (16U)
  1483. #define AIPS_PACRK_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP3_SHIFT)) & AIPS_PACRK_TP3_MASK)
  1484. #define AIPS_PACRK_WP3_MASK (0x20000U)
  1485. #define AIPS_PACRK_WP3_SHIFT (17U)
  1486. #define AIPS_PACRK_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP3_SHIFT)) & AIPS_PACRK_WP3_MASK)
  1487. #define AIPS_PACRK_SP3_MASK (0x40000U)
  1488. #define AIPS_PACRK_SP3_SHIFT (18U)
  1489. #define AIPS_PACRK_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP3_SHIFT)) & AIPS_PACRK_SP3_MASK)
  1490. #define AIPS_PACRK_TP2_MASK (0x100000U)
  1491. #define AIPS_PACRK_TP2_SHIFT (20U)
  1492. #define AIPS_PACRK_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP2_SHIFT)) & AIPS_PACRK_TP2_MASK)
  1493. #define AIPS_PACRK_WP2_MASK (0x200000U)
  1494. #define AIPS_PACRK_WP2_SHIFT (21U)
  1495. #define AIPS_PACRK_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP2_SHIFT)) & AIPS_PACRK_WP2_MASK)
  1496. #define AIPS_PACRK_SP2_MASK (0x400000U)
  1497. #define AIPS_PACRK_SP2_SHIFT (22U)
  1498. #define AIPS_PACRK_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP2_SHIFT)) & AIPS_PACRK_SP2_MASK)
  1499. #define AIPS_PACRK_TP1_MASK (0x1000000U)
  1500. #define AIPS_PACRK_TP1_SHIFT (24U)
  1501. #define AIPS_PACRK_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP1_SHIFT)) & AIPS_PACRK_TP1_MASK)
  1502. #define AIPS_PACRK_WP1_MASK (0x2000000U)
  1503. #define AIPS_PACRK_WP1_SHIFT (25U)
  1504. #define AIPS_PACRK_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP1_SHIFT)) & AIPS_PACRK_WP1_MASK)
  1505. #define AIPS_PACRK_SP1_MASK (0x4000000U)
  1506. #define AIPS_PACRK_SP1_SHIFT (26U)
  1507. #define AIPS_PACRK_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP1_SHIFT)) & AIPS_PACRK_SP1_MASK)
  1508. #define AIPS_PACRK_TP0_MASK (0x10000000U)
  1509. #define AIPS_PACRK_TP0_SHIFT (28U)
  1510. #define AIPS_PACRK_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_TP0_SHIFT)) & AIPS_PACRK_TP0_MASK)
  1511. #define AIPS_PACRK_WP0_MASK (0x20000000U)
  1512. #define AIPS_PACRK_WP0_SHIFT (29U)
  1513. #define AIPS_PACRK_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_WP0_SHIFT)) & AIPS_PACRK_WP0_MASK)
  1514. #define AIPS_PACRK_SP0_MASK (0x40000000U)
  1515. #define AIPS_PACRK_SP0_SHIFT (30U)
  1516. #define AIPS_PACRK_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRK_SP0_SHIFT)) & AIPS_PACRK_SP0_MASK)
  1517. /*! @name PACRL - Peripheral Access Control Register */
  1518. #define AIPS_PACRL_TP7_MASK (0x1U)
  1519. #define AIPS_PACRL_TP7_SHIFT (0U)
  1520. #define AIPS_PACRL_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP7_SHIFT)) & AIPS_PACRL_TP7_MASK)
  1521. #define AIPS_PACRL_WP7_MASK (0x2U)
  1522. #define AIPS_PACRL_WP7_SHIFT (1U)
  1523. #define AIPS_PACRL_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP7_SHIFT)) & AIPS_PACRL_WP7_MASK)
  1524. #define AIPS_PACRL_SP7_MASK (0x4U)
  1525. #define AIPS_PACRL_SP7_SHIFT (2U)
  1526. #define AIPS_PACRL_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP7_SHIFT)) & AIPS_PACRL_SP7_MASK)
  1527. #define AIPS_PACRL_TP6_MASK (0x10U)
  1528. #define AIPS_PACRL_TP6_SHIFT (4U)
  1529. #define AIPS_PACRL_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP6_SHIFT)) & AIPS_PACRL_TP6_MASK)
  1530. #define AIPS_PACRL_WP6_MASK (0x20U)
  1531. #define AIPS_PACRL_WP6_SHIFT (5U)
  1532. #define AIPS_PACRL_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP6_SHIFT)) & AIPS_PACRL_WP6_MASK)
  1533. #define AIPS_PACRL_SP6_MASK (0x40U)
  1534. #define AIPS_PACRL_SP6_SHIFT (6U)
  1535. #define AIPS_PACRL_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP6_SHIFT)) & AIPS_PACRL_SP6_MASK)
  1536. #define AIPS_PACRL_TP5_MASK (0x100U)
  1537. #define AIPS_PACRL_TP5_SHIFT (8U)
  1538. #define AIPS_PACRL_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP5_SHIFT)) & AIPS_PACRL_TP5_MASK)
  1539. #define AIPS_PACRL_WP5_MASK (0x200U)
  1540. #define AIPS_PACRL_WP5_SHIFT (9U)
  1541. #define AIPS_PACRL_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP5_SHIFT)) & AIPS_PACRL_WP5_MASK)
  1542. #define AIPS_PACRL_SP5_MASK (0x400U)
  1543. #define AIPS_PACRL_SP5_SHIFT (10U)
  1544. #define AIPS_PACRL_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP5_SHIFT)) & AIPS_PACRL_SP5_MASK)
  1545. #define AIPS_PACRL_TP4_MASK (0x1000U)
  1546. #define AIPS_PACRL_TP4_SHIFT (12U)
  1547. #define AIPS_PACRL_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP4_SHIFT)) & AIPS_PACRL_TP4_MASK)
  1548. #define AIPS_PACRL_WP4_MASK (0x2000U)
  1549. #define AIPS_PACRL_WP4_SHIFT (13U)
  1550. #define AIPS_PACRL_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP4_SHIFT)) & AIPS_PACRL_WP4_MASK)
  1551. #define AIPS_PACRL_SP4_MASK (0x4000U)
  1552. #define AIPS_PACRL_SP4_SHIFT (14U)
  1553. #define AIPS_PACRL_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP4_SHIFT)) & AIPS_PACRL_SP4_MASK)
  1554. #define AIPS_PACRL_TP3_MASK (0x10000U)
  1555. #define AIPS_PACRL_TP3_SHIFT (16U)
  1556. #define AIPS_PACRL_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP3_SHIFT)) & AIPS_PACRL_TP3_MASK)
  1557. #define AIPS_PACRL_WP3_MASK (0x20000U)
  1558. #define AIPS_PACRL_WP3_SHIFT (17U)
  1559. #define AIPS_PACRL_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP3_SHIFT)) & AIPS_PACRL_WP3_MASK)
  1560. #define AIPS_PACRL_SP3_MASK (0x40000U)
  1561. #define AIPS_PACRL_SP3_SHIFT (18U)
  1562. #define AIPS_PACRL_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP3_SHIFT)) & AIPS_PACRL_SP3_MASK)
  1563. #define AIPS_PACRL_TP2_MASK (0x100000U)
  1564. #define AIPS_PACRL_TP2_SHIFT (20U)
  1565. #define AIPS_PACRL_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP2_SHIFT)) & AIPS_PACRL_TP2_MASK)
  1566. #define AIPS_PACRL_WP2_MASK (0x200000U)
  1567. #define AIPS_PACRL_WP2_SHIFT (21U)
  1568. #define AIPS_PACRL_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP2_SHIFT)) & AIPS_PACRL_WP2_MASK)
  1569. #define AIPS_PACRL_SP2_MASK (0x400000U)
  1570. #define AIPS_PACRL_SP2_SHIFT (22U)
  1571. #define AIPS_PACRL_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP2_SHIFT)) & AIPS_PACRL_SP2_MASK)
  1572. #define AIPS_PACRL_TP1_MASK (0x1000000U)
  1573. #define AIPS_PACRL_TP1_SHIFT (24U)
  1574. #define AIPS_PACRL_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP1_SHIFT)) & AIPS_PACRL_TP1_MASK)
  1575. #define AIPS_PACRL_WP1_MASK (0x2000000U)
  1576. #define AIPS_PACRL_WP1_SHIFT (25U)
  1577. #define AIPS_PACRL_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP1_SHIFT)) & AIPS_PACRL_WP1_MASK)
  1578. #define AIPS_PACRL_SP1_MASK (0x4000000U)
  1579. #define AIPS_PACRL_SP1_SHIFT (26U)
  1580. #define AIPS_PACRL_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP1_SHIFT)) & AIPS_PACRL_SP1_MASK)
  1581. #define AIPS_PACRL_TP0_MASK (0x10000000U)
  1582. #define AIPS_PACRL_TP0_SHIFT (28U)
  1583. #define AIPS_PACRL_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_TP0_SHIFT)) & AIPS_PACRL_TP0_MASK)
  1584. #define AIPS_PACRL_WP0_MASK (0x20000000U)
  1585. #define AIPS_PACRL_WP0_SHIFT (29U)
  1586. #define AIPS_PACRL_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_WP0_SHIFT)) & AIPS_PACRL_WP0_MASK)
  1587. #define AIPS_PACRL_SP0_MASK (0x40000000U)
  1588. #define AIPS_PACRL_SP0_SHIFT (30U)
  1589. #define AIPS_PACRL_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRL_SP0_SHIFT)) & AIPS_PACRL_SP0_MASK)
  1590. /*! @name PACRM - Peripheral Access Control Register */
  1591. #define AIPS_PACRM_TP7_MASK (0x1U)
  1592. #define AIPS_PACRM_TP7_SHIFT (0U)
  1593. #define AIPS_PACRM_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP7_SHIFT)) & AIPS_PACRM_TP7_MASK)
  1594. #define AIPS_PACRM_WP7_MASK (0x2U)
  1595. #define AIPS_PACRM_WP7_SHIFT (1U)
  1596. #define AIPS_PACRM_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP7_SHIFT)) & AIPS_PACRM_WP7_MASK)
  1597. #define AIPS_PACRM_SP7_MASK (0x4U)
  1598. #define AIPS_PACRM_SP7_SHIFT (2U)
  1599. #define AIPS_PACRM_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP7_SHIFT)) & AIPS_PACRM_SP7_MASK)
  1600. #define AIPS_PACRM_TP6_MASK (0x10U)
  1601. #define AIPS_PACRM_TP6_SHIFT (4U)
  1602. #define AIPS_PACRM_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP6_SHIFT)) & AIPS_PACRM_TP6_MASK)
  1603. #define AIPS_PACRM_WP6_MASK (0x20U)
  1604. #define AIPS_PACRM_WP6_SHIFT (5U)
  1605. #define AIPS_PACRM_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP6_SHIFT)) & AIPS_PACRM_WP6_MASK)
  1606. #define AIPS_PACRM_SP6_MASK (0x40U)
  1607. #define AIPS_PACRM_SP6_SHIFT (6U)
  1608. #define AIPS_PACRM_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP6_SHIFT)) & AIPS_PACRM_SP6_MASK)
  1609. #define AIPS_PACRM_TP5_MASK (0x100U)
  1610. #define AIPS_PACRM_TP5_SHIFT (8U)
  1611. #define AIPS_PACRM_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP5_SHIFT)) & AIPS_PACRM_TP5_MASK)
  1612. #define AIPS_PACRM_WP5_MASK (0x200U)
  1613. #define AIPS_PACRM_WP5_SHIFT (9U)
  1614. #define AIPS_PACRM_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP5_SHIFT)) & AIPS_PACRM_WP5_MASK)
  1615. #define AIPS_PACRM_SP5_MASK (0x400U)
  1616. #define AIPS_PACRM_SP5_SHIFT (10U)
  1617. #define AIPS_PACRM_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP5_SHIFT)) & AIPS_PACRM_SP5_MASK)
  1618. #define AIPS_PACRM_TP4_MASK (0x1000U)
  1619. #define AIPS_PACRM_TP4_SHIFT (12U)
  1620. #define AIPS_PACRM_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP4_SHIFT)) & AIPS_PACRM_TP4_MASK)
  1621. #define AIPS_PACRM_WP4_MASK (0x2000U)
  1622. #define AIPS_PACRM_WP4_SHIFT (13U)
  1623. #define AIPS_PACRM_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP4_SHIFT)) & AIPS_PACRM_WP4_MASK)
  1624. #define AIPS_PACRM_SP4_MASK (0x4000U)
  1625. #define AIPS_PACRM_SP4_SHIFT (14U)
  1626. #define AIPS_PACRM_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP4_SHIFT)) & AIPS_PACRM_SP4_MASK)
  1627. #define AIPS_PACRM_TP3_MASK (0x10000U)
  1628. #define AIPS_PACRM_TP3_SHIFT (16U)
  1629. #define AIPS_PACRM_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP3_SHIFT)) & AIPS_PACRM_TP3_MASK)
  1630. #define AIPS_PACRM_WP3_MASK (0x20000U)
  1631. #define AIPS_PACRM_WP3_SHIFT (17U)
  1632. #define AIPS_PACRM_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP3_SHIFT)) & AIPS_PACRM_WP3_MASK)
  1633. #define AIPS_PACRM_SP3_MASK (0x40000U)
  1634. #define AIPS_PACRM_SP3_SHIFT (18U)
  1635. #define AIPS_PACRM_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP3_SHIFT)) & AIPS_PACRM_SP3_MASK)
  1636. #define AIPS_PACRM_TP2_MASK (0x100000U)
  1637. #define AIPS_PACRM_TP2_SHIFT (20U)
  1638. #define AIPS_PACRM_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP2_SHIFT)) & AIPS_PACRM_TP2_MASK)
  1639. #define AIPS_PACRM_WP2_MASK (0x200000U)
  1640. #define AIPS_PACRM_WP2_SHIFT (21U)
  1641. #define AIPS_PACRM_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP2_SHIFT)) & AIPS_PACRM_WP2_MASK)
  1642. #define AIPS_PACRM_SP2_MASK (0x400000U)
  1643. #define AIPS_PACRM_SP2_SHIFT (22U)
  1644. #define AIPS_PACRM_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP2_SHIFT)) & AIPS_PACRM_SP2_MASK)
  1645. #define AIPS_PACRM_TP1_MASK (0x1000000U)
  1646. #define AIPS_PACRM_TP1_SHIFT (24U)
  1647. #define AIPS_PACRM_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP1_SHIFT)) & AIPS_PACRM_TP1_MASK)
  1648. #define AIPS_PACRM_WP1_MASK (0x2000000U)
  1649. #define AIPS_PACRM_WP1_SHIFT (25U)
  1650. #define AIPS_PACRM_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP1_SHIFT)) & AIPS_PACRM_WP1_MASK)
  1651. #define AIPS_PACRM_SP1_MASK (0x4000000U)
  1652. #define AIPS_PACRM_SP1_SHIFT (26U)
  1653. #define AIPS_PACRM_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP1_SHIFT)) & AIPS_PACRM_SP1_MASK)
  1654. #define AIPS_PACRM_TP0_MASK (0x10000000U)
  1655. #define AIPS_PACRM_TP0_SHIFT (28U)
  1656. #define AIPS_PACRM_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_TP0_SHIFT)) & AIPS_PACRM_TP0_MASK)
  1657. #define AIPS_PACRM_WP0_MASK (0x20000000U)
  1658. #define AIPS_PACRM_WP0_SHIFT (29U)
  1659. #define AIPS_PACRM_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_WP0_SHIFT)) & AIPS_PACRM_WP0_MASK)
  1660. #define AIPS_PACRM_SP0_MASK (0x40000000U)
  1661. #define AIPS_PACRM_SP0_SHIFT (30U)
  1662. #define AIPS_PACRM_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRM_SP0_SHIFT)) & AIPS_PACRM_SP0_MASK)
  1663. /*! @name PACRN - Peripheral Access Control Register */
  1664. #define AIPS_PACRN_TP7_MASK (0x1U)
  1665. #define AIPS_PACRN_TP7_SHIFT (0U)
  1666. #define AIPS_PACRN_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP7_SHIFT)) & AIPS_PACRN_TP7_MASK)
  1667. #define AIPS_PACRN_WP7_MASK (0x2U)
  1668. #define AIPS_PACRN_WP7_SHIFT (1U)
  1669. #define AIPS_PACRN_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP7_SHIFT)) & AIPS_PACRN_WP7_MASK)
  1670. #define AIPS_PACRN_SP7_MASK (0x4U)
  1671. #define AIPS_PACRN_SP7_SHIFT (2U)
  1672. #define AIPS_PACRN_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP7_SHIFT)) & AIPS_PACRN_SP7_MASK)
  1673. #define AIPS_PACRN_TP6_MASK (0x10U)
  1674. #define AIPS_PACRN_TP6_SHIFT (4U)
  1675. #define AIPS_PACRN_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP6_SHIFT)) & AIPS_PACRN_TP6_MASK)
  1676. #define AIPS_PACRN_WP6_MASK (0x20U)
  1677. #define AIPS_PACRN_WP6_SHIFT (5U)
  1678. #define AIPS_PACRN_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP6_SHIFT)) & AIPS_PACRN_WP6_MASK)
  1679. #define AIPS_PACRN_SP6_MASK (0x40U)
  1680. #define AIPS_PACRN_SP6_SHIFT (6U)
  1681. #define AIPS_PACRN_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP6_SHIFT)) & AIPS_PACRN_SP6_MASK)
  1682. #define AIPS_PACRN_TP5_MASK (0x100U)
  1683. #define AIPS_PACRN_TP5_SHIFT (8U)
  1684. #define AIPS_PACRN_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP5_SHIFT)) & AIPS_PACRN_TP5_MASK)
  1685. #define AIPS_PACRN_WP5_MASK (0x200U)
  1686. #define AIPS_PACRN_WP5_SHIFT (9U)
  1687. #define AIPS_PACRN_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP5_SHIFT)) & AIPS_PACRN_WP5_MASK)
  1688. #define AIPS_PACRN_SP5_MASK (0x400U)
  1689. #define AIPS_PACRN_SP5_SHIFT (10U)
  1690. #define AIPS_PACRN_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP5_SHIFT)) & AIPS_PACRN_SP5_MASK)
  1691. #define AIPS_PACRN_TP4_MASK (0x1000U)
  1692. #define AIPS_PACRN_TP4_SHIFT (12U)
  1693. #define AIPS_PACRN_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP4_SHIFT)) & AIPS_PACRN_TP4_MASK)
  1694. #define AIPS_PACRN_WP4_MASK (0x2000U)
  1695. #define AIPS_PACRN_WP4_SHIFT (13U)
  1696. #define AIPS_PACRN_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP4_SHIFT)) & AIPS_PACRN_WP4_MASK)
  1697. #define AIPS_PACRN_SP4_MASK (0x4000U)
  1698. #define AIPS_PACRN_SP4_SHIFT (14U)
  1699. #define AIPS_PACRN_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP4_SHIFT)) & AIPS_PACRN_SP4_MASK)
  1700. #define AIPS_PACRN_TP3_MASK (0x10000U)
  1701. #define AIPS_PACRN_TP3_SHIFT (16U)
  1702. #define AIPS_PACRN_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP3_SHIFT)) & AIPS_PACRN_TP3_MASK)
  1703. #define AIPS_PACRN_WP3_MASK (0x20000U)
  1704. #define AIPS_PACRN_WP3_SHIFT (17U)
  1705. #define AIPS_PACRN_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP3_SHIFT)) & AIPS_PACRN_WP3_MASK)
  1706. #define AIPS_PACRN_SP3_MASK (0x40000U)
  1707. #define AIPS_PACRN_SP3_SHIFT (18U)
  1708. #define AIPS_PACRN_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP3_SHIFT)) & AIPS_PACRN_SP3_MASK)
  1709. #define AIPS_PACRN_TP2_MASK (0x100000U)
  1710. #define AIPS_PACRN_TP2_SHIFT (20U)
  1711. #define AIPS_PACRN_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP2_SHIFT)) & AIPS_PACRN_TP2_MASK)
  1712. #define AIPS_PACRN_WP2_MASK (0x200000U)
  1713. #define AIPS_PACRN_WP2_SHIFT (21U)
  1714. #define AIPS_PACRN_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP2_SHIFT)) & AIPS_PACRN_WP2_MASK)
  1715. #define AIPS_PACRN_SP2_MASK (0x400000U)
  1716. #define AIPS_PACRN_SP2_SHIFT (22U)
  1717. #define AIPS_PACRN_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP2_SHIFT)) & AIPS_PACRN_SP2_MASK)
  1718. #define AIPS_PACRN_TP1_MASK (0x1000000U)
  1719. #define AIPS_PACRN_TP1_SHIFT (24U)
  1720. #define AIPS_PACRN_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP1_SHIFT)) & AIPS_PACRN_TP1_MASK)
  1721. #define AIPS_PACRN_WP1_MASK (0x2000000U)
  1722. #define AIPS_PACRN_WP1_SHIFT (25U)
  1723. #define AIPS_PACRN_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP1_SHIFT)) & AIPS_PACRN_WP1_MASK)
  1724. #define AIPS_PACRN_SP1_MASK (0x4000000U)
  1725. #define AIPS_PACRN_SP1_SHIFT (26U)
  1726. #define AIPS_PACRN_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP1_SHIFT)) & AIPS_PACRN_SP1_MASK)
  1727. #define AIPS_PACRN_TP0_MASK (0x10000000U)
  1728. #define AIPS_PACRN_TP0_SHIFT (28U)
  1729. #define AIPS_PACRN_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_TP0_SHIFT)) & AIPS_PACRN_TP0_MASK)
  1730. #define AIPS_PACRN_WP0_MASK (0x20000000U)
  1731. #define AIPS_PACRN_WP0_SHIFT (29U)
  1732. #define AIPS_PACRN_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_WP0_SHIFT)) & AIPS_PACRN_WP0_MASK)
  1733. #define AIPS_PACRN_SP0_MASK (0x40000000U)
  1734. #define AIPS_PACRN_SP0_SHIFT (30U)
  1735. #define AIPS_PACRN_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRN_SP0_SHIFT)) & AIPS_PACRN_SP0_MASK)
  1736. /*! @name PACRO - Peripheral Access Control Register */
  1737. #define AIPS_PACRO_TP7_MASK (0x1U)
  1738. #define AIPS_PACRO_TP7_SHIFT (0U)
  1739. #define AIPS_PACRO_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP7_SHIFT)) & AIPS_PACRO_TP7_MASK)
  1740. #define AIPS_PACRO_WP7_MASK (0x2U)
  1741. #define AIPS_PACRO_WP7_SHIFT (1U)
  1742. #define AIPS_PACRO_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP7_SHIFT)) & AIPS_PACRO_WP7_MASK)
  1743. #define AIPS_PACRO_SP7_MASK (0x4U)
  1744. #define AIPS_PACRO_SP7_SHIFT (2U)
  1745. #define AIPS_PACRO_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP7_SHIFT)) & AIPS_PACRO_SP7_MASK)
  1746. #define AIPS_PACRO_TP6_MASK (0x10U)
  1747. #define AIPS_PACRO_TP6_SHIFT (4U)
  1748. #define AIPS_PACRO_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP6_SHIFT)) & AIPS_PACRO_TP6_MASK)
  1749. #define AIPS_PACRO_WP6_MASK (0x20U)
  1750. #define AIPS_PACRO_WP6_SHIFT (5U)
  1751. #define AIPS_PACRO_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP6_SHIFT)) & AIPS_PACRO_WP6_MASK)
  1752. #define AIPS_PACRO_SP6_MASK (0x40U)
  1753. #define AIPS_PACRO_SP6_SHIFT (6U)
  1754. #define AIPS_PACRO_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP6_SHIFT)) & AIPS_PACRO_SP6_MASK)
  1755. #define AIPS_PACRO_TP5_MASK (0x100U)
  1756. #define AIPS_PACRO_TP5_SHIFT (8U)
  1757. #define AIPS_PACRO_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP5_SHIFT)) & AIPS_PACRO_TP5_MASK)
  1758. #define AIPS_PACRO_WP5_MASK (0x200U)
  1759. #define AIPS_PACRO_WP5_SHIFT (9U)
  1760. #define AIPS_PACRO_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP5_SHIFT)) & AIPS_PACRO_WP5_MASK)
  1761. #define AIPS_PACRO_SP5_MASK (0x400U)
  1762. #define AIPS_PACRO_SP5_SHIFT (10U)
  1763. #define AIPS_PACRO_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP5_SHIFT)) & AIPS_PACRO_SP5_MASK)
  1764. #define AIPS_PACRO_TP4_MASK (0x1000U)
  1765. #define AIPS_PACRO_TP4_SHIFT (12U)
  1766. #define AIPS_PACRO_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP4_SHIFT)) & AIPS_PACRO_TP4_MASK)
  1767. #define AIPS_PACRO_WP4_MASK (0x2000U)
  1768. #define AIPS_PACRO_WP4_SHIFT (13U)
  1769. #define AIPS_PACRO_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP4_SHIFT)) & AIPS_PACRO_WP4_MASK)
  1770. #define AIPS_PACRO_SP4_MASK (0x4000U)
  1771. #define AIPS_PACRO_SP4_SHIFT (14U)
  1772. #define AIPS_PACRO_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP4_SHIFT)) & AIPS_PACRO_SP4_MASK)
  1773. #define AIPS_PACRO_TP3_MASK (0x10000U)
  1774. #define AIPS_PACRO_TP3_SHIFT (16U)
  1775. #define AIPS_PACRO_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP3_SHIFT)) & AIPS_PACRO_TP3_MASK)
  1776. #define AIPS_PACRO_WP3_MASK (0x20000U)
  1777. #define AIPS_PACRO_WP3_SHIFT (17U)
  1778. #define AIPS_PACRO_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP3_SHIFT)) & AIPS_PACRO_WP3_MASK)
  1779. #define AIPS_PACRO_SP3_MASK (0x40000U)
  1780. #define AIPS_PACRO_SP3_SHIFT (18U)
  1781. #define AIPS_PACRO_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP3_SHIFT)) & AIPS_PACRO_SP3_MASK)
  1782. #define AIPS_PACRO_TP2_MASK (0x100000U)
  1783. #define AIPS_PACRO_TP2_SHIFT (20U)
  1784. #define AIPS_PACRO_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP2_SHIFT)) & AIPS_PACRO_TP2_MASK)
  1785. #define AIPS_PACRO_WP2_MASK (0x200000U)
  1786. #define AIPS_PACRO_WP2_SHIFT (21U)
  1787. #define AIPS_PACRO_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP2_SHIFT)) & AIPS_PACRO_WP2_MASK)
  1788. #define AIPS_PACRO_SP2_MASK (0x400000U)
  1789. #define AIPS_PACRO_SP2_SHIFT (22U)
  1790. #define AIPS_PACRO_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP2_SHIFT)) & AIPS_PACRO_SP2_MASK)
  1791. #define AIPS_PACRO_TP1_MASK (0x1000000U)
  1792. #define AIPS_PACRO_TP1_SHIFT (24U)
  1793. #define AIPS_PACRO_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP1_SHIFT)) & AIPS_PACRO_TP1_MASK)
  1794. #define AIPS_PACRO_WP1_MASK (0x2000000U)
  1795. #define AIPS_PACRO_WP1_SHIFT (25U)
  1796. #define AIPS_PACRO_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP1_SHIFT)) & AIPS_PACRO_WP1_MASK)
  1797. #define AIPS_PACRO_SP1_MASK (0x4000000U)
  1798. #define AIPS_PACRO_SP1_SHIFT (26U)
  1799. #define AIPS_PACRO_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP1_SHIFT)) & AIPS_PACRO_SP1_MASK)
  1800. #define AIPS_PACRO_TP0_MASK (0x10000000U)
  1801. #define AIPS_PACRO_TP0_SHIFT (28U)
  1802. #define AIPS_PACRO_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_TP0_SHIFT)) & AIPS_PACRO_TP0_MASK)
  1803. #define AIPS_PACRO_WP0_MASK (0x20000000U)
  1804. #define AIPS_PACRO_WP0_SHIFT (29U)
  1805. #define AIPS_PACRO_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_WP0_SHIFT)) & AIPS_PACRO_WP0_MASK)
  1806. #define AIPS_PACRO_SP0_MASK (0x40000000U)
  1807. #define AIPS_PACRO_SP0_SHIFT (30U)
  1808. #define AIPS_PACRO_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRO_SP0_SHIFT)) & AIPS_PACRO_SP0_MASK)
  1809. /*! @name PACRP - Peripheral Access Control Register */
  1810. #define AIPS_PACRP_TP7_MASK (0x1U)
  1811. #define AIPS_PACRP_TP7_SHIFT (0U)
  1812. #define AIPS_PACRP_TP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP7_SHIFT)) & AIPS_PACRP_TP7_MASK)
  1813. #define AIPS_PACRP_WP7_MASK (0x2U)
  1814. #define AIPS_PACRP_WP7_SHIFT (1U)
  1815. #define AIPS_PACRP_WP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP7_SHIFT)) & AIPS_PACRP_WP7_MASK)
  1816. #define AIPS_PACRP_SP7_MASK (0x4U)
  1817. #define AIPS_PACRP_SP7_SHIFT (2U)
  1818. #define AIPS_PACRP_SP7(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP7_SHIFT)) & AIPS_PACRP_SP7_MASK)
  1819. #define AIPS_PACRP_TP6_MASK (0x10U)
  1820. #define AIPS_PACRP_TP6_SHIFT (4U)
  1821. #define AIPS_PACRP_TP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP6_SHIFT)) & AIPS_PACRP_TP6_MASK)
  1822. #define AIPS_PACRP_WP6_MASK (0x20U)
  1823. #define AIPS_PACRP_WP6_SHIFT (5U)
  1824. #define AIPS_PACRP_WP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP6_SHIFT)) & AIPS_PACRP_WP6_MASK)
  1825. #define AIPS_PACRP_SP6_MASK (0x40U)
  1826. #define AIPS_PACRP_SP6_SHIFT (6U)
  1827. #define AIPS_PACRP_SP6(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP6_SHIFT)) & AIPS_PACRP_SP6_MASK)
  1828. #define AIPS_PACRP_TP5_MASK (0x100U)
  1829. #define AIPS_PACRP_TP5_SHIFT (8U)
  1830. #define AIPS_PACRP_TP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP5_SHIFT)) & AIPS_PACRP_TP5_MASK)
  1831. #define AIPS_PACRP_WP5_MASK (0x200U)
  1832. #define AIPS_PACRP_WP5_SHIFT (9U)
  1833. #define AIPS_PACRP_WP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP5_SHIFT)) & AIPS_PACRP_WP5_MASK)
  1834. #define AIPS_PACRP_SP5_MASK (0x400U)
  1835. #define AIPS_PACRP_SP5_SHIFT (10U)
  1836. #define AIPS_PACRP_SP5(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP5_SHIFT)) & AIPS_PACRP_SP5_MASK)
  1837. #define AIPS_PACRP_TP4_MASK (0x1000U)
  1838. #define AIPS_PACRP_TP4_SHIFT (12U)
  1839. #define AIPS_PACRP_TP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP4_SHIFT)) & AIPS_PACRP_TP4_MASK)
  1840. #define AIPS_PACRP_WP4_MASK (0x2000U)
  1841. #define AIPS_PACRP_WP4_SHIFT (13U)
  1842. #define AIPS_PACRP_WP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP4_SHIFT)) & AIPS_PACRP_WP4_MASK)
  1843. #define AIPS_PACRP_SP4_MASK (0x4000U)
  1844. #define AIPS_PACRP_SP4_SHIFT (14U)
  1845. #define AIPS_PACRP_SP4(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP4_SHIFT)) & AIPS_PACRP_SP4_MASK)
  1846. #define AIPS_PACRP_TP3_MASK (0x10000U)
  1847. #define AIPS_PACRP_TP3_SHIFT (16U)
  1848. #define AIPS_PACRP_TP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP3_SHIFT)) & AIPS_PACRP_TP3_MASK)
  1849. #define AIPS_PACRP_WP3_MASK (0x20000U)
  1850. #define AIPS_PACRP_WP3_SHIFT (17U)
  1851. #define AIPS_PACRP_WP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP3_SHIFT)) & AIPS_PACRP_WP3_MASK)
  1852. #define AIPS_PACRP_SP3_MASK (0x40000U)
  1853. #define AIPS_PACRP_SP3_SHIFT (18U)
  1854. #define AIPS_PACRP_SP3(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP3_SHIFT)) & AIPS_PACRP_SP3_MASK)
  1855. #define AIPS_PACRP_TP2_MASK (0x100000U)
  1856. #define AIPS_PACRP_TP2_SHIFT (20U)
  1857. #define AIPS_PACRP_TP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP2_SHIFT)) & AIPS_PACRP_TP2_MASK)
  1858. #define AIPS_PACRP_WP2_MASK (0x200000U)
  1859. #define AIPS_PACRP_WP2_SHIFT (21U)
  1860. #define AIPS_PACRP_WP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP2_SHIFT)) & AIPS_PACRP_WP2_MASK)
  1861. #define AIPS_PACRP_SP2_MASK (0x400000U)
  1862. #define AIPS_PACRP_SP2_SHIFT (22U)
  1863. #define AIPS_PACRP_SP2(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP2_SHIFT)) & AIPS_PACRP_SP2_MASK)
  1864. #define AIPS_PACRP_TP1_MASK (0x1000000U)
  1865. #define AIPS_PACRP_TP1_SHIFT (24U)
  1866. #define AIPS_PACRP_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP1_SHIFT)) & AIPS_PACRP_TP1_MASK)
  1867. #define AIPS_PACRP_WP1_MASK (0x2000000U)
  1868. #define AIPS_PACRP_WP1_SHIFT (25U)
  1869. #define AIPS_PACRP_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP1_SHIFT)) & AIPS_PACRP_WP1_MASK)
  1870. #define AIPS_PACRP_SP1_MASK (0x4000000U)
  1871. #define AIPS_PACRP_SP1_SHIFT (26U)
  1872. #define AIPS_PACRP_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP1_SHIFT)) & AIPS_PACRP_SP1_MASK)
  1873. #define AIPS_PACRP_TP0_MASK (0x10000000U)
  1874. #define AIPS_PACRP_TP0_SHIFT (28U)
  1875. #define AIPS_PACRP_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_TP0_SHIFT)) & AIPS_PACRP_TP0_MASK)
  1876. #define AIPS_PACRP_WP0_MASK (0x20000000U)
  1877. #define AIPS_PACRP_WP0_SHIFT (29U)
  1878. #define AIPS_PACRP_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_WP0_SHIFT)) & AIPS_PACRP_WP0_MASK)
  1879. #define AIPS_PACRP_SP0_MASK (0x40000000U)
  1880. #define AIPS_PACRP_SP0_SHIFT (30U)
  1881. #define AIPS_PACRP_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRP_SP0_SHIFT)) & AIPS_PACRP_SP0_MASK)
  1882. /*! @name PACRU - Peripheral Access Control Register */
  1883. #define AIPS_PACRU_TP1_MASK (0x1000000U)
  1884. #define AIPS_PACRU_TP1_SHIFT (24U)
  1885. #define AIPS_PACRU_TP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRU_TP1_SHIFT)) & AIPS_PACRU_TP1_MASK)
  1886. #define AIPS_PACRU_WP1_MASK (0x2000000U)
  1887. #define AIPS_PACRU_WP1_SHIFT (25U)
  1888. #define AIPS_PACRU_WP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRU_WP1_SHIFT)) & AIPS_PACRU_WP1_MASK)
  1889. #define AIPS_PACRU_SP1_MASK (0x4000000U)
  1890. #define AIPS_PACRU_SP1_SHIFT (26U)
  1891. #define AIPS_PACRU_SP1(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRU_SP1_SHIFT)) & AIPS_PACRU_SP1_MASK)
  1892. #define AIPS_PACRU_TP0_MASK (0x10000000U)
  1893. #define AIPS_PACRU_TP0_SHIFT (28U)
  1894. #define AIPS_PACRU_TP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRU_TP0_SHIFT)) & AIPS_PACRU_TP0_MASK)
  1895. #define AIPS_PACRU_WP0_MASK (0x20000000U)
  1896. #define AIPS_PACRU_WP0_SHIFT (29U)
  1897. #define AIPS_PACRU_WP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRU_WP0_SHIFT)) & AIPS_PACRU_WP0_MASK)
  1898. #define AIPS_PACRU_SP0_MASK (0x40000000U)
  1899. #define AIPS_PACRU_SP0_SHIFT (30U)
  1900. #define AIPS_PACRU_SP0(x) (((uint32_t)(((uint32_t)(x)) << AIPS_PACRU_SP0_SHIFT)) & AIPS_PACRU_SP0_MASK)
  1901. /*!
  1902. * @}
  1903. */ /* end of group AIPS_Register_Masks */
  1904. /* AIPS - Peripheral instance base addresses */
  1905. /** Peripheral AIPS0 base address */
  1906. #define AIPS0_BASE (0x40000000u)
  1907. /** Peripheral AIPS0 base pointer */
  1908. #define AIPS0 ((AIPS_Type *)AIPS0_BASE)
  1909. /** Peripheral AIPS1 base address */
  1910. #define AIPS1_BASE (0x40080000u)
  1911. /** Peripheral AIPS1 base pointer */
  1912. #define AIPS1 ((AIPS_Type *)AIPS1_BASE)
  1913. /** Array initializer of AIPS peripheral base addresses */
  1914. #define AIPS_BASE_ADDRS { AIPS0_BASE, AIPS1_BASE }
  1915. /** Array initializer of AIPS peripheral base pointers */
  1916. #define AIPS_BASE_PTRS { AIPS0, AIPS1 }
  1917. /*!
  1918. * @}
  1919. */ /* end of group AIPS_Peripheral_Access_Layer */
  1920. /* ----------------------------------------------------------------------------
  1921. -- AXBS Peripheral Access Layer
  1922. ---------------------------------------------------------------------------- */
  1923. /*!
  1924. * @addtogroup AXBS_Peripheral_Access_Layer AXBS Peripheral Access Layer
  1925. * @{
  1926. */
  1927. /** AXBS - Register Layout Typedef */
  1928. typedef struct {
  1929. struct { /* offset: 0x0, array step: 0x100 */
  1930. __IO uint32_t PRS; /**< Priority Registers Slave, array offset: 0x0, array step: 0x100 */
  1931. uint8_t RESERVED_0[12];
  1932. __IO uint32_t CRS; /**< Control Register, array offset: 0x10, array step: 0x100 */
  1933. uint8_t RESERVED_1[236];
  1934. } SLAVE[5];
  1935. uint8_t RESERVED_0[768];
  1936. __IO uint32_t MGPCR0; /**< Master General Purpose Control Register, offset: 0x800 */
  1937. uint8_t RESERVED_1[252];
  1938. __IO uint32_t MGPCR1; /**< Master General Purpose Control Register, offset: 0x900 */
  1939. uint8_t RESERVED_2[252];
  1940. __IO uint32_t MGPCR2; /**< Master General Purpose Control Register, offset: 0xA00 */
  1941. uint8_t RESERVED_3[252];
  1942. __IO uint32_t MGPCR3; /**< Master General Purpose Control Register, offset: 0xB00 */
  1943. uint8_t RESERVED_4[252];
  1944. __IO uint32_t MGPCR4; /**< Master General Purpose Control Register, offset: 0xC00 */
  1945. uint8_t RESERVED_5[252];
  1946. __IO uint32_t MGPCR5; /**< Master General Purpose Control Register, offset: 0xD00 */
  1947. } AXBS_Type;
  1948. /* ----------------------------------------------------------------------------
  1949. -- AXBS Register Masks
  1950. ---------------------------------------------------------------------------- */
  1951. /*!
  1952. * @addtogroup AXBS_Register_Masks AXBS Register Masks
  1953. * @{
  1954. */
  1955. /*! @name PRS - Priority Registers Slave */
  1956. #define AXBS_PRS_M0_MASK (0x7U)
  1957. #define AXBS_PRS_M0_SHIFT (0U)
  1958. #define AXBS_PRS_M0(x) (((uint32_t)(((uint32_t)(x)) << AXBS_PRS_M0_SHIFT)) & AXBS_PRS_M0_MASK)
  1959. #define AXBS_PRS_M1_MASK (0x70U)
  1960. #define AXBS_PRS_M1_SHIFT (4U)
  1961. #define AXBS_PRS_M1(x) (((uint32_t)(((uint32_t)(x)) << AXBS_PRS_M1_SHIFT)) & AXBS_PRS_M1_MASK)
  1962. #define AXBS_PRS_M2_MASK (0x700U)
  1963. #define AXBS_PRS_M2_SHIFT (8U)
  1964. #define AXBS_PRS_M2(x) (((uint32_t)(((uint32_t)(x)) << AXBS_PRS_M2_SHIFT)) & AXBS_PRS_M2_MASK)
  1965. #define AXBS_PRS_M3_MASK (0x7000U)
  1966. #define AXBS_PRS_M3_SHIFT (12U)
  1967. #define AXBS_PRS_M3(x) (((uint32_t)(((uint32_t)(x)) << AXBS_PRS_M3_SHIFT)) & AXBS_PRS_M3_MASK)
  1968. #define AXBS_PRS_M4_MASK (0x70000U)
  1969. #define AXBS_PRS_M4_SHIFT (16U)
  1970. #define AXBS_PRS_M4(x) (((uint32_t)(((uint32_t)(x)) << AXBS_PRS_M4_SHIFT)) & AXBS_PRS_M4_MASK)
  1971. #define AXBS_PRS_M5_MASK (0x700000U)
  1972. #define AXBS_PRS_M5_SHIFT (20U)
  1973. #define AXBS_PRS_M5(x) (((uint32_t)(((uint32_t)(x)) << AXBS_PRS_M5_SHIFT)) & AXBS_PRS_M5_MASK)
  1974. /* The count of AXBS_PRS */
  1975. #define AXBS_PRS_COUNT (5U)
  1976. /*! @name CRS - Control Register */
  1977. #define AXBS_CRS_PARK_MASK (0x7U)
  1978. #define AXBS_CRS_PARK_SHIFT (0U)
  1979. #define AXBS_CRS_PARK(x) (((uint32_t)(((uint32_t)(x)) << AXBS_CRS_PARK_SHIFT)) & AXBS_CRS_PARK_MASK)
  1980. #define AXBS_CRS_PCTL_MASK (0x30U)
  1981. #define AXBS_CRS_PCTL_SHIFT (4U)
  1982. #define AXBS_CRS_PCTL(x) (((uint32_t)(((uint32_t)(x)) << AXBS_CRS_PCTL_SHIFT)) & AXBS_CRS_PCTL_MASK)
  1983. #define AXBS_CRS_ARB_MASK (0x300U)
  1984. #define AXBS_CRS_ARB_SHIFT (8U)
  1985. #define AXBS_CRS_ARB(x) (((uint32_t)(((uint32_t)(x)) << AXBS_CRS_ARB_SHIFT)) & AXBS_CRS_ARB_MASK)
  1986. #define AXBS_CRS_HLP_MASK (0x40000000U)
  1987. #define AXBS_CRS_HLP_SHIFT (30U)
  1988. #define AXBS_CRS_HLP(x) (((uint32_t)(((uint32_t)(x)) << AXBS_CRS_HLP_SHIFT)) & AXBS_CRS_HLP_MASK)
  1989. #define AXBS_CRS_RO_MASK (0x80000000U)
  1990. #define AXBS_CRS_RO_SHIFT (31U)
  1991. #define AXBS_CRS_RO(x) (((uint32_t)(((uint32_t)(x)) << AXBS_CRS_RO_SHIFT)) & AXBS_CRS_RO_MASK)
  1992. /* The count of AXBS_CRS */
  1993. #define AXBS_CRS_COUNT (5U)
  1994. /*! @name MGPCR0 - Master General Purpose Control Register */
  1995. #define AXBS_MGPCR0_AULB_MASK (0x7U)
  1996. #define AXBS_MGPCR0_AULB_SHIFT (0U)
  1997. #define AXBS_MGPCR0_AULB(x) (((uint32_t)(((uint32_t)(x)) << AXBS_MGPCR0_AULB_SHIFT)) & AXBS_MGPCR0_AULB_MASK)
  1998. /*! @name MGPCR1 - Master General Purpose Control Register */
  1999. #define AXBS_MGPCR1_AULB_MASK (0x7U)
  2000. #define AXBS_MGPCR1_AULB_SHIFT (0U)
  2001. #define AXBS_MGPCR1_AULB(x) (((uint32_t)(((uint32_t)(x)) << AXBS_MGPCR1_AULB_SHIFT)) & AXBS_MGPCR1_AULB_MASK)
  2002. /*! @name MGPCR2 - Master General Purpose Control Register */
  2003. #define AXBS_MGPCR2_AULB_MASK (0x7U)
  2004. #define AXBS_MGPCR2_AULB_SHIFT (0U)
  2005. #define AXBS_MGPCR2_AULB(x) (((uint32_t)(((uint32_t)(x)) << AXBS_MGPCR2_AULB_SHIFT)) & AXBS_MGPCR2_AULB_MASK)
  2006. /*! @name MGPCR3 - Master General Purpose Control Register */
  2007. #define AXBS_MGPCR3_AULB_MASK (0x7U)
  2008. #define AXBS_MGPCR3_AULB_SHIFT (0U)
  2009. #define AXBS_MGPCR3_AULB(x) (((uint32_t)(((uint32_t)(x)) << AXBS_MGPCR3_AULB_SHIFT)) & AXBS_MGPCR3_AULB_MASK)
  2010. /*! @name MGPCR4 - Master General Purpose Control Register */
  2011. #define AXBS_MGPCR4_AULB_MASK (0x7U)
  2012. #define AXBS_MGPCR4_AULB_SHIFT (0U)
  2013. #define AXBS_MGPCR4_AULB(x) (((uint32_t)(((uint32_t)(x)) << AXBS_MGPCR4_AULB_SHIFT)) & AXBS_MGPCR4_AULB_MASK)
  2014. /*! @name MGPCR5 - Master General Purpose Control Register */
  2015. #define AXBS_MGPCR5_AULB_MASK (0x7U)
  2016. #define AXBS_MGPCR5_AULB_SHIFT (0U)
  2017. #define AXBS_MGPCR5_AULB(x) (((uint32_t)(((uint32_t)(x)) << AXBS_MGPCR5_AULB_SHIFT)) & AXBS_MGPCR5_AULB_MASK)
  2018. /*!
  2019. * @}
  2020. */ /* end of group AXBS_Register_Masks */
  2021. /* AXBS - Peripheral instance base addresses */
  2022. /** Peripheral AXBS base address */
  2023. #define AXBS_BASE (0x40004000u)
  2024. /** Peripheral AXBS base pointer */
  2025. #define AXBS ((AXBS_Type *)AXBS_BASE)
  2026. /** Array initializer of AXBS peripheral base addresses */
  2027. #define AXBS_BASE_ADDRS { AXBS_BASE }
  2028. /** Array initializer of AXBS peripheral base pointers */
  2029. #define AXBS_BASE_PTRS { AXBS }
  2030. /*!
  2031. * @}
  2032. */ /* end of group AXBS_Peripheral_Access_Layer */
  2033. /* ----------------------------------------------------------------------------
  2034. -- CAN Peripheral Access Layer
  2035. ---------------------------------------------------------------------------- */
  2036. /*!
  2037. * @addtogroup CAN_Peripheral_Access_Layer CAN Peripheral Access Layer
  2038. * @{
  2039. */
  2040. /** CAN - Register Layout Typedef */
  2041. typedef struct {
  2042. __IO uint32_t MCR; /**< Module Configuration Register, offset: 0x0 */
  2043. __IO uint32_t CTRL1; /**< Control 1 register, offset: 0x4 */
  2044. __IO uint32_t TIMER; /**< Free Running Timer, offset: 0x8 */
  2045. uint8_t RESERVED_0[4];
  2046. __IO uint32_t RXMGMASK; /**< Rx Mailboxes Global Mask Register, offset: 0x10 */
  2047. __IO uint32_t RX14MASK; /**< Rx 14 Mask register, offset: 0x14 */
  2048. __IO uint32_t RX15MASK; /**< Rx 15 Mask register, offset: 0x18 */
  2049. __IO uint32_t ECR; /**< Error Counter, offset: 0x1C */
  2050. __IO uint32_t ESR1; /**< Error and Status 1 register, offset: 0x20 */
  2051. uint8_t RESERVED_1[4];
  2052. __IO uint32_t IMASK1; /**< Interrupt Masks 1 register, offset: 0x28 */
  2053. uint8_t RESERVED_2[4];
  2054. __IO uint32_t IFLAG1; /**< Interrupt Flags 1 register, offset: 0x30 */
  2055. __IO uint32_t CTRL2; /**< Control 2 register, offset: 0x34 */
  2056. __I uint32_t ESR2; /**< Error and Status 2 register, offset: 0x38 */
  2057. uint8_t RESERVED_3[8];
  2058. __I uint32_t CRCR; /**< CRC Register, offset: 0x44 */
  2059. __IO uint32_t RXFGMASK; /**< Rx FIFO Global Mask register, offset: 0x48 */
  2060. __I uint32_t RXFIR; /**< Rx FIFO Information Register, offset: 0x4C */
  2061. uint8_t RESERVED_4[48];
  2062. struct { /* offset: 0x80, array step: 0x10 */
  2063. __IO uint32_t CS; /**< Message Buffer 0 CS Register..Message Buffer 15 CS Register, array offset: 0x80, array step: 0x10 */
  2064. __IO uint32_t ID; /**< Message Buffer 0 ID Register..Message Buffer 15 ID Register, array offset: 0x84, array step: 0x10 */
  2065. __IO uint32_t WORD0; /**< Message Buffer 0 WORD0 Register..Message Buffer 15 WORD0 Register, array offset: 0x88, array step: 0x10 */
  2066. __IO uint32_t WORD1; /**< Message Buffer 0 WORD1 Register..Message Buffer 15 WORD1 Register, array offset: 0x8C, array step: 0x10 */
  2067. } MB[16];
  2068. uint8_t RESERVED_5[1792];
  2069. __IO uint32_t RXIMR[16]; /**< Rx Individual Mask Registers, array offset: 0x880, array step: 0x4 */
  2070. } CAN_Type;
  2071. /* ----------------------------------------------------------------------------
  2072. -- CAN Register Masks
  2073. ---------------------------------------------------------------------------- */
  2074. /*!
  2075. * @addtogroup CAN_Register_Masks CAN Register Masks
  2076. * @{
  2077. */
  2078. /*! @name MCR - Module Configuration Register */
  2079. #define CAN_MCR_MAXMB_MASK (0x7FU)
  2080. #define CAN_MCR_MAXMB_SHIFT (0U)
  2081. #define CAN_MCR_MAXMB(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_MAXMB_SHIFT)) & CAN_MCR_MAXMB_MASK)
  2082. #define CAN_MCR_IDAM_MASK (0x300U)
  2083. #define CAN_MCR_IDAM_SHIFT (8U)
  2084. #define CAN_MCR_IDAM(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_IDAM_SHIFT)) & CAN_MCR_IDAM_MASK)
  2085. #define CAN_MCR_AEN_MASK (0x1000U)
  2086. #define CAN_MCR_AEN_SHIFT (12U)
  2087. #define CAN_MCR_AEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_AEN_SHIFT)) & CAN_MCR_AEN_MASK)
  2088. #define CAN_MCR_LPRIOEN_MASK (0x2000U)
  2089. #define CAN_MCR_LPRIOEN_SHIFT (13U)
  2090. #define CAN_MCR_LPRIOEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_LPRIOEN_SHIFT)) & CAN_MCR_LPRIOEN_MASK)
  2091. #define CAN_MCR_IRMQ_MASK (0x10000U)
  2092. #define CAN_MCR_IRMQ_SHIFT (16U)
  2093. #define CAN_MCR_IRMQ(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_IRMQ_SHIFT)) & CAN_MCR_IRMQ_MASK)
  2094. #define CAN_MCR_SRXDIS_MASK (0x20000U)
  2095. #define CAN_MCR_SRXDIS_SHIFT (17U)
  2096. #define CAN_MCR_SRXDIS(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SRXDIS_SHIFT)) & CAN_MCR_SRXDIS_MASK)
  2097. #define CAN_MCR_WAKSRC_MASK (0x80000U)
  2098. #define CAN_MCR_WAKSRC_SHIFT (19U)
  2099. #define CAN_MCR_WAKSRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WAKSRC_SHIFT)) & CAN_MCR_WAKSRC_MASK)
  2100. #define CAN_MCR_LPMACK_MASK (0x100000U)
  2101. #define CAN_MCR_LPMACK_SHIFT (20U)
  2102. #define CAN_MCR_LPMACK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_LPMACK_SHIFT)) & CAN_MCR_LPMACK_MASK)
  2103. #define CAN_MCR_WRNEN_MASK (0x200000U)
  2104. #define CAN_MCR_WRNEN_SHIFT (21U)
  2105. #define CAN_MCR_WRNEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WRNEN_SHIFT)) & CAN_MCR_WRNEN_MASK)
  2106. #define CAN_MCR_SLFWAK_MASK (0x400000U)
  2107. #define CAN_MCR_SLFWAK_SHIFT (22U)
  2108. #define CAN_MCR_SLFWAK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SLFWAK_SHIFT)) & CAN_MCR_SLFWAK_MASK)
  2109. #define CAN_MCR_SUPV_MASK (0x800000U)
  2110. #define CAN_MCR_SUPV_SHIFT (23U)
  2111. #define CAN_MCR_SUPV(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SUPV_SHIFT)) & CAN_MCR_SUPV_MASK)
  2112. #define CAN_MCR_FRZACK_MASK (0x1000000U)
  2113. #define CAN_MCR_FRZACK_SHIFT (24U)
  2114. #define CAN_MCR_FRZACK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_FRZACK_SHIFT)) & CAN_MCR_FRZACK_MASK)
  2115. #define CAN_MCR_SOFTRST_MASK (0x2000000U)
  2116. #define CAN_MCR_SOFTRST_SHIFT (25U)
  2117. #define CAN_MCR_SOFTRST(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SOFTRST_SHIFT)) & CAN_MCR_SOFTRST_MASK)
  2118. #define CAN_MCR_WAKMSK_MASK (0x4000000U)
  2119. #define CAN_MCR_WAKMSK_SHIFT (26U)
  2120. #define CAN_MCR_WAKMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WAKMSK_SHIFT)) & CAN_MCR_WAKMSK_MASK)
  2121. #define CAN_MCR_NOTRDY_MASK (0x8000000U)
  2122. #define CAN_MCR_NOTRDY_SHIFT (27U)
  2123. #define CAN_MCR_NOTRDY(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_NOTRDY_SHIFT)) & CAN_MCR_NOTRDY_MASK)
  2124. #define CAN_MCR_HALT_MASK (0x10000000U)
  2125. #define CAN_MCR_HALT_SHIFT (28U)
  2126. #define CAN_MCR_HALT(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_HALT_SHIFT)) & CAN_MCR_HALT_MASK)
  2127. #define CAN_MCR_RFEN_MASK (0x20000000U)
  2128. #define CAN_MCR_RFEN_SHIFT (29U)
  2129. #define CAN_MCR_RFEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_RFEN_SHIFT)) & CAN_MCR_RFEN_MASK)
  2130. #define CAN_MCR_FRZ_MASK (0x40000000U)
  2131. #define CAN_MCR_FRZ_SHIFT (30U)
  2132. #define CAN_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_FRZ_SHIFT)) & CAN_MCR_FRZ_MASK)
  2133. #define CAN_MCR_MDIS_MASK (0x80000000U)
  2134. #define CAN_MCR_MDIS_SHIFT (31U)
  2135. #define CAN_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_MDIS_SHIFT)) & CAN_MCR_MDIS_MASK)
  2136. /*! @name CTRL1 - Control 1 register */
  2137. #define CAN_CTRL1_PROPSEG_MASK (0x7U)
  2138. #define CAN_CTRL1_PROPSEG_SHIFT (0U)
  2139. #define CAN_CTRL1_PROPSEG(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PROPSEG_SHIFT)) & CAN_CTRL1_PROPSEG_MASK)
  2140. #define CAN_CTRL1_LOM_MASK (0x8U)
  2141. #define CAN_CTRL1_LOM_SHIFT (3U)
  2142. #define CAN_CTRL1_LOM(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LOM_SHIFT)) & CAN_CTRL1_LOM_MASK)
  2143. #define CAN_CTRL1_LBUF_MASK (0x10U)
  2144. #define CAN_CTRL1_LBUF_SHIFT (4U)
  2145. #define CAN_CTRL1_LBUF(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LBUF_SHIFT)) & CAN_CTRL1_LBUF_MASK)
  2146. #define CAN_CTRL1_TSYN_MASK (0x20U)
  2147. #define CAN_CTRL1_TSYN_SHIFT (5U)
  2148. #define CAN_CTRL1_TSYN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_TSYN_SHIFT)) & CAN_CTRL1_TSYN_MASK)
  2149. #define CAN_CTRL1_BOFFREC_MASK (0x40U)
  2150. #define CAN_CTRL1_BOFFREC_SHIFT (6U)
  2151. #define CAN_CTRL1_BOFFREC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_BOFFREC_SHIFT)) & CAN_CTRL1_BOFFREC_MASK)
  2152. #define CAN_CTRL1_SMP_MASK (0x80U)
  2153. #define CAN_CTRL1_SMP_SHIFT (7U)
  2154. #define CAN_CTRL1_SMP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_SMP_SHIFT)) & CAN_CTRL1_SMP_MASK)
  2155. #define CAN_CTRL1_RWRNMSK_MASK (0x400U)
  2156. #define CAN_CTRL1_RWRNMSK_SHIFT (10U)
  2157. #define CAN_CTRL1_RWRNMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_RWRNMSK_SHIFT)) & CAN_CTRL1_RWRNMSK_MASK)
  2158. #define CAN_CTRL1_TWRNMSK_MASK (0x800U)
  2159. #define CAN_CTRL1_TWRNMSK_SHIFT (11U)
  2160. #define CAN_CTRL1_TWRNMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_TWRNMSK_SHIFT)) & CAN_CTRL1_TWRNMSK_MASK)
  2161. #define CAN_CTRL1_LPB_MASK (0x1000U)
  2162. #define CAN_CTRL1_LPB_SHIFT (12U)
  2163. #define CAN_CTRL1_LPB(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LPB_SHIFT)) & CAN_CTRL1_LPB_MASK)
  2164. #define CAN_CTRL1_CLKSRC_MASK (0x2000U)
  2165. #define CAN_CTRL1_CLKSRC_SHIFT (13U)
  2166. #define CAN_CTRL1_CLKSRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_CLKSRC_SHIFT)) & CAN_CTRL1_CLKSRC_MASK)
  2167. #define CAN_CTRL1_ERRMSK_MASK (0x4000U)
  2168. #define CAN_CTRL1_ERRMSK_SHIFT (14U)
  2169. #define CAN_CTRL1_ERRMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_ERRMSK_SHIFT)) & CAN_CTRL1_ERRMSK_MASK)
  2170. #define CAN_CTRL1_BOFFMSK_MASK (0x8000U)
  2171. #define CAN_CTRL1_BOFFMSK_SHIFT (15U)
  2172. #define CAN_CTRL1_BOFFMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_BOFFMSK_SHIFT)) & CAN_CTRL1_BOFFMSK_MASK)
  2173. #define CAN_CTRL1_PSEG2_MASK (0x70000U)
  2174. #define CAN_CTRL1_PSEG2_SHIFT (16U)
  2175. #define CAN_CTRL1_PSEG2(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PSEG2_SHIFT)) & CAN_CTRL1_PSEG2_MASK)
  2176. #define CAN_CTRL1_PSEG1_MASK (0x380000U)
  2177. #define CAN_CTRL1_PSEG1_SHIFT (19U)
  2178. #define CAN_CTRL1_PSEG1(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PSEG1_SHIFT)) & CAN_CTRL1_PSEG1_MASK)
  2179. #define CAN_CTRL1_RJW_MASK (0xC00000U)
  2180. #define CAN_CTRL1_RJW_SHIFT (22U)
  2181. #define CAN_CTRL1_RJW(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_RJW_SHIFT)) & CAN_CTRL1_RJW_MASK)
  2182. #define CAN_CTRL1_PRESDIV_MASK (0xFF000000U)
  2183. #define CAN_CTRL1_PRESDIV_SHIFT (24U)
  2184. #define CAN_CTRL1_PRESDIV(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PRESDIV_SHIFT)) & CAN_CTRL1_PRESDIV_MASK)
  2185. /*! @name TIMER - Free Running Timer */
  2186. #define CAN_TIMER_TIMER_MASK (0xFFFFU)
  2187. #define CAN_TIMER_TIMER_SHIFT (0U)
  2188. #define CAN_TIMER_TIMER(x) (((uint32_t)(((uint32_t)(x)) << CAN_TIMER_TIMER_SHIFT)) & CAN_TIMER_TIMER_MASK)
  2189. /*! @name RXMGMASK - Rx Mailboxes Global Mask Register */
  2190. #define CAN_RXMGMASK_MG_MASK (0xFFFFFFFFU)
  2191. #define CAN_RXMGMASK_MG_SHIFT (0U)
  2192. #define CAN_RXMGMASK_MG(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXMGMASK_MG_SHIFT)) & CAN_RXMGMASK_MG_MASK)
  2193. /*! @name RX14MASK - Rx 14 Mask register */
  2194. #define CAN_RX14MASK_RX14M_MASK (0xFFFFFFFFU)
  2195. #define CAN_RX14MASK_RX14M_SHIFT (0U)
  2196. #define CAN_RX14MASK_RX14M(x) (((uint32_t)(((uint32_t)(x)) << CAN_RX14MASK_RX14M_SHIFT)) & CAN_RX14MASK_RX14M_MASK)
  2197. /*! @name RX15MASK - Rx 15 Mask register */
  2198. #define CAN_RX15MASK_RX15M_MASK (0xFFFFFFFFU)
  2199. #define CAN_RX15MASK_RX15M_SHIFT (0U)
  2200. #define CAN_RX15MASK_RX15M(x) (((uint32_t)(((uint32_t)(x)) << CAN_RX15MASK_RX15M_SHIFT)) & CAN_RX15MASK_RX15M_MASK)
  2201. /*! @name ECR - Error Counter */
  2202. #define CAN_ECR_TXERRCNT_MASK (0xFFU)
  2203. #define CAN_ECR_TXERRCNT_SHIFT (0U)
  2204. #define CAN_ECR_TXERRCNT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ECR_TXERRCNT_SHIFT)) & CAN_ECR_TXERRCNT_MASK)
  2205. #define CAN_ECR_RXERRCNT_MASK (0xFF00U)
  2206. #define CAN_ECR_RXERRCNT_SHIFT (8U)
  2207. #define CAN_ECR_RXERRCNT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ECR_RXERRCNT_SHIFT)) & CAN_ECR_RXERRCNT_MASK)
  2208. /*! @name ESR1 - Error and Status 1 register */
  2209. #define CAN_ESR1_WAKINT_MASK (0x1U)
  2210. #define CAN_ESR1_WAKINT_SHIFT (0U)
  2211. #define CAN_ESR1_WAKINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_WAKINT_SHIFT)) & CAN_ESR1_WAKINT_MASK)
  2212. #define CAN_ESR1_ERRINT_MASK (0x2U)
  2213. #define CAN_ESR1_ERRINT_SHIFT (1U)
  2214. #define CAN_ESR1_ERRINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_ERRINT_SHIFT)) & CAN_ESR1_ERRINT_MASK)
  2215. #define CAN_ESR1_BOFFINT_MASK (0x4U)
  2216. #define CAN_ESR1_BOFFINT_SHIFT (2U)
  2217. #define CAN_ESR1_BOFFINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BOFFINT_SHIFT)) & CAN_ESR1_BOFFINT_MASK)
  2218. #define CAN_ESR1_RX_MASK (0x8U)
  2219. #define CAN_ESR1_RX_SHIFT (3U)
  2220. #define CAN_ESR1_RX(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RX_SHIFT)) & CAN_ESR1_RX_MASK)
  2221. #define CAN_ESR1_FLTCONF_MASK (0x30U)
  2222. #define CAN_ESR1_FLTCONF_SHIFT (4U)
  2223. #define CAN_ESR1_FLTCONF(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_FLTCONF_SHIFT)) & CAN_ESR1_FLTCONF_MASK)
  2224. #define CAN_ESR1_TX_MASK (0x40U)
  2225. #define CAN_ESR1_TX_SHIFT (6U)
  2226. #define CAN_ESR1_TX(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TX_SHIFT)) & CAN_ESR1_TX_MASK)
  2227. #define CAN_ESR1_IDLE_MASK (0x80U)
  2228. #define CAN_ESR1_IDLE_SHIFT (7U)
  2229. #define CAN_ESR1_IDLE(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_IDLE_SHIFT)) & CAN_ESR1_IDLE_MASK)
  2230. #define CAN_ESR1_RXWRN_MASK (0x100U)
  2231. #define CAN_ESR1_RXWRN_SHIFT (8U)
  2232. #define CAN_ESR1_RXWRN(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RXWRN_SHIFT)) & CAN_ESR1_RXWRN_MASK)
  2233. #define CAN_ESR1_TXWRN_MASK (0x200U)
  2234. #define CAN_ESR1_TXWRN_SHIFT (9U)
  2235. #define CAN_ESR1_TXWRN(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TXWRN_SHIFT)) & CAN_ESR1_TXWRN_MASK)
  2236. #define CAN_ESR1_STFERR_MASK (0x400U)
  2237. #define CAN_ESR1_STFERR_SHIFT (10U)
  2238. #define CAN_ESR1_STFERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_STFERR_SHIFT)) & CAN_ESR1_STFERR_MASK)
  2239. #define CAN_ESR1_FRMERR_MASK (0x800U)
  2240. #define CAN_ESR1_FRMERR_SHIFT (11U)
  2241. #define CAN_ESR1_FRMERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_FRMERR_SHIFT)) & CAN_ESR1_FRMERR_MASK)
  2242. #define CAN_ESR1_CRCERR_MASK (0x1000U)
  2243. #define CAN_ESR1_CRCERR_SHIFT (12U)
  2244. #define CAN_ESR1_CRCERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_CRCERR_SHIFT)) & CAN_ESR1_CRCERR_MASK)
  2245. #define CAN_ESR1_ACKERR_MASK (0x2000U)
  2246. #define CAN_ESR1_ACKERR_SHIFT (13U)
  2247. #define CAN_ESR1_ACKERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_ACKERR_SHIFT)) & CAN_ESR1_ACKERR_MASK)
  2248. #define CAN_ESR1_BIT0ERR_MASK (0x4000U)
  2249. #define CAN_ESR1_BIT0ERR_SHIFT (14U)
  2250. #define CAN_ESR1_BIT0ERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BIT0ERR_SHIFT)) & CAN_ESR1_BIT0ERR_MASK)
  2251. #define CAN_ESR1_BIT1ERR_MASK (0x8000U)
  2252. #define CAN_ESR1_BIT1ERR_SHIFT (15U)
  2253. #define CAN_ESR1_BIT1ERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BIT1ERR_SHIFT)) & CAN_ESR1_BIT1ERR_MASK)
  2254. #define CAN_ESR1_RWRNINT_MASK (0x10000U)
  2255. #define CAN_ESR1_RWRNINT_SHIFT (16U)
  2256. #define CAN_ESR1_RWRNINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RWRNINT_SHIFT)) & CAN_ESR1_RWRNINT_MASK)
  2257. #define CAN_ESR1_TWRNINT_MASK (0x20000U)
  2258. #define CAN_ESR1_TWRNINT_SHIFT (17U)
  2259. #define CAN_ESR1_TWRNINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TWRNINT_SHIFT)) & CAN_ESR1_TWRNINT_MASK)
  2260. #define CAN_ESR1_SYNCH_MASK (0x40000U)
  2261. #define CAN_ESR1_SYNCH_SHIFT (18U)
  2262. #define CAN_ESR1_SYNCH(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_SYNCH_SHIFT)) & CAN_ESR1_SYNCH_MASK)
  2263. /*! @name IMASK1 - Interrupt Masks 1 register */
  2264. #define CAN_IMASK1_BUFLM_MASK (0xFFFFFFFFU)
  2265. #define CAN_IMASK1_BUFLM_SHIFT (0U)
  2266. #define CAN_IMASK1_BUFLM(x) (((uint32_t)(((uint32_t)(x)) << CAN_IMASK1_BUFLM_SHIFT)) & CAN_IMASK1_BUFLM_MASK)
  2267. /*! @name IFLAG1 - Interrupt Flags 1 register */
  2268. #define CAN_IFLAG1_BUF0I_MASK (0x1U)
  2269. #define CAN_IFLAG1_BUF0I_SHIFT (0U)
  2270. #define CAN_IFLAG1_BUF0I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF0I_SHIFT)) & CAN_IFLAG1_BUF0I_MASK)
  2271. #define CAN_IFLAG1_BUF4TO1I_MASK (0x1EU)
  2272. #define CAN_IFLAG1_BUF4TO1I_SHIFT (1U)
  2273. #define CAN_IFLAG1_BUF4TO1I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF4TO1I_SHIFT)) & CAN_IFLAG1_BUF4TO1I_MASK)
  2274. #define CAN_IFLAG1_BUF5I_MASK (0x20U)
  2275. #define CAN_IFLAG1_BUF5I_SHIFT (5U)
  2276. #define CAN_IFLAG1_BUF5I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF5I_SHIFT)) & CAN_IFLAG1_BUF5I_MASK)
  2277. #define CAN_IFLAG1_BUF6I_MASK (0x40U)
  2278. #define CAN_IFLAG1_BUF6I_SHIFT (6U)
  2279. #define CAN_IFLAG1_BUF6I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF6I_SHIFT)) & CAN_IFLAG1_BUF6I_MASK)
  2280. #define CAN_IFLAG1_BUF7I_MASK (0x80U)
  2281. #define CAN_IFLAG1_BUF7I_SHIFT (7U)
  2282. #define CAN_IFLAG1_BUF7I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF7I_SHIFT)) & CAN_IFLAG1_BUF7I_MASK)
  2283. #define CAN_IFLAG1_BUF31TO8I_MASK (0xFFFFFF00U)
  2284. #define CAN_IFLAG1_BUF31TO8I_SHIFT (8U)
  2285. #define CAN_IFLAG1_BUF31TO8I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF31TO8I_SHIFT)) & CAN_IFLAG1_BUF31TO8I_MASK)
  2286. /*! @name CTRL2 - Control 2 register */
  2287. #define CAN_CTRL2_EACEN_MASK (0x10000U)
  2288. #define CAN_CTRL2_EACEN_SHIFT (16U)
  2289. #define CAN_CTRL2_EACEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_EACEN_SHIFT)) & CAN_CTRL2_EACEN_MASK)
  2290. #define CAN_CTRL2_RRS_MASK (0x20000U)
  2291. #define CAN_CTRL2_RRS_SHIFT (17U)
  2292. #define CAN_CTRL2_RRS(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_RRS_SHIFT)) & CAN_CTRL2_RRS_MASK)
  2293. #define CAN_CTRL2_MRP_MASK (0x40000U)
  2294. #define CAN_CTRL2_MRP_SHIFT (18U)
  2295. #define CAN_CTRL2_MRP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_MRP_SHIFT)) & CAN_CTRL2_MRP_MASK)
  2296. #define CAN_CTRL2_TASD_MASK (0xF80000U)
  2297. #define CAN_CTRL2_TASD_SHIFT (19U)
  2298. #define CAN_CTRL2_TASD(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_TASD_SHIFT)) & CAN_CTRL2_TASD_MASK)
  2299. #define CAN_CTRL2_RFFN_MASK (0xF000000U)
  2300. #define CAN_CTRL2_RFFN_SHIFT (24U)
  2301. #define CAN_CTRL2_RFFN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_RFFN_SHIFT)) & CAN_CTRL2_RFFN_MASK)
  2302. #define CAN_CTRL2_WRMFRZ_MASK (0x10000000U)
  2303. #define CAN_CTRL2_WRMFRZ_SHIFT (28U)
  2304. #define CAN_CTRL2_WRMFRZ(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_WRMFRZ_SHIFT)) & CAN_CTRL2_WRMFRZ_MASK)
  2305. /*! @name ESR2 - Error and Status 2 register */
  2306. #define CAN_ESR2_IMB_MASK (0x2000U)
  2307. #define CAN_ESR2_IMB_SHIFT (13U)
  2308. #define CAN_ESR2_IMB(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_IMB_SHIFT)) & CAN_ESR2_IMB_MASK)
  2309. #define CAN_ESR2_VPS_MASK (0x4000U)
  2310. #define CAN_ESR2_VPS_SHIFT (14U)
  2311. #define CAN_ESR2_VPS(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_VPS_SHIFT)) & CAN_ESR2_VPS_MASK)
  2312. #define CAN_ESR2_LPTM_MASK (0x7F0000U)
  2313. #define CAN_ESR2_LPTM_SHIFT (16U)
  2314. #define CAN_ESR2_LPTM(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_LPTM_SHIFT)) & CAN_ESR2_LPTM_MASK)
  2315. /*! @name CRCR - CRC Register */
  2316. #define CAN_CRCR_TXCRC_MASK (0x7FFFU)
  2317. #define CAN_CRCR_TXCRC_SHIFT (0U)
  2318. #define CAN_CRCR_TXCRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CRCR_TXCRC_SHIFT)) & CAN_CRCR_TXCRC_MASK)
  2319. #define CAN_CRCR_MBCRC_MASK (0x7F0000U)
  2320. #define CAN_CRCR_MBCRC_SHIFT (16U)
  2321. #define CAN_CRCR_MBCRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CRCR_MBCRC_SHIFT)) & CAN_CRCR_MBCRC_MASK)
  2322. /*! @name RXFGMASK - Rx FIFO Global Mask register */
  2323. #define CAN_RXFGMASK_FGM_MASK (0xFFFFFFFFU)
  2324. #define CAN_RXFGMASK_FGM_SHIFT (0U)
  2325. #define CAN_RXFGMASK_FGM(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXFGMASK_FGM_SHIFT)) & CAN_RXFGMASK_FGM_MASK)
  2326. /*! @name RXFIR - Rx FIFO Information Register */
  2327. #define CAN_RXFIR_IDHIT_MASK (0x1FFU)
  2328. #define CAN_RXFIR_IDHIT_SHIFT (0U)
  2329. #define CAN_RXFIR_IDHIT(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXFIR_IDHIT_SHIFT)) & CAN_RXFIR_IDHIT_MASK)
  2330. /*! @name CS - Message Buffer 0 CS Register..Message Buffer 15 CS Register */
  2331. #define CAN_CS_TIME_STAMP_MASK (0xFFFFU)
  2332. #define CAN_CS_TIME_STAMP_SHIFT (0U)
  2333. #define CAN_CS_TIME_STAMP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_TIME_STAMP_SHIFT)) & CAN_CS_TIME_STAMP_MASK)
  2334. #define CAN_CS_DLC_MASK (0xF0000U)
  2335. #define CAN_CS_DLC_SHIFT (16U)
  2336. #define CAN_CS_DLC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_DLC_SHIFT)) & CAN_CS_DLC_MASK)
  2337. #define CAN_CS_RTR_MASK (0x100000U)
  2338. #define CAN_CS_RTR_SHIFT (20U)
  2339. #define CAN_CS_RTR(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_RTR_SHIFT)) & CAN_CS_RTR_MASK)
  2340. #define CAN_CS_IDE_MASK (0x200000U)
  2341. #define CAN_CS_IDE_SHIFT (21U)
  2342. #define CAN_CS_IDE(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_IDE_SHIFT)) & CAN_CS_IDE_MASK)
  2343. #define CAN_CS_SRR_MASK (0x400000U)
  2344. #define CAN_CS_SRR_SHIFT (22U)
  2345. #define CAN_CS_SRR(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_SRR_SHIFT)) & CAN_CS_SRR_MASK)
  2346. #define CAN_CS_CODE_MASK (0xF000000U)
  2347. #define CAN_CS_CODE_SHIFT (24U)
  2348. #define CAN_CS_CODE(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_CODE_SHIFT)) & CAN_CS_CODE_MASK)
  2349. /* The count of CAN_CS */
  2350. #define CAN_CS_COUNT (16U)
  2351. /*! @name ID - Message Buffer 0 ID Register..Message Buffer 15 ID Register */
  2352. #define CAN_ID_EXT_MASK (0x3FFFFU)
  2353. #define CAN_ID_EXT_SHIFT (0U)
  2354. #define CAN_ID_EXT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_EXT_SHIFT)) & CAN_ID_EXT_MASK)
  2355. #define CAN_ID_STD_MASK (0x1FFC0000U)
  2356. #define CAN_ID_STD_SHIFT (18U)
  2357. #define CAN_ID_STD(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_STD_SHIFT)) & CAN_ID_STD_MASK)
  2358. #define CAN_ID_PRIO_MASK (0xE0000000U)
  2359. #define CAN_ID_PRIO_SHIFT (29U)
  2360. #define CAN_ID_PRIO(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_PRIO_SHIFT)) & CAN_ID_PRIO_MASK)
  2361. /* The count of CAN_ID */
  2362. #define CAN_ID_COUNT (16U)
  2363. /*! @name WORD0 - Message Buffer 0 WORD0 Register..Message Buffer 15 WORD0 Register */
  2364. #define CAN_WORD0_DATA_BYTE_3_MASK (0xFFU)
  2365. #define CAN_WORD0_DATA_BYTE_3_SHIFT (0U)
  2366. #define CAN_WORD0_DATA_BYTE_3(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_3_SHIFT)) & CAN_WORD0_DATA_BYTE_3_MASK)
  2367. #define CAN_WORD0_DATA_BYTE_2_MASK (0xFF00U)
  2368. #define CAN_WORD0_DATA_BYTE_2_SHIFT (8U)
  2369. #define CAN_WORD0_DATA_BYTE_2(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_2_SHIFT)) & CAN_WORD0_DATA_BYTE_2_MASK)
  2370. #define CAN_WORD0_DATA_BYTE_1_MASK (0xFF0000U)
  2371. #define CAN_WORD0_DATA_BYTE_1_SHIFT (16U)
  2372. #define CAN_WORD0_DATA_BYTE_1(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_1_SHIFT)) & CAN_WORD0_DATA_BYTE_1_MASK)
  2373. #define CAN_WORD0_DATA_BYTE_0_MASK (0xFF000000U)
  2374. #define CAN_WORD0_DATA_BYTE_0_SHIFT (24U)
  2375. #define CAN_WORD0_DATA_BYTE_0(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_0_SHIFT)) & CAN_WORD0_DATA_BYTE_0_MASK)
  2376. /* The count of CAN_WORD0 */
  2377. #define CAN_WORD0_COUNT (16U)
  2378. /*! @name WORD1 - Message Buffer 0 WORD1 Register..Message Buffer 15 WORD1 Register */
  2379. #define CAN_WORD1_DATA_BYTE_7_MASK (0xFFU)
  2380. #define CAN_WORD1_DATA_BYTE_7_SHIFT (0U)
  2381. #define CAN_WORD1_DATA_BYTE_7(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_7_SHIFT)) & CAN_WORD1_DATA_BYTE_7_MASK)
  2382. #define CAN_WORD1_DATA_BYTE_6_MASK (0xFF00U)
  2383. #define CAN_WORD1_DATA_BYTE_6_SHIFT (8U)
  2384. #define CAN_WORD1_DATA_BYTE_6(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_6_SHIFT)) & CAN_WORD1_DATA_BYTE_6_MASK)
  2385. #define CAN_WORD1_DATA_BYTE_5_MASK (0xFF0000U)
  2386. #define CAN_WORD1_DATA_BYTE_5_SHIFT (16U)
  2387. #define CAN_WORD1_DATA_BYTE_5(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_5_SHIFT)) & CAN_WORD1_DATA_BYTE_5_MASK)
  2388. #define CAN_WORD1_DATA_BYTE_4_MASK (0xFF000000U)
  2389. #define CAN_WORD1_DATA_BYTE_4_SHIFT (24U)
  2390. #define CAN_WORD1_DATA_BYTE_4(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_4_SHIFT)) & CAN_WORD1_DATA_BYTE_4_MASK)
  2391. /* The count of CAN_WORD1 */
  2392. #define CAN_WORD1_COUNT (16U)
  2393. /*! @name RXIMR - Rx Individual Mask Registers */
  2394. #define CAN_RXIMR_MI_MASK (0xFFFFFFFFU)
  2395. #define CAN_RXIMR_MI_SHIFT (0U)
  2396. #define CAN_RXIMR_MI(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXIMR_MI_SHIFT)) & CAN_RXIMR_MI_MASK)
  2397. /* The count of CAN_RXIMR */
  2398. #define CAN_RXIMR_COUNT (16U)
  2399. /*!
  2400. * @}
  2401. */ /* end of group CAN_Register_Masks */
  2402. /* CAN - Peripheral instance base addresses */
  2403. /** Peripheral CAN0 base address */
  2404. #define CAN0_BASE (0x40024000u)
  2405. /** Peripheral CAN0 base pointer */
  2406. #define CAN0 ((CAN_Type *)CAN0_BASE)
  2407. /** Array initializer of CAN peripheral base addresses */
  2408. #define CAN_BASE_ADDRS { CAN0_BASE }
  2409. /** Array initializer of CAN peripheral base pointers */
  2410. #define CAN_BASE_PTRS { CAN0 }
  2411. /** Interrupt vectors for the CAN peripheral type */
  2412. #define CAN_Rx_Warning_IRQS { CAN0_Rx_Warning_IRQn }
  2413. #define CAN_Tx_Warning_IRQS { CAN0_Tx_Warning_IRQn }
  2414. #define CAN_Wake_Up_IRQS { CAN0_Wake_Up_IRQn }
  2415. #define CAN_Error_IRQS { CAN0_Error_IRQn }
  2416. #define CAN_Bus_Off_IRQS { CAN0_Bus_Off_IRQn }
  2417. #define CAN_ORed_Message_buffer_IRQS { CAN0_ORed_Message_buffer_IRQn }
  2418. /*!
  2419. * @}
  2420. */ /* end of group CAN_Peripheral_Access_Layer */
  2421. /* ----------------------------------------------------------------------------
  2422. -- CAU Peripheral Access Layer
  2423. ---------------------------------------------------------------------------- */
  2424. /*!
  2425. * @addtogroup CAU_Peripheral_Access_Layer CAU Peripheral Access Layer
  2426. * @{
  2427. */
  2428. /** CAU - Register Layout Typedef */
  2429. typedef struct {
  2430. __O uint32_t DIRECT[16]; /**< Direct access register 0..Direct access register 15, array offset: 0x0, array step: 0x4 */
  2431. uint8_t RESERVED_0[2048];
  2432. __O uint32_t LDR_CASR; /**< Status register - Load Register command, offset: 0x840 */
  2433. __O uint32_t LDR_CAA; /**< Accumulator register - Load Register command, offset: 0x844 */
  2434. __O uint32_t LDR_CA[9]; /**< General Purpose Register 0 - Load Register command..General Purpose Register 8 - Load Register command, array offset: 0x848, array step: 0x4 */
  2435. uint8_t RESERVED_1[20];
  2436. __I uint32_t STR_CASR; /**< Status register - Store Register command, offset: 0x880 */
  2437. __I uint32_t STR_CAA; /**< Accumulator register - Store Register command, offset: 0x884 */
  2438. __I uint32_t STR_CA[9]; /**< General Purpose Register 0 - Store Register command..General Purpose Register 8 - Store Register command, array offset: 0x888, array step: 0x4 */
  2439. uint8_t RESERVED_2[20];
  2440. __O uint32_t ADR_CASR; /**< Status register - Add Register command, offset: 0x8C0 */
  2441. __O uint32_t ADR_CAA; /**< Accumulator register - Add to register command, offset: 0x8C4 */
  2442. __O uint32_t ADR_CA[9]; /**< General Purpose Register 0 - Add to register command..General Purpose Register 8 - Add to register command, array offset: 0x8C8, array step: 0x4 */
  2443. uint8_t RESERVED_3[20];
  2444. __O uint32_t RADR_CASR; /**< Status register - Reverse and Add to Register command, offset: 0x900 */
  2445. __O uint32_t RADR_CAA; /**< Accumulator register - Reverse and Add to Register command, offset: 0x904 */
  2446. __O uint32_t RADR_CA[9]; /**< General Purpose Register 0 - Reverse and Add to Register command..General Purpose Register 8 - Reverse and Add to Register command, array offset: 0x908, array step: 0x4 */
  2447. uint8_t RESERVED_4[84];
  2448. __O uint32_t XOR_CASR; /**< Status register - Exclusive Or command, offset: 0x980 */
  2449. __O uint32_t XOR_CAA; /**< Accumulator register - Exclusive Or command, offset: 0x984 */
  2450. __O uint32_t XOR_CA[9]; /**< General Purpose Register 0 - Exclusive Or command..General Purpose Register 8 - Exclusive Or command, array offset: 0x988, array step: 0x4 */
  2451. uint8_t RESERVED_5[20];
  2452. __O uint32_t ROTL_CASR; /**< Status register - Rotate Left command, offset: 0x9C0 */
  2453. __O uint32_t ROTL_CAA; /**< Accumulator register - Rotate Left command, offset: 0x9C4 */
  2454. __O uint32_t ROTL_CA[9]; /**< General Purpose Register 0 - Rotate Left command..General Purpose Register 8 - Rotate Left command, array offset: 0x9C8, array step: 0x4 */
  2455. uint8_t RESERVED_6[276];
  2456. __O uint32_t AESC_CASR; /**< Status register - AES Column Operation command, offset: 0xB00 */
  2457. __O uint32_t AESC_CAA; /**< Accumulator register - AES Column Operation command, offset: 0xB04 */
  2458. __O uint32_t AESC_CA[9]; /**< General Purpose Register 0 - AES Column Operation command..General Purpose Register 8 - AES Column Operation command, array offset: 0xB08, array step: 0x4 */
  2459. uint8_t RESERVED_7[20];
  2460. __O uint32_t AESIC_CASR; /**< Status register - AES Inverse Column Operation command, offset: 0xB40 */
  2461. __O uint32_t AESIC_CAA; /**< Accumulator register - AES Inverse Column Operation command, offset: 0xB44 */
  2462. __O uint32_t AESIC_CA[9]; /**< General Purpose Register 0 - AES Inverse Column Operation command..General Purpose Register 8 - AES Inverse Column Operation command, array offset: 0xB48, array step: 0x4 */
  2463. } CAU_Type;
  2464. /* ----------------------------------------------------------------------------
  2465. -- CAU Register Masks
  2466. ---------------------------------------------------------------------------- */
  2467. /*!
  2468. * @addtogroup CAU_Register_Masks CAU Register Masks
  2469. * @{
  2470. */
  2471. /*! @name DIRECT - Direct access register 0..Direct access register 15 */
  2472. #define CAU_DIRECT_CAU_DIRECT0_MASK (0xFFFFFFFFU)
  2473. #define CAU_DIRECT_CAU_DIRECT0_SHIFT (0U)
  2474. #define CAU_DIRECT_CAU_DIRECT0(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT0_SHIFT)) & CAU_DIRECT_CAU_DIRECT0_MASK)
  2475. #define CAU_DIRECT_CAU_DIRECT1_MASK (0xFFFFFFFFU)
  2476. #define CAU_DIRECT_CAU_DIRECT1_SHIFT (0U)
  2477. #define CAU_DIRECT_CAU_DIRECT1(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT1_SHIFT)) & CAU_DIRECT_CAU_DIRECT1_MASK)
  2478. #define CAU_DIRECT_CAU_DIRECT2_MASK (0xFFFFFFFFU)
  2479. #define CAU_DIRECT_CAU_DIRECT2_SHIFT (0U)
  2480. #define CAU_DIRECT_CAU_DIRECT2(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT2_SHIFT)) & CAU_DIRECT_CAU_DIRECT2_MASK)
  2481. #define CAU_DIRECT_CAU_DIRECT3_MASK (0xFFFFFFFFU)
  2482. #define CAU_DIRECT_CAU_DIRECT3_SHIFT (0U)
  2483. #define CAU_DIRECT_CAU_DIRECT3(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT3_SHIFT)) & CAU_DIRECT_CAU_DIRECT3_MASK)
  2484. #define CAU_DIRECT_CAU_DIRECT4_MASK (0xFFFFFFFFU)
  2485. #define CAU_DIRECT_CAU_DIRECT4_SHIFT (0U)
  2486. #define CAU_DIRECT_CAU_DIRECT4(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT4_SHIFT)) & CAU_DIRECT_CAU_DIRECT4_MASK)
  2487. #define CAU_DIRECT_CAU_DIRECT5_MASK (0xFFFFFFFFU)
  2488. #define CAU_DIRECT_CAU_DIRECT5_SHIFT (0U)
  2489. #define CAU_DIRECT_CAU_DIRECT5(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT5_SHIFT)) & CAU_DIRECT_CAU_DIRECT5_MASK)
  2490. #define CAU_DIRECT_CAU_DIRECT6_MASK (0xFFFFFFFFU)
  2491. #define CAU_DIRECT_CAU_DIRECT6_SHIFT (0U)
  2492. #define CAU_DIRECT_CAU_DIRECT6(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT6_SHIFT)) & CAU_DIRECT_CAU_DIRECT6_MASK)
  2493. #define CAU_DIRECT_CAU_DIRECT7_MASK (0xFFFFFFFFU)
  2494. #define CAU_DIRECT_CAU_DIRECT7_SHIFT (0U)
  2495. #define CAU_DIRECT_CAU_DIRECT7(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT7_SHIFT)) & CAU_DIRECT_CAU_DIRECT7_MASK)
  2496. #define CAU_DIRECT_CAU_DIRECT8_MASK (0xFFFFFFFFU)
  2497. #define CAU_DIRECT_CAU_DIRECT8_SHIFT (0U)
  2498. #define CAU_DIRECT_CAU_DIRECT8(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT8_SHIFT)) & CAU_DIRECT_CAU_DIRECT8_MASK)
  2499. #define CAU_DIRECT_CAU_DIRECT9_MASK (0xFFFFFFFFU)
  2500. #define CAU_DIRECT_CAU_DIRECT9_SHIFT (0U)
  2501. #define CAU_DIRECT_CAU_DIRECT9(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT9_SHIFT)) & CAU_DIRECT_CAU_DIRECT9_MASK)
  2502. #define CAU_DIRECT_CAU_DIRECT10_MASK (0xFFFFFFFFU)
  2503. #define CAU_DIRECT_CAU_DIRECT10_SHIFT (0U)
  2504. #define CAU_DIRECT_CAU_DIRECT10(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT10_SHIFT)) & CAU_DIRECT_CAU_DIRECT10_MASK)
  2505. #define CAU_DIRECT_CAU_DIRECT11_MASK (0xFFFFFFFFU)
  2506. #define CAU_DIRECT_CAU_DIRECT11_SHIFT (0U)
  2507. #define CAU_DIRECT_CAU_DIRECT11(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT11_SHIFT)) & CAU_DIRECT_CAU_DIRECT11_MASK)
  2508. #define CAU_DIRECT_CAU_DIRECT12_MASK (0xFFFFFFFFU)
  2509. #define CAU_DIRECT_CAU_DIRECT12_SHIFT (0U)
  2510. #define CAU_DIRECT_CAU_DIRECT12(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT12_SHIFT)) & CAU_DIRECT_CAU_DIRECT12_MASK)
  2511. #define CAU_DIRECT_CAU_DIRECT13_MASK (0xFFFFFFFFU)
  2512. #define CAU_DIRECT_CAU_DIRECT13_SHIFT (0U)
  2513. #define CAU_DIRECT_CAU_DIRECT13(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT13_SHIFT)) & CAU_DIRECT_CAU_DIRECT13_MASK)
  2514. #define CAU_DIRECT_CAU_DIRECT14_MASK (0xFFFFFFFFU)
  2515. #define CAU_DIRECT_CAU_DIRECT14_SHIFT (0U)
  2516. #define CAU_DIRECT_CAU_DIRECT14(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT14_SHIFT)) & CAU_DIRECT_CAU_DIRECT14_MASK)
  2517. #define CAU_DIRECT_CAU_DIRECT15_MASK (0xFFFFFFFFU)
  2518. #define CAU_DIRECT_CAU_DIRECT15_SHIFT (0U)
  2519. #define CAU_DIRECT_CAU_DIRECT15(x) (((uint32_t)(((uint32_t)(x)) << CAU_DIRECT_CAU_DIRECT15_SHIFT)) & CAU_DIRECT_CAU_DIRECT15_MASK)
  2520. /* The count of CAU_DIRECT */
  2521. #define CAU_DIRECT_COUNT (16U)
  2522. /*! @name LDR_CASR - Status register - Load Register command */
  2523. #define CAU_LDR_CASR_IC_MASK (0x1U)
  2524. #define CAU_LDR_CASR_IC_SHIFT (0U)
  2525. #define CAU_LDR_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CASR_IC_SHIFT)) & CAU_LDR_CASR_IC_MASK)
  2526. #define CAU_LDR_CASR_DPE_MASK (0x2U)
  2527. #define CAU_LDR_CASR_DPE_SHIFT (1U)
  2528. #define CAU_LDR_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CASR_DPE_SHIFT)) & CAU_LDR_CASR_DPE_MASK)
  2529. #define CAU_LDR_CASR_VER_MASK (0xF0000000U)
  2530. #define CAU_LDR_CASR_VER_SHIFT (28U)
  2531. #define CAU_LDR_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CASR_VER_SHIFT)) & CAU_LDR_CASR_VER_MASK)
  2532. /*! @name LDR_CAA - Accumulator register - Load Register command */
  2533. #define CAU_LDR_CAA_ACC_MASK (0xFFFFFFFFU)
  2534. #define CAU_LDR_CAA_ACC_SHIFT (0U)
  2535. #define CAU_LDR_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CAA_ACC_SHIFT)) & CAU_LDR_CAA_ACC_MASK)
  2536. /*! @name LDR_CA - General Purpose Register 0 - Load Register command..General Purpose Register 8 - Load Register command */
  2537. #define CAU_LDR_CA_CA0_MASK (0xFFFFFFFFU)
  2538. #define CAU_LDR_CA_CA0_SHIFT (0U)
  2539. #define CAU_LDR_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA0_SHIFT)) & CAU_LDR_CA_CA0_MASK)
  2540. #define CAU_LDR_CA_CA1_MASK (0xFFFFFFFFU)
  2541. #define CAU_LDR_CA_CA1_SHIFT (0U)
  2542. #define CAU_LDR_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA1_SHIFT)) & CAU_LDR_CA_CA1_MASK)
  2543. #define CAU_LDR_CA_CA2_MASK (0xFFFFFFFFU)
  2544. #define CAU_LDR_CA_CA2_SHIFT (0U)
  2545. #define CAU_LDR_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA2_SHIFT)) & CAU_LDR_CA_CA2_MASK)
  2546. #define CAU_LDR_CA_CA3_MASK (0xFFFFFFFFU)
  2547. #define CAU_LDR_CA_CA3_SHIFT (0U)
  2548. #define CAU_LDR_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA3_SHIFT)) & CAU_LDR_CA_CA3_MASK)
  2549. #define CAU_LDR_CA_CA4_MASK (0xFFFFFFFFU)
  2550. #define CAU_LDR_CA_CA4_SHIFT (0U)
  2551. #define CAU_LDR_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA4_SHIFT)) & CAU_LDR_CA_CA4_MASK)
  2552. #define CAU_LDR_CA_CA5_MASK (0xFFFFFFFFU)
  2553. #define CAU_LDR_CA_CA5_SHIFT (0U)
  2554. #define CAU_LDR_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA5_SHIFT)) & CAU_LDR_CA_CA5_MASK)
  2555. #define CAU_LDR_CA_CA6_MASK (0xFFFFFFFFU)
  2556. #define CAU_LDR_CA_CA6_SHIFT (0U)
  2557. #define CAU_LDR_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA6_SHIFT)) & CAU_LDR_CA_CA6_MASK)
  2558. #define CAU_LDR_CA_CA7_MASK (0xFFFFFFFFU)
  2559. #define CAU_LDR_CA_CA7_SHIFT (0U)
  2560. #define CAU_LDR_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA7_SHIFT)) & CAU_LDR_CA_CA7_MASK)
  2561. #define CAU_LDR_CA_CA8_MASK (0xFFFFFFFFU)
  2562. #define CAU_LDR_CA_CA8_SHIFT (0U)
  2563. #define CAU_LDR_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_LDR_CA_CA8_SHIFT)) & CAU_LDR_CA_CA8_MASK)
  2564. /* The count of CAU_LDR_CA */
  2565. #define CAU_LDR_CA_COUNT (9U)
  2566. /*! @name STR_CASR - Status register - Store Register command */
  2567. #define CAU_STR_CASR_IC_MASK (0x1U)
  2568. #define CAU_STR_CASR_IC_SHIFT (0U)
  2569. #define CAU_STR_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CASR_IC_SHIFT)) & CAU_STR_CASR_IC_MASK)
  2570. #define CAU_STR_CASR_DPE_MASK (0x2U)
  2571. #define CAU_STR_CASR_DPE_SHIFT (1U)
  2572. #define CAU_STR_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CASR_DPE_SHIFT)) & CAU_STR_CASR_DPE_MASK)
  2573. #define CAU_STR_CASR_VER_MASK (0xF0000000U)
  2574. #define CAU_STR_CASR_VER_SHIFT (28U)
  2575. #define CAU_STR_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CASR_VER_SHIFT)) & CAU_STR_CASR_VER_MASK)
  2576. /*! @name STR_CAA - Accumulator register - Store Register command */
  2577. #define CAU_STR_CAA_ACC_MASK (0xFFFFFFFFU)
  2578. #define CAU_STR_CAA_ACC_SHIFT (0U)
  2579. #define CAU_STR_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CAA_ACC_SHIFT)) & CAU_STR_CAA_ACC_MASK)
  2580. /*! @name STR_CA - General Purpose Register 0 - Store Register command..General Purpose Register 8 - Store Register command */
  2581. #define CAU_STR_CA_CA0_MASK (0xFFFFFFFFU)
  2582. #define CAU_STR_CA_CA0_SHIFT (0U)
  2583. #define CAU_STR_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA0_SHIFT)) & CAU_STR_CA_CA0_MASK)
  2584. #define CAU_STR_CA_CA1_MASK (0xFFFFFFFFU)
  2585. #define CAU_STR_CA_CA1_SHIFT (0U)
  2586. #define CAU_STR_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA1_SHIFT)) & CAU_STR_CA_CA1_MASK)
  2587. #define CAU_STR_CA_CA2_MASK (0xFFFFFFFFU)
  2588. #define CAU_STR_CA_CA2_SHIFT (0U)
  2589. #define CAU_STR_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA2_SHIFT)) & CAU_STR_CA_CA2_MASK)
  2590. #define CAU_STR_CA_CA3_MASK (0xFFFFFFFFU)
  2591. #define CAU_STR_CA_CA3_SHIFT (0U)
  2592. #define CAU_STR_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA3_SHIFT)) & CAU_STR_CA_CA3_MASK)
  2593. #define CAU_STR_CA_CA4_MASK (0xFFFFFFFFU)
  2594. #define CAU_STR_CA_CA4_SHIFT (0U)
  2595. #define CAU_STR_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA4_SHIFT)) & CAU_STR_CA_CA4_MASK)
  2596. #define CAU_STR_CA_CA5_MASK (0xFFFFFFFFU)
  2597. #define CAU_STR_CA_CA5_SHIFT (0U)
  2598. #define CAU_STR_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA5_SHIFT)) & CAU_STR_CA_CA5_MASK)
  2599. #define CAU_STR_CA_CA6_MASK (0xFFFFFFFFU)
  2600. #define CAU_STR_CA_CA6_SHIFT (0U)
  2601. #define CAU_STR_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA6_SHIFT)) & CAU_STR_CA_CA6_MASK)
  2602. #define CAU_STR_CA_CA7_MASK (0xFFFFFFFFU)
  2603. #define CAU_STR_CA_CA7_SHIFT (0U)
  2604. #define CAU_STR_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA7_SHIFT)) & CAU_STR_CA_CA7_MASK)
  2605. #define CAU_STR_CA_CA8_MASK (0xFFFFFFFFU)
  2606. #define CAU_STR_CA_CA8_SHIFT (0U)
  2607. #define CAU_STR_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_STR_CA_CA8_SHIFT)) & CAU_STR_CA_CA8_MASK)
  2608. /* The count of CAU_STR_CA */
  2609. #define CAU_STR_CA_COUNT (9U)
  2610. /*! @name ADR_CASR - Status register - Add Register command */
  2611. #define CAU_ADR_CASR_IC_MASK (0x1U)
  2612. #define CAU_ADR_CASR_IC_SHIFT (0U)
  2613. #define CAU_ADR_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CASR_IC_SHIFT)) & CAU_ADR_CASR_IC_MASK)
  2614. #define CAU_ADR_CASR_DPE_MASK (0x2U)
  2615. #define CAU_ADR_CASR_DPE_SHIFT (1U)
  2616. #define CAU_ADR_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CASR_DPE_SHIFT)) & CAU_ADR_CASR_DPE_MASK)
  2617. #define CAU_ADR_CASR_VER_MASK (0xF0000000U)
  2618. #define CAU_ADR_CASR_VER_SHIFT (28U)
  2619. #define CAU_ADR_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CASR_VER_SHIFT)) & CAU_ADR_CASR_VER_MASK)
  2620. /*! @name ADR_CAA - Accumulator register - Add to register command */
  2621. #define CAU_ADR_CAA_ACC_MASK (0xFFFFFFFFU)
  2622. #define CAU_ADR_CAA_ACC_SHIFT (0U)
  2623. #define CAU_ADR_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CAA_ACC_SHIFT)) & CAU_ADR_CAA_ACC_MASK)
  2624. /*! @name ADR_CA - General Purpose Register 0 - Add to register command..General Purpose Register 8 - Add to register command */
  2625. #define CAU_ADR_CA_CA0_MASK (0xFFFFFFFFU)
  2626. #define CAU_ADR_CA_CA0_SHIFT (0U)
  2627. #define CAU_ADR_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA0_SHIFT)) & CAU_ADR_CA_CA0_MASK)
  2628. #define CAU_ADR_CA_CA1_MASK (0xFFFFFFFFU)
  2629. #define CAU_ADR_CA_CA1_SHIFT (0U)
  2630. #define CAU_ADR_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA1_SHIFT)) & CAU_ADR_CA_CA1_MASK)
  2631. #define CAU_ADR_CA_CA2_MASK (0xFFFFFFFFU)
  2632. #define CAU_ADR_CA_CA2_SHIFT (0U)
  2633. #define CAU_ADR_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA2_SHIFT)) & CAU_ADR_CA_CA2_MASK)
  2634. #define CAU_ADR_CA_CA3_MASK (0xFFFFFFFFU)
  2635. #define CAU_ADR_CA_CA3_SHIFT (0U)
  2636. #define CAU_ADR_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA3_SHIFT)) & CAU_ADR_CA_CA3_MASK)
  2637. #define CAU_ADR_CA_CA4_MASK (0xFFFFFFFFU)
  2638. #define CAU_ADR_CA_CA4_SHIFT (0U)
  2639. #define CAU_ADR_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA4_SHIFT)) & CAU_ADR_CA_CA4_MASK)
  2640. #define CAU_ADR_CA_CA5_MASK (0xFFFFFFFFU)
  2641. #define CAU_ADR_CA_CA5_SHIFT (0U)
  2642. #define CAU_ADR_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA5_SHIFT)) & CAU_ADR_CA_CA5_MASK)
  2643. #define CAU_ADR_CA_CA6_MASK (0xFFFFFFFFU)
  2644. #define CAU_ADR_CA_CA6_SHIFT (0U)
  2645. #define CAU_ADR_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA6_SHIFT)) & CAU_ADR_CA_CA6_MASK)
  2646. #define CAU_ADR_CA_CA7_MASK (0xFFFFFFFFU)
  2647. #define CAU_ADR_CA_CA7_SHIFT (0U)
  2648. #define CAU_ADR_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA7_SHIFT)) & CAU_ADR_CA_CA7_MASK)
  2649. #define CAU_ADR_CA_CA8_MASK (0xFFFFFFFFU)
  2650. #define CAU_ADR_CA_CA8_SHIFT (0U)
  2651. #define CAU_ADR_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_ADR_CA_CA8_SHIFT)) & CAU_ADR_CA_CA8_MASK)
  2652. /* The count of CAU_ADR_CA */
  2653. #define CAU_ADR_CA_COUNT (9U)
  2654. /*! @name RADR_CASR - Status register - Reverse and Add to Register command */
  2655. #define CAU_RADR_CASR_IC_MASK (0x1U)
  2656. #define CAU_RADR_CASR_IC_SHIFT (0U)
  2657. #define CAU_RADR_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CASR_IC_SHIFT)) & CAU_RADR_CASR_IC_MASK)
  2658. #define CAU_RADR_CASR_DPE_MASK (0x2U)
  2659. #define CAU_RADR_CASR_DPE_SHIFT (1U)
  2660. #define CAU_RADR_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CASR_DPE_SHIFT)) & CAU_RADR_CASR_DPE_MASK)
  2661. #define CAU_RADR_CASR_VER_MASK (0xF0000000U)
  2662. #define CAU_RADR_CASR_VER_SHIFT (28U)
  2663. #define CAU_RADR_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CASR_VER_SHIFT)) & CAU_RADR_CASR_VER_MASK)
  2664. /*! @name RADR_CAA - Accumulator register - Reverse and Add to Register command */
  2665. #define CAU_RADR_CAA_ACC_MASK (0xFFFFFFFFU)
  2666. #define CAU_RADR_CAA_ACC_SHIFT (0U)
  2667. #define CAU_RADR_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CAA_ACC_SHIFT)) & CAU_RADR_CAA_ACC_MASK)
  2668. /*! @name RADR_CA - General Purpose Register 0 - Reverse and Add to Register command..General Purpose Register 8 - Reverse and Add to Register command */
  2669. #define CAU_RADR_CA_CA0_MASK (0xFFFFFFFFU)
  2670. #define CAU_RADR_CA_CA0_SHIFT (0U)
  2671. #define CAU_RADR_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA0_SHIFT)) & CAU_RADR_CA_CA0_MASK)
  2672. #define CAU_RADR_CA_CA1_MASK (0xFFFFFFFFU)
  2673. #define CAU_RADR_CA_CA1_SHIFT (0U)
  2674. #define CAU_RADR_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA1_SHIFT)) & CAU_RADR_CA_CA1_MASK)
  2675. #define CAU_RADR_CA_CA2_MASK (0xFFFFFFFFU)
  2676. #define CAU_RADR_CA_CA2_SHIFT (0U)
  2677. #define CAU_RADR_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA2_SHIFT)) & CAU_RADR_CA_CA2_MASK)
  2678. #define CAU_RADR_CA_CA3_MASK (0xFFFFFFFFU)
  2679. #define CAU_RADR_CA_CA3_SHIFT (0U)
  2680. #define CAU_RADR_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA3_SHIFT)) & CAU_RADR_CA_CA3_MASK)
  2681. #define CAU_RADR_CA_CA4_MASK (0xFFFFFFFFU)
  2682. #define CAU_RADR_CA_CA4_SHIFT (0U)
  2683. #define CAU_RADR_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA4_SHIFT)) & CAU_RADR_CA_CA4_MASK)
  2684. #define CAU_RADR_CA_CA5_MASK (0xFFFFFFFFU)
  2685. #define CAU_RADR_CA_CA5_SHIFT (0U)
  2686. #define CAU_RADR_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA5_SHIFT)) & CAU_RADR_CA_CA5_MASK)
  2687. #define CAU_RADR_CA_CA6_MASK (0xFFFFFFFFU)
  2688. #define CAU_RADR_CA_CA6_SHIFT (0U)
  2689. #define CAU_RADR_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA6_SHIFT)) & CAU_RADR_CA_CA6_MASK)
  2690. #define CAU_RADR_CA_CA7_MASK (0xFFFFFFFFU)
  2691. #define CAU_RADR_CA_CA7_SHIFT (0U)
  2692. #define CAU_RADR_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA7_SHIFT)) & CAU_RADR_CA_CA7_MASK)
  2693. #define CAU_RADR_CA_CA8_MASK (0xFFFFFFFFU)
  2694. #define CAU_RADR_CA_CA8_SHIFT (0U)
  2695. #define CAU_RADR_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_RADR_CA_CA8_SHIFT)) & CAU_RADR_CA_CA8_MASK)
  2696. /* The count of CAU_RADR_CA */
  2697. #define CAU_RADR_CA_COUNT (9U)
  2698. /*! @name XOR_CASR - Status register - Exclusive Or command */
  2699. #define CAU_XOR_CASR_IC_MASK (0x1U)
  2700. #define CAU_XOR_CASR_IC_SHIFT (0U)
  2701. #define CAU_XOR_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CASR_IC_SHIFT)) & CAU_XOR_CASR_IC_MASK)
  2702. #define CAU_XOR_CASR_DPE_MASK (0x2U)
  2703. #define CAU_XOR_CASR_DPE_SHIFT (1U)
  2704. #define CAU_XOR_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CASR_DPE_SHIFT)) & CAU_XOR_CASR_DPE_MASK)
  2705. #define CAU_XOR_CASR_VER_MASK (0xF0000000U)
  2706. #define CAU_XOR_CASR_VER_SHIFT (28U)
  2707. #define CAU_XOR_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CASR_VER_SHIFT)) & CAU_XOR_CASR_VER_MASK)
  2708. /*! @name XOR_CAA - Accumulator register - Exclusive Or command */
  2709. #define CAU_XOR_CAA_ACC_MASK (0xFFFFFFFFU)
  2710. #define CAU_XOR_CAA_ACC_SHIFT (0U)
  2711. #define CAU_XOR_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CAA_ACC_SHIFT)) & CAU_XOR_CAA_ACC_MASK)
  2712. /*! @name XOR_CA - General Purpose Register 0 - Exclusive Or command..General Purpose Register 8 - Exclusive Or command */
  2713. #define CAU_XOR_CA_CA0_MASK (0xFFFFFFFFU)
  2714. #define CAU_XOR_CA_CA0_SHIFT (0U)
  2715. #define CAU_XOR_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA0_SHIFT)) & CAU_XOR_CA_CA0_MASK)
  2716. #define CAU_XOR_CA_CA1_MASK (0xFFFFFFFFU)
  2717. #define CAU_XOR_CA_CA1_SHIFT (0U)
  2718. #define CAU_XOR_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA1_SHIFT)) & CAU_XOR_CA_CA1_MASK)
  2719. #define CAU_XOR_CA_CA2_MASK (0xFFFFFFFFU)
  2720. #define CAU_XOR_CA_CA2_SHIFT (0U)
  2721. #define CAU_XOR_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA2_SHIFT)) & CAU_XOR_CA_CA2_MASK)
  2722. #define CAU_XOR_CA_CA3_MASK (0xFFFFFFFFU)
  2723. #define CAU_XOR_CA_CA3_SHIFT (0U)
  2724. #define CAU_XOR_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA3_SHIFT)) & CAU_XOR_CA_CA3_MASK)
  2725. #define CAU_XOR_CA_CA4_MASK (0xFFFFFFFFU)
  2726. #define CAU_XOR_CA_CA4_SHIFT (0U)
  2727. #define CAU_XOR_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA4_SHIFT)) & CAU_XOR_CA_CA4_MASK)
  2728. #define CAU_XOR_CA_CA5_MASK (0xFFFFFFFFU)
  2729. #define CAU_XOR_CA_CA5_SHIFT (0U)
  2730. #define CAU_XOR_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA5_SHIFT)) & CAU_XOR_CA_CA5_MASK)
  2731. #define CAU_XOR_CA_CA6_MASK (0xFFFFFFFFU)
  2732. #define CAU_XOR_CA_CA6_SHIFT (0U)
  2733. #define CAU_XOR_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA6_SHIFT)) & CAU_XOR_CA_CA6_MASK)
  2734. #define CAU_XOR_CA_CA7_MASK (0xFFFFFFFFU)
  2735. #define CAU_XOR_CA_CA7_SHIFT (0U)
  2736. #define CAU_XOR_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA7_SHIFT)) & CAU_XOR_CA_CA7_MASK)
  2737. #define CAU_XOR_CA_CA8_MASK (0xFFFFFFFFU)
  2738. #define CAU_XOR_CA_CA8_SHIFT (0U)
  2739. #define CAU_XOR_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_XOR_CA_CA8_SHIFT)) & CAU_XOR_CA_CA8_MASK)
  2740. /* The count of CAU_XOR_CA */
  2741. #define CAU_XOR_CA_COUNT (9U)
  2742. /*! @name ROTL_CASR - Status register - Rotate Left command */
  2743. #define CAU_ROTL_CASR_IC_MASK (0x1U)
  2744. #define CAU_ROTL_CASR_IC_SHIFT (0U)
  2745. #define CAU_ROTL_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CASR_IC_SHIFT)) & CAU_ROTL_CASR_IC_MASK)
  2746. #define CAU_ROTL_CASR_DPE_MASK (0x2U)
  2747. #define CAU_ROTL_CASR_DPE_SHIFT (1U)
  2748. #define CAU_ROTL_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CASR_DPE_SHIFT)) & CAU_ROTL_CASR_DPE_MASK)
  2749. #define CAU_ROTL_CASR_VER_MASK (0xF0000000U)
  2750. #define CAU_ROTL_CASR_VER_SHIFT (28U)
  2751. #define CAU_ROTL_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CASR_VER_SHIFT)) & CAU_ROTL_CASR_VER_MASK)
  2752. /*! @name ROTL_CAA - Accumulator register - Rotate Left command */
  2753. #define CAU_ROTL_CAA_ACC_MASK (0xFFFFFFFFU)
  2754. #define CAU_ROTL_CAA_ACC_SHIFT (0U)
  2755. #define CAU_ROTL_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CAA_ACC_SHIFT)) & CAU_ROTL_CAA_ACC_MASK)
  2756. /*! @name ROTL_CA - General Purpose Register 0 - Rotate Left command..General Purpose Register 8 - Rotate Left command */
  2757. #define CAU_ROTL_CA_CA0_MASK (0xFFFFFFFFU)
  2758. #define CAU_ROTL_CA_CA0_SHIFT (0U)
  2759. #define CAU_ROTL_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA0_SHIFT)) & CAU_ROTL_CA_CA0_MASK)
  2760. #define CAU_ROTL_CA_CA1_MASK (0xFFFFFFFFU)
  2761. #define CAU_ROTL_CA_CA1_SHIFT (0U)
  2762. #define CAU_ROTL_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA1_SHIFT)) & CAU_ROTL_CA_CA1_MASK)
  2763. #define CAU_ROTL_CA_CA2_MASK (0xFFFFFFFFU)
  2764. #define CAU_ROTL_CA_CA2_SHIFT (0U)
  2765. #define CAU_ROTL_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA2_SHIFT)) & CAU_ROTL_CA_CA2_MASK)
  2766. #define CAU_ROTL_CA_CA3_MASK (0xFFFFFFFFU)
  2767. #define CAU_ROTL_CA_CA3_SHIFT (0U)
  2768. #define CAU_ROTL_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA3_SHIFT)) & CAU_ROTL_CA_CA3_MASK)
  2769. #define CAU_ROTL_CA_CA4_MASK (0xFFFFFFFFU)
  2770. #define CAU_ROTL_CA_CA4_SHIFT (0U)
  2771. #define CAU_ROTL_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA4_SHIFT)) & CAU_ROTL_CA_CA4_MASK)
  2772. #define CAU_ROTL_CA_CA5_MASK (0xFFFFFFFFU)
  2773. #define CAU_ROTL_CA_CA5_SHIFT (0U)
  2774. #define CAU_ROTL_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA5_SHIFT)) & CAU_ROTL_CA_CA5_MASK)
  2775. #define CAU_ROTL_CA_CA6_MASK (0xFFFFFFFFU)
  2776. #define CAU_ROTL_CA_CA6_SHIFT (0U)
  2777. #define CAU_ROTL_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA6_SHIFT)) & CAU_ROTL_CA_CA6_MASK)
  2778. #define CAU_ROTL_CA_CA7_MASK (0xFFFFFFFFU)
  2779. #define CAU_ROTL_CA_CA7_SHIFT (0U)
  2780. #define CAU_ROTL_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA7_SHIFT)) & CAU_ROTL_CA_CA7_MASK)
  2781. #define CAU_ROTL_CA_CA8_MASK (0xFFFFFFFFU)
  2782. #define CAU_ROTL_CA_CA8_SHIFT (0U)
  2783. #define CAU_ROTL_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_ROTL_CA_CA8_SHIFT)) & CAU_ROTL_CA_CA8_MASK)
  2784. /* The count of CAU_ROTL_CA */
  2785. #define CAU_ROTL_CA_COUNT (9U)
  2786. /*! @name AESC_CASR - Status register - AES Column Operation command */
  2787. #define CAU_AESC_CASR_IC_MASK (0x1U)
  2788. #define CAU_AESC_CASR_IC_SHIFT (0U)
  2789. #define CAU_AESC_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CASR_IC_SHIFT)) & CAU_AESC_CASR_IC_MASK)
  2790. #define CAU_AESC_CASR_DPE_MASK (0x2U)
  2791. #define CAU_AESC_CASR_DPE_SHIFT (1U)
  2792. #define CAU_AESC_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CASR_DPE_SHIFT)) & CAU_AESC_CASR_DPE_MASK)
  2793. #define CAU_AESC_CASR_VER_MASK (0xF0000000U)
  2794. #define CAU_AESC_CASR_VER_SHIFT (28U)
  2795. #define CAU_AESC_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CASR_VER_SHIFT)) & CAU_AESC_CASR_VER_MASK)
  2796. /*! @name AESC_CAA - Accumulator register - AES Column Operation command */
  2797. #define CAU_AESC_CAA_ACC_MASK (0xFFFFFFFFU)
  2798. #define CAU_AESC_CAA_ACC_SHIFT (0U)
  2799. #define CAU_AESC_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CAA_ACC_SHIFT)) & CAU_AESC_CAA_ACC_MASK)
  2800. /*! @name AESC_CA - General Purpose Register 0 - AES Column Operation command..General Purpose Register 8 - AES Column Operation command */
  2801. #define CAU_AESC_CA_CA0_MASK (0xFFFFFFFFU)
  2802. #define CAU_AESC_CA_CA0_SHIFT (0U)
  2803. #define CAU_AESC_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA0_SHIFT)) & CAU_AESC_CA_CA0_MASK)
  2804. #define CAU_AESC_CA_CA1_MASK (0xFFFFFFFFU)
  2805. #define CAU_AESC_CA_CA1_SHIFT (0U)
  2806. #define CAU_AESC_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA1_SHIFT)) & CAU_AESC_CA_CA1_MASK)
  2807. #define CAU_AESC_CA_CA2_MASK (0xFFFFFFFFU)
  2808. #define CAU_AESC_CA_CA2_SHIFT (0U)
  2809. #define CAU_AESC_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA2_SHIFT)) & CAU_AESC_CA_CA2_MASK)
  2810. #define CAU_AESC_CA_CA3_MASK (0xFFFFFFFFU)
  2811. #define CAU_AESC_CA_CA3_SHIFT (0U)
  2812. #define CAU_AESC_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA3_SHIFT)) & CAU_AESC_CA_CA3_MASK)
  2813. #define CAU_AESC_CA_CA4_MASK (0xFFFFFFFFU)
  2814. #define CAU_AESC_CA_CA4_SHIFT (0U)
  2815. #define CAU_AESC_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA4_SHIFT)) & CAU_AESC_CA_CA4_MASK)
  2816. #define CAU_AESC_CA_CA5_MASK (0xFFFFFFFFU)
  2817. #define CAU_AESC_CA_CA5_SHIFT (0U)
  2818. #define CAU_AESC_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA5_SHIFT)) & CAU_AESC_CA_CA5_MASK)
  2819. #define CAU_AESC_CA_CA6_MASK (0xFFFFFFFFU)
  2820. #define CAU_AESC_CA_CA6_SHIFT (0U)
  2821. #define CAU_AESC_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA6_SHIFT)) & CAU_AESC_CA_CA6_MASK)
  2822. #define CAU_AESC_CA_CA7_MASK (0xFFFFFFFFU)
  2823. #define CAU_AESC_CA_CA7_SHIFT (0U)
  2824. #define CAU_AESC_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA7_SHIFT)) & CAU_AESC_CA_CA7_MASK)
  2825. #define CAU_AESC_CA_CA8_MASK (0xFFFFFFFFU)
  2826. #define CAU_AESC_CA_CA8_SHIFT (0U)
  2827. #define CAU_AESC_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESC_CA_CA8_SHIFT)) & CAU_AESC_CA_CA8_MASK)
  2828. /* The count of CAU_AESC_CA */
  2829. #define CAU_AESC_CA_COUNT (9U)
  2830. /*! @name AESIC_CASR - Status register - AES Inverse Column Operation command */
  2831. #define CAU_AESIC_CASR_IC_MASK (0x1U)
  2832. #define CAU_AESIC_CASR_IC_SHIFT (0U)
  2833. #define CAU_AESIC_CASR_IC(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CASR_IC_SHIFT)) & CAU_AESIC_CASR_IC_MASK)
  2834. #define CAU_AESIC_CASR_DPE_MASK (0x2U)
  2835. #define CAU_AESIC_CASR_DPE_SHIFT (1U)
  2836. #define CAU_AESIC_CASR_DPE(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CASR_DPE_SHIFT)) & CAU_AESIC_CASR_DPE_MASK)
  2837. #define CAU_AESIC_CASR_VER_MASK (0xF0000000U)
  2838. #define CAU_AESIC_CASR_VER_SHIFT (28U)
  2839. #define CAU_AESIC_CASR_VER(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CASR_VER_SHIFT)) & CAU_AESIC_CASR_VER_MASK)
  2840. /*! @name AESIC_CAA - Accumulator register - AES Inverse Column Operation command */
  2841. #define CAU_AESIC_CAA_ACC_MASK (0xFFFFFFFFU)
  2842. #define CAU_AESIC_CAA_ACC_SHIFT (0U)
  2843. #define CAU_AESIC_CAA_ACC(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CAA_ACC_SHIFT)) & CAU_AESIC_CAA_ACC_MASK)
  2844. /*! @name AESIC_CA - General Purpose Register 0 - AES Inverse Column Operation command..General Purpose Register 8 - AES Inverse Column Operation command */
  2845. #define CAU_AESIC_CA_CA0_MASK (0xFFFFFFFFU)
  2846. #define CAU_AESIC_CA_CA0_SHIFT (0U)
  2847. #define CAU_AESIC_CA_CA0(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA0_SHIFT)) & CAU_AESIC_CA_CA0_MASK)
  2848. #define CAU_AESIC_CA_CA1_MASK (0xFFFFFFFFU)
  2849. #define CAU_AESIC_CA_CA1_SHIFT (0U)
  2850. #define CAU_AESIC_CA_CA1(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA1_SHIFT)) & CAU_AESIC_CA_CA1_MASK)
  2851. #define CAU_AESIC_CA_CA2_MASK (0xFFFFFFFFU)
  2852. #define CAU_AESIC_CA_CA2_SHIFT (0U)
  2853. #define CAU_AESIC_CA_CA2(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA2_SHIFT)) & CAU_AESIC_CA_CA2_MASK)
  2854. #define CAU_AESIC_CA_CA3_MASK (0xFFFFFFFFU)
  2855. #define CAU_AESIC_CA_CA3_SHIFT (0U)
  2856. #define CAU_AESIC_CA_CA3(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA3_SHIFT)) & CAU_AESIC_CA_CA3_MASK)
  2857. #define CAU_AESIC_CA_CA4_MASK (0xFFFFFFFFU)
  2858. #define CAU_AESIC_CA_CA4_SHIFT (0U)
  2859. #define CAU_AESIC_CA_CA4(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA4_SHIFT)) & CAU_AESIC_CA_CA4_MASK)
  2860. #define CAU_AESIC_CA_CA5_MASK (0xFFFFFFFFU)
  2861. #define CAU_AESIC_CA_CA5_SHIFT (0U)
  2862. #define CAU_AESIC_CA_CA5(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA5_SHIFT)) & CAU_AESIC_CA_CA5_MASK)
  2863. #define CAU_AESIC_CA_CA6_MASK (0xFFFFFFFFU)
  2864. #define CAU_AESIC_CA_CA6_SHIFT (0U)
  2865. #define CAU_AESIC_CA_CA6(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA6_SHIFT)) & CAU_AESIC_CA_CA6_MASK)
  2866. #define CAU_AESIC_CA_CA7_MASK (0xFFFFFFFFU)
  2867. #define CAU_AESIC_CA_CA7_SHIFT (0U)
  2868. #define CAU_AESIC_CA_CA7(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA7_SHIFT)) & CAU_AESIC_CA_CA7_MASK)
  2869. #define CAU_AESIC_CA_CA8_MASK (0xFFFFFFFFU)
  2870. #define CAU_AESIC_CA_CA8_SHIFT (0U)
  2871. #define CAU_AESIC_CA_CA8(x) (((uint32_t)(((uint32_t)(x)) << CAU_AESIC_CA_CA8_SHIFT)) & CAU_AESIC_CA_CA8_MASK)
  2872. /* The count of CAU_AESIC_CA */
  2873. #define CAU_AESIC_CA_COUNT (9U)
  2874. /*!
  2875. * @}
  2876. */ /* end of group CAU_Register_Masks */
  2877. /* CAU - Peripheral instance base addresses */
  2878. /** Peripheral CAU base address */
  2879. #define CAU_BASE (0xE0081000u)
  2880. /** Peripheral CAU base pointer */
  2881. #define CAU ((CAU_Type *)CAU_BASE)
  2882. /** Array initializer of CAU peripheral base addresses */
  2883. #define CAU_BASE_ADDRS { CAU_BASE }
  2884. /** Array initializer of CAU peripheral base pointers */
  2885. #define CAU_BASE_PTRS { CAU }
  2886. /*!
  2887. * @}
  2888. */ /* end of group CAU_Peripheral_Access_Layer */
  2889. /* ----------------------------------------------------------------------------
  2890. -- CMP Peripheral Access Layer
  2891. ---------------------------------------------------------------------------- */
  2892. /*!
  2893. * @addtogroup CMP_Peripheral_Access_Layer CMP Peripheral Access Layer
  2894. * @{
  2895. */
  2896. /** CMP - Register Layout Typedef */
  2897. typedef struct {
  2898. __IO uint8_t CR0; /**< CMP Control Register 0, offset: 0x0 */
  2899. __IO uint8_t CR1; /**< CMP Control Register 1, offset: 0x1 */
  2900. __IO uint8_t FPR; /**< CMP Filter Period Register, offset: 0x2 */
  2901. __IO uint8_t SCR; /**< CMP Status and Control Register, offset: 0x3 */
  2902. __IO uint8_t DACCR; /**< DAC Control Register, offset: 0x4 */
  2903. __IO uint8_t MUXCR; /**< MUX Control Register, offset: 0x5 */
  2904. } CMP_Type;
  2905. /* ----------------------------------------------------------------------------
  2906. -- CMP Register Masks
  2907. ---------------------------------------------------------------------------- */
  2908. /*!
  2909. * @addtogroup CMP_Register_Masks CMP Register Masks
  2910. * @{
  2911. */
  2912. /*! @name CR0 - CMP Control Register 0 */
  2913. #define CMP_CR0_HYSTCTR_MASK (0x3U)
  2914. #define CMP_CR0_HYSTCTR_SHIFT (0U)
  2915. #define CMP_CR0_HYSTCTR(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR0_HYSTCTR_SHIFT)) & CMP_CR0_HYSTCTR_MASK)
  2916. #define CMP_CR0_FILTER_CNT_MASK (0x70U)
  2917. #define CMP_CR0_FILTER_CNT_SHIFT (4U)
  2918. #define CMP_CR0_FILTER_CNT(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR0_FILTER_CNT_SHIFT)) & CMP_CR0_FILTER_CNT_MASK)
  2919. /*! @name CR1 - CMP Control Register 1 */
  2920. #define CMP_CR1_EN_MASK (0x1U)
  2921. #define CMP_CR1_EN_SHIFT (0U)
  2922. #define CMP_CR1_EN(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_EN_SHIFT)) & CMP_CR1_EN_MASK)
  2923. #define CMP_CR1_OPE_MASK (0x2U)
  2924. #define CMP_CR1_OPE_SHIFT (1U)
  2925. #define CMP_CR1_OPE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_OPE_SHIFT)) & CMP_CR1_OPE_MASK)
  2926. #define CMP_CR1_COS_MASK (0x4U)
  2927. #define CMP_CR1_COS_SHIFT (2U)
  2928. #define CMP_CR1_COS(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_COS_SHIFT)) & CMP_CR1_COS_MASK)
  2929. #define CMP_CR1_INV_MASK (0x8U)
  2930. #define CMP_CR1_INV_SHIFT (3U)
  2931. #define CMP_CR1_INV(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_INV_SHIFT)) & CMP_CR1_INV_MASK)
  2932. #define CMP_CR1_PMODE_MASK (0x10U)
  2933. #define CMP_CR1_PMODE_SHIFT (4U)
  2934. #define CMP_CR1_PMODE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_PMODE_SHIFT)) & CMP_CR1_PMODE_MASK)
  2935. #define CMP_CR1_WE_MASK (0x40U)
  2936. #define CMP_CR1_WE_SHIFT (6U)
  2937. #define CMP_CR1_WE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_WE_SHIFT)) & CMP_CR1_WE_MASK)
  2938. #define CMP_CR1_SE_MASK (0x80U)
  2939. #define CMP_CR1_SE_SHIFT (7U)
  2940. #define CMP_CR1_SE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_SE_SHIFT)) & CMP_CR1_SE_MASK)
  2941. /*! @name FPR - CMP Filter Period Register */
  2942. #define CMP_FPR_FILT_PER_MASK (0xFFU)
  2943. #define CMP_FPR_FILT_PER_SHIFT (0U)
  2944. #define CMP_FPR_FILT_PER(x) (((uint8_t)(((uint8_t)(x)) << CMP_FPR_FILT_PER_SHIFT)) & CMP_FPR_FILT_PER_MASK)
  2945. /*! @name SCR - CMP Status and Control Register */
  2946. #define CMP_SCR_COUT_MASK (0x1U)
  2947. #define CMP_SCR_COUT_SHIFT (0U)
  2948. #define CMP_SCR_COUT(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_COUT_SHIFT)) & CMP_SCR_COUT_MASK)
  2949. #define CMP_SCR_CFF_MASK (0x2U)
  2950. #define CMP_SCR_CFF_SHIFT (1U)
  2951. #define CMP_SCR_CFF(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_CFF_SHIFT)) & CMP_SCR_CFF_MASK)
  2952. #define CMP_SCR_CFR_MASK (0x4U)
  2953. #define CMP_SCR_CFR_SHIFT (2U)
  2954. #define CMP_SCR_CFR(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_CFR_SHIFT)) & CMP_SCR_CFR_MASK)
  2955. #define CMP_SCR_IEF_MASK (0x8U)
  2956. #define CMP_SCR_IEF_SHIFT (3U)
  2957. #define CMP_SCR_IEF(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_IEF_SHIFT)) & CMP_SCR_IEF_MASK)
  2958. #define CMP_SCR_IER_MASK (0x10U)
  2959. #define CMP_SCR_IER_SHIFT (4U)
  2960. #define CMP_SCR_IER(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_IER_SHIFT)) & CMP_SCR_IER_MASK)
  2961. #define CMP_SCR_DMAEN_MASK (0x40U)
  2962. #define CMP_SCR_DMAEN_SHIFT (6U)
  2963. #define CMP_SCR_DMAEN(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_DMAEN_SHIFT)) & CMP_SCR_DMAEN_MASK)
  2964. /*! @name DACCR - DAC Control Register */
  2965. #define CMP_DACCR_VOSEL_MASK (0x3FU)
  2966. #define CMP_DACCR_VOSEL_SHIFT (0U)
  2967. #define CMP_DACCR_VOSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_DACCR_VOSEL_SHIFT)) & CMP_DACCR_VOSEL_MASK)
  2968. #define CMP_DACCR_VRSEL_MASK (0x40U)
  2969. #define CMP_DACCR_VRSEL_SHIFT (6U)
  2970. #define CMP_DACCR_VRSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_DACCR_VRSEL_SHIFT)) & CMP_DACCR_VRSEL_MASK)
  2971. #define CMP_DACCR_DACEN_MASK (0x80U)
  2972. #define CMP_DACCR_DACEN_SHIFT (7U)
  2973. #define CMP_DACCR_DACEN(x) (((uint8_t)(((uint8_t)(x)) << CMP_DACCR_DACEN_SHIFT)) & CMP_DACCR_DACEN_MASK)
  2974. /*! @name MUXCR - MUX Control Register */
  2975. #define CMP_MUXCR_MSEL_MASK (0x7U)
  2976. #define CMP_MUXCR_MSEL_SHIFT (0U)
  2977. #define CMP_MUXCR_MSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_MUXCR_MSEL_SHIFT)) & CMP_MUXCR_MSEL_MASK)
  2978. #define CMP_MUXCR_PSEL_MASK (0x38U)
  2979. #define CMP_MUXCR_PSEL_SHIFT (3U)
  2980. #define CMP_MUXCR_PSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_MUXCR_PSEL_SHIFT)) & CMP_MUXCR_PSEL_MASK)
  2981. #define CMP_MUXCR_PSTM_MASK (0x80U)
  2982. #define CMP_MUXCR_PSTM_SHIFT (7U)
  2983. #define CMP_MUXCR_PSTM(x) (((uint8_t)(((uint8_t)(x)) << CMP_MUXCR_PSTM_SHIFT)) & CMP_MUXCR_PSTM_MASK)
  2984. /*!
  2985. * @}
  2986. */ /* end of group CMP_Register_Masks */
  2987. /* CMP - Peripheral instance base addresses */
  2988. /** Peripheral CMP0 base address */
  2989. #define CMP0_BASE (0x40073000u)
  2990. /** Peripheral CMP0 base pointer */
  2991. #define CMP0 ((CMP_Type *)CMP0_BASE)
  2992. /** Peripheral CMP1 base address */
  2993. #define CMP1_BASE (0x40073008u)
  2994. /** Peripheral CMP1 base pointer */
  2995. #define CMP1 ((CMP_Type *)CMP1_BASE)
  2996. /** Peripheral CMP2 base address */
  2997. #define CMP2_BASE (0x40073010u)
  2998. /** Peripheral CMP2 base pointer */
  2999. #define CMP2 ((CMP_Type *)CMP2_BASE)
  3000. /** Array initializer of CMP peripheral base addresses */
  3001. #define CMP_BASE_ADDRS { CMP0_BASE, CMP1_BASE, CMP2_BASE }
  3002. /** Array initializer of CMP peripheral base pointers */
  3003. #define CMP_BASE_PTRS { CMP0, CMP1, CMP2 }
  3004. /** Interrupt vectors for the CMP peripheral type */
  3005. #define CMP_IRQS { CMP0_IRQn, CMP1_IRQn, CMP2_IRQn }
  3006. /*!
  3007. * @}
  3008. */ /* end of group CMP_Peripheral_Access_Layer */
  3009. /* ----------------------------------------------------------------------------
  3010. -- CMT Peripheral Access Layer
  3011. ---------------------------------------------------------------------------- */
  3012. /*!
  3013. * @addtogroup CMT_Peripheral_Access_Layer CMT Peripheral Access Layer
  3014. * @{
  3015. */
  3016. /** CMT - Register Layout Typedef */
  3017. typedef struct {
  3018. __IO uint8_t CGH1; /**< CMT Carrier Generator High Data Register 1, offset: 0x0 */
  3019. __IO uint8_t CGL1; /**< CMT Carrier Generator Low Data Register 1, offset: 0x1 */
  3020. __IO uint8_t CGH2; /**< CMT Carrier Generator High Data Register 2, offset: 0x2 */
  3021. __IO uint8_t CGL2; /**< CMT Carrier Generator Low Data Register 2, offset: 0x3 */
  3022. __IO uint8_t OC; /**< CMT Output Control Register, offset: 0x4 */
  3023. __IO uint8_t MSC; /**< CMT Modulator Status and Control Register, offset: 0x5 */
  3024. __IO uint8_t CMD1; /**< CMT Modulator Data Register Mark High, offset: 0x6 */
  3025. __IO uint8_t CMD2; /**< CMT Modulator Data Register Mark Low, offset: 0x7 */
  3026. __IO uint8_t CMD3; /**< CMT Modulator Data Register Space High, offset: 0x8 */
  3027. __IO uint8_t CMD4; /**< CMT Modulator Data Register Space Low, offset: 0x9 */
  3028. __IO uint8_t PPS; /**< CMT Primary Prescaler Register, offset: 0xA */
  3029. __IO uint8_t DMA; /**< CMT Direct Memory Access Register, offset: 0xB */
  3030. } CMT_Type;
  3031. /* ----------------------------------------------------------------------------
  3032. -- CMT Register Masks
  3033. ---------------------------------------------------------------------------- */
  3034. /*!
  3035. * @addtogroup CMT_Register_Masks CMT Register Masks
  3036. * @{
  3037. */
  3038. /*! @name CGH1 - CMT Carrier Generator High Data Register 1 */
  3039. #define CMT_CGH1_PH_MASK (0xFFU)
  3040. #define CMT_CGH1_PH_SHIFT (0U)
  3041. #define CMT_CGH1_PH(x) (((uint8_t)(((uint8_t)(x)) << CMT_CGH1_PH_SHIFT)) & CMT_CGH1_PH_MASK)
  3042. /*! @name CGL1 - CMT Carrier Generator Low Data Register 1 */
  3043. #define CMT_CGL1_PL_MASK (0xFFU)
  3044. #define CMT_CGL1_PL_SHIFT (0U)
  3045. #define CMT_CGL1_PL(x) (((uint8_t)(((uint8_t)(x)) << CMT_CGL1_PL_SHIFT)) & CMT_CGL1_PL_MASK)
  3046. /*! @name CGH2 - CMT Carrier Generator High Data Register 2 */
  3047. #define CMT_CGH2_SH_MASK (0xFFU)
  3048. #define CMT_CGH2_SH_SHIFT (0U)
  3049. #define CMT_CGH2_SH(x) (((uint8_t)(((uint8_t)(x)) << CMT_CGH2_SH_SHIFT)) & CMT_CGH2_SH_MASK)
  3050. /*! @name CGL2 - CMT Carrier Generator Low Data Register 2 */
  3051. #define CMT_CGL2_SL_MASK (0xFFU)
  3052. #define CMT_CGL2_SL_SHIFT (0U)
  3053. #define CMT_CGL2_SL(x) (((uint8_t)(((uint8_t)(x)) << CMT_CGL2_SL_SHIFT)) & CMT_CGL2_SL_MASK)
  3054. /*! @name OC - CMT Output Control Register */
  3055. #define CMT_OC_IROPEN_MASK (0x20U)
  3056. #define CMT_OC_IROPEN_SHIFT (5U)
  3057. #define CMT_OC_IROPEN(x) (((uint8_t)(((uint8_t)(x)) << CMT_OC_IROPEN_SHIFT)) & CMT_OC_IROPEN_MASK)
  3058. #define CMT_OC_CMTPOL_MASK (0x40U)
  3059. #define CMT_OC_CMTPOL_SHIFT (6U)
  3060. #define CMT_OC_CMTPOL(x) (((uint8_t)(((uint8_t)(x)) << CMT_OC_CMTPOL_SHIFT)) & CMT_OC_CMTPOL_MASK)
  3061. #define CMT_OC_IROL_MASK (0x80U)
  3062. #define CMT_OC_IROL_SHIFT (7U)
  3063. #define CMT_OC_IROL(x) (((uint8_t)(((uint8_t)(x)) << CMT_OC_IROL_SHIFT)) & CMT_OC_IROL_MASK)
  3064. /*! @name MSC - CMT Modulator Status and Control Register */
  3065. #define CMT_MSC_MCGEN_MASK (0x1U)
  3066. #define CMT_MSC_MCGEN_SHIFT (0U)
  3067. #define CMT_MSC_MCGEN(x) (((uint8_t)(((uint8_t)(x)) << CMT_MSC_MCGEN_SHIFT)) & CMT_MSC_MCGEN_MASK)
  3068. #define CMT_MSC_EOCIE_MASK (0x2U)
  3069. #define CMT_MSC_EOCIE_SHIFT (1U)
  3070. #define CMT_MSC_EOCIE(x) (((uint8_t)(((uint8_t)(x)) << CMT_MSC_EOCIE_SHIFT)) & CMT_MSC_EOCIE_MASK)
  3071. #define CMT_MSC_FSK_MASK (0x4U)
  3072. #define CMT_MSC_FSK_SHIFT (2U)
  3073. #define CMT_MSC_FSK(x) (((uint8_t)(((uint8_t)(x)) << CMT_MSC_FSK_SHIFT)) & CMT_MSC_FSK_MASK)
  3074. #define CMT_MSC_BASE_MASK (0x8U)
  3075. #define CMT_MSC_BASE_SHIFT (3U)
  3076. #define CMT_MSC_BASE(x) (((uint8_t)(((uint8_t)(x)) << CMT_MSC_BASE_SHIFT)) & CMT_MSC_BASE_MASK)
  3077. #define CMT_MSC_EXSPC_MASK (0x10U)
  3078. #define CMT_MSC_EXSPC_SHIFT (4U)
  3079. #define CMT_MSC_EXSPC(x) (((uint8_t)(((uint8_t)(x)) << CMT_MSC_EXSPC_SHIFT)) & CMT_MSC_EXSPC_MASK)
  3080. #define CMT_MSC_CMTDIV_MASK (0x60U)
  3081. #define CMT_MSC_CMTDIV_SHIFT (5U)
  3082. #define CMT_MSC_CMTDIV(x) (((uint8_t)(((uint8_t)(x)) << CMT_MSC_CMTDIV_SHIFT)) & CMT_MSC_CMTDIV_MASK)
  3083. #define CMT_MSC_EOCF_MASK (0x80U)
  3084. #define CMT_MSC_EOCF_SHIFT (7U)
  3085. #define CMT_MSC_EOCF(x) (((uint8_t)(((uint8_t)(x)) << CMT_MSC_EOCF_SHIFT)) & CMT_MSC_EOCF_MASK)
  3086. /*! @name CMD1 - CMT Modulator Data Register Mark High */
  3087. #define CMT_CMD1_MB_MASK (0xFFU)
  3088. #define CMT_CMD1_MB_SHIFT (0U)
  3089. #define CMT_CMD1_MB(x) (((uint8_t)(((uint8_t)(x)) << CMT_CMD1_MB_SHIFT)) & CMT_CMD1_MB_MASK)
  3090. /*! @name CMD2 - CMT Modulator Data Register Mark Low */
  3091. #define CMT_CMD2_MB_MASK (0xFFU)
  3092. #define CMT_CMD2_MB_SHIFT (0U)
  3093. #define CMT_CMD2_MB(x) (((uint8_t)(((uint8_t)(x)) << CMT_CMD2_MB_SHIFT)) & CMT_CMD2_MB_MASK)
  3094. /*! @name CMD3 - CMT Modulator Data Register Space High */
  3095. #define CMT_CMD3_SB_MASK (0xFFU)
  3096. #define CMT_CMD3_SB_SHIFT (0U)
  3097. #define CMT_CMD3_SB(x) (((uint8_t)(((uint8_t)(x)) << CMT_CMD3_SB_SHIFT)) & CMT_CMD3_SB_MASK)
  3098. /*! @name CMD4 - CMT Modulator Data Register Space Low */
  3099. #define CMT_CMD4_SB_MASK (0xFFU)
  3100. #define CMT_CMD4_SB_SHIFT (0U)
  3101. #define CMT_CMD4_SB(x) (((uint8_t)(((uint8_t)(x)) << CMT_CMD4_SB_SHIFT)) & CMT_CMD4_SB_MASK)
  3102. /*! @name PPS - CMT Primary Prescaler Register */
  3103. #define CMT_PPS_PPSDIV_MASK (0xFU)
  3104. #define CMT_PPS_PPSDIV_SHIFT (0U)
  3105. #define CMT_PPS_PPSDIV(x) (((uint8_t)(((uint8_t)(x)) << CMT_PPS_PPSDIV_SHIFT)) & CMT_PPS_PPSDIV_MASK)
  3106. /*! @name DMA - CMT Direct Memory Access Register */
  3107. #define CMT_DMA_DMA_MASK (0x1U)
  3108. #define CMT_DMA_DMA_SHIFT (0U)
  3109. #define CMT_DMA_DMA(x) (((uint8_t)(((uint8_t)(x)) << CMT_DMA_DMA_SHIFT)) & CMT_DMA_DMA_MASK)
  3110. /*!
  3111. * @}
  3112. */ /* end of group CMT_Register_Masks */
  3113. /* CMT - Peripheral instance base addresses */
  3114. /** Peripheral CMT base address */
  3115. #define CMT_BASE (0x40062000u)
  3116. /** Peripheral CMT base pointer */
  3117. #define CMT ((CMT_Type *)CMT_BASE)
  3118. /** Array initializer of CMT peripheral base addresses */
  3119. #define CMT_BASE_ADDRS { CMT_BASE }
  3120. /** Array initializer of CMT peripheral base pointers */
  3121. #define CMT_BASE_PTRS { CMT }
  3122. /** Interrupt vectors for the CMT peripheral type */
  3123. #define CMT_IRQS { CMT_IRQn }
  3124. /*!
  3125. * @}
  3126. */ /* end of group CMT_Peripheral_Access_Layer */
  3127. /* ----------------------------------------------------------------------------
  3128. -- CRC Peripheral Access Layer
  3129. ---------------------------------------------------------------------------- */
  3130. /*!
  3131. * @addtogroup CRC_Peripheral_Access_Layer CRC Peripheral Access Layer
  3132. * @{
  3133. */
  3134. /** CRC - Register Layout Typedef */
  3135. typedef struct {
  3136. union { /* offset: 0x0 */
  3137. struct { /* offset: 0x0 */
  3138. __IO uint16_t DATAL; /**< CRC_DATAL register., offset: 0x0 */
  3139. __IO uint16_t DATAH; /**< CRC_DATAH register., offset: 0x2 */
  3140. } ACCESS16BIT;
  3141. __IO uint32_t DATA; /**< CRC Data register, offset: 0x0 */
  3142. struct { /* offset: 0x0 */
  3143. __IO uint8_t DATALL; /**< CRC_DATALL register., offset: 0x0 */
  3144. __IO uint8_t DATALU; /**< CRC_DATALU register., offset: 0x1 */
  3145. __IO uint8_t DATAHL; /**< CRC_DATAHL register., offset: 0x2 */
  3146. __IO uint8_t DATAHU; /**< CRC_DATAHU register., offset: 0x3 */
  3147. } ACCESS8BIT;
  3148. };
  3149. union { /* offset: 0x4 */
  3150. struct { /* offset: 0x4 */
  3151. __IO uint16_t GPOLYL; /**< CRC_GPOLYL register., offset: 0x4 */
  3152. __IO uint16_t GPOLYH; /**< CRC_GPOLYH register., offset: 0x6 */
  3153. } GPOLY_ACCESS16BIT;
  3154. __IO uint32_t GPOLY; /**< CRC Polynomial register, offset: 0x4 */
  3155. struct { /* offset: 0x4 */
  3156. __IO uint8_t GPOLYLL; /**< CRC_GPOLYLL register., offset: 0x4 */
  3157. __IO uint8_t GPOLYLU; /**< CRC_GPOLYLU register., offset: 0x5 */
  3158. __IO uint8_t GPOLYHL; /**< CRC_GPOLYHL register., offset: 0x6 */
  3159. __IO uint8_t GPOLYHU; /**< CRC_GPOLYHU register., offset: 0x7 */
  3160. } GPOLY_ACCESS8BIT;
  3161. };
  3162. union { /* offset: 0x8 */
  3163. __IO uint32_t CTRL; /**< CRC Control register, offset: 0x8 */
  3164. struct { /* offset: 0x8 */
  3165. uint8_t RESERVED_0[3];
  3166. __IO uint8_t CTRLHU; /**< CRC_CTRLHU register., offset: 0xB */
  3167. } CTRL_ACCESS8BIT;
  3168. };
  3169. } CRC_Type;
  3170. /* ----------------------------------------------------------------------------
  3171. -- CRC Register Masks
  3172. ---------------------------------------------------------------------------- */
  3173. /*!
  3174. * @addtogroup CRC_Register_Masks CRC Register Masks
  3175. * @{
  3176. */
  3177. /*! @name DATAL - CRC_DATAL register. */
  3178. #define CRC_DATAL_DATAL_MASK (0xFFFFU)
  3179. #define CRC_DATAL_DATAL_SHIFT (0U)
  3180. #define CRC_DATAL_DATAL(x) (((uint16_t)(((uint16_t)(x)) << CRC_DATAL_DATAL_SHIFT)) & CRC_DATAL_DATAL_MASK)
  3181. /*! @name DATAH - CRC_DATAH register. */
  3182. #define CRC_DATAH_DATAH_MASK (0xFFFFU)
  3183. #define CRC_DATAH_DATAH_SHIFT (0U)
  3184. #define CRC_DATAH_DATAH(x) (((uint16_t)(((uint16_t)(x)) << CRC_DATAH_DATAH_SHIFT)) & CRC_DATAH_DATAH_MASK)
  3185. /*! @name DATA - CRC Data register */
  3186. #define CRC_DATA_LL_MASK (0xFFU)
  3187. #define CRC_DATA_LL_SHIFT (0U)
  3188. #define CRC_DATA_LL(x) (((uint32_t)(((uint32_t)(x)) << CRC_DATA_LL_SHIFT)) & CRC_DATA_LL_MASK)
  3189. #define CRC_DATA_LU_MASK (0xFF00U)
  3190. #define CRC_DATA_LU_SHIFT (8U)
  3191. #define CRC_DATA_LU(x) (((uint32_t)(((uint32_t)(x)) << CRC_DATA_LU_SHIFT)) & CRC_DATA_LU_MASK)
  3192. #define CRC_DATA_HL_MASK (0xFF0000U)
  3193. #define CRC_DATA_HL_SHIFT (16U)
  3194. #define CRC_DATA_HL(x) (((uint32_t)(((uint32_t)(x)) << CRC_DATA_HL_SHIFT)) & CRC_DATA_HL_MASK)
  3195. #define CRC_DATA_HU_MASK (0xFF000000U)
  3196. #define CRC_DATA_HU_SHIFT (24U)
  3197. #define CRC_DATA_HU(x) (((uint32_t)(((uint32_t)(x)) << CRC_DATA_HU_SHIFT)) & CRC_DATA_HU_MASK)
  3198. /*! @name DATALL - CRC_DATALL register. */
  3199. #define CRC_DATALL_DATALL_MASK (0xFFU)
  3200. #define CRC_DATALL_DATALL_SHIFT (0U)
  3201. #define CRC_DATALL_DATALL(x) (((uint8_t)(((uint8_t)(x)) << CRC_DATALL_DATALL_SHIFT)) & CRC_DATALL_DATALL_MASK)
  3202. /*! @name DATALU - CRC_DATALU register. */
  3203. #define CRC_DATALU_DATALU_MASK (0xFFU)
  3204. #define CRC_DATALU_DATALU_SHIFT (0U)
  3205. #define CRC_DATALU_DATALU(x) (((uint8_t)(((uint8_t)(x)) << CRC_DATALU_DATALU_SHIFT)) & CRC_DATALU_DATALU_MASK)
  3206. /*! @name DATAHL - CRC_DATAHL register. */
  3207. #define CRC_DATAHL_DATAHL_MASK (0xFFU)
  3208. #define CRC_DATAHL_DATAHL_SHIFT (0U)
  3209. #define CRC_DATAHL_DATAHL(x) (((uint8_t)(((uint8_t)(x)) << CRC_DATAHL_DATAHL_SHIFT)) & CRC_DATAHL_DATAHL_MASK)
  3210. /*! @name DATAHU - CRC_DATAHU register. */
  3211. #define CRC_DATAHU_DATAHU_MASK (0xFFU)
  3212. #define CRC_DATAHU_DATAHU_SHIFT (0U)
  3213. #define CRC_DATAHU_DATAHU(x) (((uint8_t)(((uint8_t)(x)) << CRC_DATAHU_DATAHU_SHIFT)) & CRC_DATAHU_DATAHU_MASK)
  3214. /*! @name GPOLYL - CRC_GPOLYL register. */
  3215. #define CRC_GPOLYL_GPOLYL_MASK (0xFFFFU)
  3216. #define CRC_GPOLYL_GPOLYL_SHIFT (0U)
  3217. #define CRC_GPOLYL_GPOLYL(x) (((uint16_t)(((uint16_t)(x)) << CRC_GPOLYL_GPOLYL_SHIFT)) & CRC_GPOLYL_GPOLYL_MASK)
  3218. /*! @name GPOLYH - CRC_GPOLYH register. */
  3219. #define CRC_GPOLYH_GPOLYH_MASK (0xFFFFU)
  3220. #define CRC_GPOLYH_GPOLYH_SHIFT (0U)
  3221. #define CRC_GPOLYH_GPOLYH(x) (((uint16_t)(((uint16_t)(x)) << CRC_GPOLYH_GPOLYH_SHIFT)) & CRC_GPOLYH_GPOLYH_MASK)
  3222. /*! @name GPOLY - CRC Polynomial register */
  3223. #define CRC_GPOLY_LOW_MASK (0xFFFFU)
  3224. #define CRC_GPOLY_LOW_SHIFT (0U)
  3225. #define CRC_GPOLY_LOW(x) (((uint32_t)(((uint32_t)(x)) << CRC_GPOLY_LOW_SHIFT)) & CRC_GPOLY_LOW_MASK)
  3226. #define CRC_GPOLY_HIGH_MASK (0xFFFF0000U)
  3227. #define CRC_GPOLY_HIGH_SHIFT (16U)
  3228. #define CRC_GPOLY_HIGH(x) (((uint32_t)(((uint32_t)(x)) << CRC_GPOLY_HIGH_SHIFT)) & CRC_GPOLY_HIGH_MASK)
  3229. /*! @name GPOLYLL - CRC_GPOLYLL register. */
  3230. #define CRC_GPOLYLL_GPOLYLL_MASK (0xFFU)
  3231. #define CRC_GPOLYLL_GPOLYLL_SHIFT (0U)
  3232. #define CRC_GPOLYLL_GPOLYLL(x) (((uint8_t)(((uint8_t)(x)) << CRC_GPOLYLL_GPOLYLL_SHIFT)) & CRC_GPOLYLL_GPOLYLL_MASK)
  3233. /*! @name GPOLYLU - CRC_GPOLYLU register. */
  3234. #define CRC_GPOLYLU_GPOLYLU_MASK (0xFFU)
  3235. #define CRC_GPOLYLU_GPOLYLU_SHIFT (0U)
  3236. #define CRC_GPOLYLU_GPOLYLU(x) (((uint8_t)(((uint8_t)(x)) << CRC_GPOLYLU_GPOLYLU_SHIFT)) & CRC_GPOLYLU_GPOLYLU_MASK)
  3237. /*! @name GPOLYHL - CRC_GPOLYHL register. */
  3238. #define CRC_GPOLYHL_GPOLYHL_MASK (0xFFU)
  3239. #define CRC_GPOLYHL_GPOLYHL_SHIFT (0U)
  3240. #define CRC_GPOLYHL_GPOLYHL(x) (((uint8_t)(((uint8_t)(x)) << CRC_GPOLYHL_GPOLYHL_SHIFT)) & CRC_GPOLYHL_GPOLYHL_MASK)
  3241. /*! @name GPOLYHU - CRC_GPOLYHU register. */
  3242. #define CRC_GPOLYHU_GPOLYHU_MASK (0xFFU)
  3243. #define CRC_GPOLYHU_GPOLYHU_SHIFT (0U)
  3244. #define CRC_GPOLYHU_GPOLYHU(x) (((uint8_t)(((uint8_t)(x)) << CRC_GPOLYHU_GPOLYHU_SHIFT)) & CRC_GPOLYHU_GPOLYHU_MASK)
  3245. /*! @name CTRL - CRC Control register */
  3246. #define CRC_CTRL_TCRC_MASK (0x1000000U)
  3247. #define CRC_CTRL_TCRC_SHIFT (24U)
  3248. #define CRC_CTRL_TCRC(x) (((uint32_t)(((uint32_t)(x)) << CRC_CTRL_TCRC_SHIFT)) & CRC_CTRL_TCRC_MASK)
  3249. #define CRC_CTRL_WAS_MASK (0x2000000U)
  3250. #define CRC_CTRL_WAS_SHIFT (25U)
  3251. #define CRC_CTRL_WAS(x) (((uint32_t)(((uint32_t)(x)) << CRC_CTRL_WAS_SHIFT)) & CRC_CTRL_WAS_MASK)
  3252. #define CRC_CTRL_FXOR_MASK (0x4000000U)
  3253. #define CRC_CTRL_FXOR_SHIFT (26U)
  3254. #define CRC_CTRL_FXOR(x) (((uint32_t)(((uint32_t)(x)) << CRC_CTRL_FXOR_SHIFT)) & CRC_CTRL_FXOR_MASK)
  3255. #define CRC_CTRL_TOTR_MASK (0x30000000U)
  3256. #define CRC_CTRL_TOTR_SHIFT (28U)
  3257. #define CRC_CTRL_TOTR(x) (((uint32_t)(((uint32_t)(x)) << CRC_CTRL_TOTR_SHIFT)) & CRC_CTRL_TOTR_MASK)
  3258. #define CRC_CTRL_TOT_MASK (0xC0000000U)
  3259. #define CRC_CTRL_TOT_SHIFT (30U)
  3260. #define CRC_CTRL_TOT(x) (((uint32_t)(((uint32_t)(x)) << CRC_CTRL_TOT_SHIFT)) & CRC_CTRL_TOT_MASK)
  3261. /*! @name CTRLHU - CRC_CTRLHU register. */
  3262. #define CRC_CTRLHU_TCRC_MASK (0x1U)
  3263. #define CRC_CTRLHU_TCRC_SHIFT (0U)
  3264. #define CRC_CTRLHU_TCRC(x) (((uint8_t)(((uint8_t)(x)) << CRC_CTRLHU_TCRC_SHIFT)) & CRC_CTRLHU_TCRC_MASK)
  3265. #define CRC_CTRLHU_WAS_MASK (0x2U)
  3266. #define CRC_CTRLHU_WAS_SHIFT (1U)
  3267. #define CRC_CTRLHU_WAS(x) (((uint8_t)(((uint8_t)(x)) << CRC_CTRLHU_WAS_SHIFT)) & CRC_CTRLHU_WAS_MASK)
  3268. #define CRC_CTRLHU_FXOR_MASK (0x4U)
  3269. #define CRC_CTRLHU_FXOR_SHIFT (2U)
  3270. #define CRC_CTRLHU_FXOR(x) (((uint8_t)(((uint8_t)(x)) << CRC_CTRLHU_FXOR_SHIFT)) & CRC_CTRLHU_FXOR_MASK)
  3271. #define CRC_CTRLHU_TOTR_MASK (0x30U)
  3272. #define CRC_CTRLHU_TOTR_SHIFT (4U)
  3273. #define CRC_CTRLHU_TOTR(x) (((uint8_t)(((uint8_t)(x)) << CRC_CTRLHU_TOTR_SHIFT)) & CRC_CTRLHU_TOTR_MASK)
  3274. #define CRC_CTRLHU_TOT_MASK (0xC0U)
  3275. #define CRC_CTRLHU_TOT_SHIFT (6U)
  3276. #define CRC_CTRLHU_TOT(x) (((uint8_t)(((uint8_t)(x)) << CRC_CTRLHU_TOT_SHIFT)) & CRC_CTRLHU_TOT_MASK)
  3277. /*!
  3278. * @}
  3279. */ /* end of group CRC_Register_Masks */
  3280. /* CRC - Peripheral instance base addresses */
  3281. /** Peripheral CRC base address */
  3282. #define CRC_BASE (0x40032000u)
  3283. /** Peripheral CRC base pointer */
  3284. #define CRC0 ((CRC_Type *)CRC_BASE)
  3285. /** Array initializer of CRC peripheral base addresses */
  3286. #define CRC_BASE_ADDRS { CRC_BASE }
  3287. /** Array initializer of CRC peripheral base pointers */
  3288. #define CRC_BASE_PTRS { CRC0 }
  3289. /*!
  3290. * @}
  3291. */ /* end of group CRC_Peripheral_Access_Layer */
  3292. /* ----------------------------------------------------------------------------
  3293. -- DAC Peripheral Access Layer
  3294. ---------------------------------------------------------------------------- */
  3295. /*!
  3296. * @addtogroup DAC_Peripheral_Access_Layer DAC Peripheral Access Layer
  3297. * @{
  3298. */
  3299. /** DAC - Register Layout Typedef */
  3300. typedef struct {
  3301. struct { /* offset: 0x0, array step: 0x2 */
  3302. __IO uint8_t DATL; /**< DAC Data Low Register, array offset: 0x0, array step: 0x2 */
  3303. __IO uint8_t DATH; /**< DAC Data High Register, array offset: 0x1, array step: 0x2 */
  3304. } DAT[16];
  3305. __IO uint8_t SR; /**< DAC Status Register, offset: 0x20 */
  3306. __IO uint8_t C0; /**< DAC Control Register, offset: 0x21 */
  3307. __IO uint8_t C1; /**< DAC Control Register 1, offset: 0x22 */
  3308. __IO uint8_t C2; /**< DAC Control Register 2, offset: 0x23 */
  3309. } DAC_Type;
  3310. /* ----------------------------------------------------------------------------
  3311. -- DAC Register Masks
  3312. ---------------------------------------------------------------------------- */
  3313. /*!
  3314. * @addtogroup DAC_Register_Masks DAC Register Masks
  3315. * @{
  3316. */
  3317. /*! @name DATL - DAC Data Low Register */
  3318. #define DAC_DATL_DATA0_MASK (0xFFU)
  3319. #define DAC_DATL_DATA0_SHIFT (0U)
  3320. #define DAC_DATL_DATA0(x) (((uint8_t)(((uint8_t)(x)) << DAC_DATL_DATA0_SHIFT)) & DAC_DATL_DATA0_MASK)
  3321. /* The count of DAC_DATL */
  3322. #define DAC_DATL_COUNT (16U)
  3323. /*! @name DATH - DAC Data High Register */
  3324. #define DAC_DATH_DATA1_MASK (0xFU)
  3325. #define DAC_DATH_DATA1_SHIFT (0U)
  3326. #define DAC_DATH_DATA1(x) (((uint8_t)(((uint8_t)(x)) << DAC_DATH_DATA1_SHIFT)) & DAC_DATH_DATA1_MASK)
  3327. /* The count of DAC_DATH */
  3328. #define DAC_DATH_COUNT (16U)
  3329. /*! @name SR - DAC Status Register */
  3330. #define DAC_SR_DACBFRPBF_MASK (0x1U)
  3331. #define DAC_SR_DACBFRPBF_SHIFT (0U)
  3332. #define DAC_SR_DACBFRPBF(x) (((uint8_t)(((uint8_t)(x)) << DAC_SR_DACBFRPBF_SHIFT)) & DAC_SR_DACBFRPBF_MASK)
  3333. #define DAC_SR_DACBFRPTF_MASK (0x2U)
  3334. #define DAC_SR_DACBFRPTF_SHIFT (1U)
  3335. #define DAC_SR_DACBFRPTF(x) (((uint8_t)(((uint8_t)(x)) << DAC_SR_DACBFRPTF_SHIFT)) & DAC_SR_DACBFRPTF_MASK)
  3336. #define DAC_SR_DACBFWMF_MASK (0x4U)
  3337. #define DAC_SR_DACBFWMF_SHIFT (2U)
  3338. #define DAC_SR_DACBFWMF(x) (((uint8_t)(((uint8_t)(x)) << DAC_SR_DACBFWMF_SHIFT)) & DAC_SR_DACBFWMF_MASK)
  3339. /*! @name C0 - DAC Control Register */
  3340. #define DAC_C0_DACBBIEN_MASK (0x1U)
  3341. #define DAC_C0_DACBBIEN_SHIFT (0U)
  3342. #define DAC_C0_DACBBIEN(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_DACBBIEN_SHIFT)) & DAC_C0_DACBBIEN_MASK)
  3343. #define DAC_C0_DACBTIEN_MASK (0x2U)
  3344. #define DAC_C0_DACBTIEN_SHIFT (1U)
  3345. #define DAC_C0_DACBTIEN(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_DACBTIEN_SHIFT)) & DAC_C0_DACBTIEN_MASK)
  3346. #define DAC_C0_DACBWIEN_MASK (0x4U)
  3347. #define DAC_C0_DACBWIEN_SHIFT (2U)
  3348. #define DAC_C0_DACBWIEN(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_DACBWIEN_SHIFT)) & DAC_C0_DACBWIEN_MASK)
  3349. #define DAC_C0_LPEN_MASK (0x8U)
  3350. #define DAC_C0_LPEN_SHIFT (3U)
  3351. #define DAC_C0_LPEN(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_LPEN_SHIFT)) & DAC_C0_LPEN_MASK)
  3352. #define DAC_C0_DACSWTRG_MASK (0x10U)
  3353. #define DAC_C0_DACSWTRG_SHIFT (4U)
  3354. #define DAC_C0_DACSWTRG(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_DACSWTRG_SHIFT)) & DAC_C0_DACSWTRG_MASK)
  3355. #define DAC_C0_DACTRGSEL_MASK (0x20U)
  3356. #define DAC_C0_DACTRGSEL_SHIFT (5U)
  3357. #define DAC_C0_DACTRGSEL(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_DACTRGSEL_SHIFT)) & DAC_C0_DACTRGSEL_MASK)
  3358. #define DAC_C0_DACRFS_MASK (0x40U)
  3359. #define DAC_C0_DACRFS_SHIFT (6U)
  3360. #define DAC_C0_DACRFS(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_DACRFS_SHIFT)) & DAC_C0_DACRFS_MASK)
  3361. #define DAC_C0_DACEN_MASK (0x80U)
  3362. #define DAC_C0_DACEN_SHIFT (7U)
  3363. #define DAC_C0_DACEN(x) (((uint8_t)(((uint8_t)(x)) << DAC_C0_DACEN_SHIFT)) & DAC_C0_DACEN_MASK)
  3364. /*! @name C1 - DAC Control Register 1 */
  3365. #define DAC_C1_DACBFEN_MASK (0x1U)
  3366. #define DAC_C1_DACBFEN_SHIFT (0U)
  3367. #define DAC_C1_DACBFEN(x) (((uint8_t)(((uint8_t)(x)) << DAC_C1_DACBFEN_SHIFT)) & DAC_C1_DACBFEN_MASK)
  3368. #define DAC_C1_DACBFMD_MASK (0x6U)
  3369. #define DAC_C1_DACBFMD_SHIFT (1U)
  3370. #define DAC_C1_DACBFMD(x) (((uint8_t)(((uint8_t)(x)) << DAC_C1_DACBFMD_SHIFT)) & DAC_C1_DACBFMD_MASK)
  3371. #define DAC_C1_DACBFWM_MASK (0x18U)
  3372. #define DAC_C1_DACBFWM_SHIFT (3U)
  3373. #define DAC_C1_DACBFWM(x) (((uint8_t)(((uint8_t)(x)) << DAC_C1_DACBFWM_SHIFT)) & DAC_C1_DACBFWM_MASK)
  3374. #define DAC_C1_DMAEN_MASK (0x80U)
  3375. #define DAC_C1_DMAEN_SHIFT (7U)
  3376. #define DAC_C1_DMAEN(x) (((uint8_t)(((uint8_t)(x)) << DAC_C1_DMAEN_SHIFT)) & DAC_C1_DMAEN_MASK)
  3377. /*! @name C2 - DAC Control Register 2 */
  3378. #define DAC_C2_DACBFUP_MASK (0xFU)
  3379. #define DAC_C2_DACBFUP_SHIFT (0U)
  3380. #define DAC_C2_DACBFUP(x) (((uint8_t)(((uint8_t)(x)) << DAC_C2_DACBFUP_SHIFT)) & DAC_C2_DACBFUP_MASK)
  3381. #define DAC_C2_DACBFRP_MASK (0xF0U)
  3382. #define DAC_C2_DACBFRP_SHIFT (4U)
  3383. #define DAC_C2_DACBFRP(x) (((uint8_t)(((uint8_t)(x)) << DAC_C2_DACBFRP_SHIFT)) & DAC_C2_DACBFRP_MASK)
  3384. /*!
  3385. * @}
  3386. */ /* end of group DAC_Register_Masks */
  3387. /* DAC - Peripheral instance base addresses */
  3388. /** Peripheral DAC0 base address */
  3389. #define DAC0_BASE (0x400CC000u)
  3390. /** Peripheral DAC0 base pointer */
  3391. #define DAC0 ((DAC_Type *)DAC0_BASE)
  3392. /** Peripheral DAC1 base address */
  3393. #define DAC1_BASE (0x400CD000u)
  3394. /** Peripheral DAC1 base pointer */
  3395. #define DAC1 ((DAC_Type *)DAC1_BASE)
  3396. /** Array initializer of DAC peripheral base addresses */
  3397. #define DAC_BASE_ADDRS { DAC0_BASE, DAC1_BASE }
  3398. /** Array initializer of DAC peripheral base pointers */
  3399. #define DAC_BASE_PTRS { DAC0, DAC1 }
  3400. /** Interrupt vectors for the DAC peripheral type */
  3401. #define DAC_IRQS { DAC0_IRQn, DAC1_IRQn }
  3402. /*!
  3403. * @}
  3404. */ /* end of group DAC_Peripheral_Access_Layer */
  3405. /* ----------------------------------------------------------------------------
  3406. -- DMA Peripheral Access Layer
  3407. ---------------------------------------------------------------------------- */
  3408. /*!
  3409. * @addtogroup DMA_Peripheral_Access_Layer DMA Peripheral Access Layer
  3410. * @{
  3411. */
  3412. /** DMA - Register Layout Typedef */
  3413. typedef struct {
  3414. __IO uint32_t CR; /**< Control Register, offset: 0x0 */
  3415. __I uint32_t ES; /**< Error Status Register, offset: 0x4 */
  3416. uint8_t RESERVED_0[4];
  3417. __IO uint32_t ERQ; /**< Enable Request Register, offset: 0xC */
  3418. uint8_t RESERVED_1[4];
  3419. __IO uint32_t EEI; /**< Enable Error Interrupt Register, offset: 0x14 */
  3420. __O uint8_t CEEI; /**< Clear Enable Error Interrupt Register, offset: 0x18 */
  3421. __O uint8_t SEEI; /**< Set Enable Error Interrupt Register, offset: 0x19 */
  3422. __O uint8_t CERQ; /**< Clear Enable Request Register, offset: 0x1A */
  3423. __O uint8_t SERQ; /**< Set Enable Request Register, offset: 0x1B */
  3424. __O uint8_t CDNE; /**< Clear DONE Status Bit Register, offset: 0x1C */
  3425. __O uint8_t SSRT; /**< Set START Bit Register, offset: 0x1D */
  3426. __O uint8_t CERR; /**< Clear Error Register, offset: 0x1E */
  3427. __O uint8_t CINT; /**< Clear Interrupt Request Register, offset: 0x1F */
  3428. uint8_t RESERVED_2[4];
  3429. __IO uint32_t INT; /**< Interrupt Request Register, offset: 0x24 */
  3430. uint8_t RESERVED_3[4];
  3431. __IO uint32_t ERR; /**< Error Register, offset: 0x2C */
  3432. uint8_t RESERVED_4[4];
  3433. __I uint32_t HRS; /**< Hardware Request Status Register, offset: 0x34 */
  3434. uint8_t RESERVED_5[200];
  3435. __IO uint8_t DCHPRI3; /**< Channel n Priority Register, offset: 0x100 */
  3436. __IO uint8_t DCHPRI2; /**< Channel n Priority Register, offset: 0x101 */
  3437. __IO uint8_t DCHPRI1; /**< Channel n Priority Register, offset: 0x102 */
  3438. __IO uint8_t DCHPRI0; /**< Channel n Priority Register, offset: 0x103 */
  3439. __IO uint8_t DCHPRI7; /**< Channel n Priority Register, offset: 0x104 */
  3440. __IO uint8_t DCHPRI6; /**< Channel n Priority Register, offset: 0x105 */
  3441. __IO uint8_t DCHPRI5; /**< Channel n Priority Register, offset: 0x106 */
  3442. __IO uint8_t DCHPRI4; /**< Channel n Priority Register, offset: 0x107 */
  3443. __IO uint8_t DCHPRI11; /**< Channel n Priority Register, offset: 0x108 */
  3444. __IO uint8_t DCHPRI10; /**< Channel n Priority Register, offset: 0x109 */
  3445. __IO uint8_t DCHPRI9; /**< Channel n Priority Register, offset: 0x10A */
  3446. __IO uint8_t DCHPRI8; /**< Channel n Priority Register, offset: 0x10B */
  3447. __IO uint8_t DCHPRI15; /**< Channel n Priority Register, offset: 0x10C */
  3448. __IO uint8_t DCHPRI14; /**< Channel n Priority Register, offset: 0x10D */
  3449. __IO uint8_t DCHPRI13; /**< Channel n Priority Register, offset: 0x10E */
  3450. __IO uint8_t DCHPRI12; /**< Channel n Priority Register, offset: 0x10F */
  3451. uint8_t RESERVED_6[3824];
  3452. struct { /* offset: 0x1000, array step: 0x20 */
  3453. __IO uint32_t SADDR; /**< TCD Source Address, array offset: 0x1000, array step: 0x20 */
  3454. __IO uint16_t SOFF; /**< TCD Signed Source Address Offset, array offset: 0x1004, array step: 0x20 */
  3455. __IO uint16_t ATTR; /**< TCD Transfer Attributes, array offset: 0x1006, array step: 0x20 */
  3456. union { /* offset: 0x1008, array step: 0x20 */
  3457. __IO uint32_t NBYTES_MLNO; /**< TCD Minor Byte Count (Minor Loop Disabled), array offset: 0x1008, array step: 0x20 */
  3458. __IO uint32_t NBYTES_MLOFFNO; /**< TCD Signed Minor Loop Offset (Minor Loop Enabled and Offset Disabled), array offset: 0x1008, array step: 0x20 */
  3459. __IO uint32_t NBYTES_MLOFFYES; /**< TCD Signed Minor Loop Offset (Minor Loop and Offset Enabled), array offset: 0x1008, array step: 0x20 */
  3460. };
  3461. __IO uint32_t SLAST; /**< TCD Last Source Address Adjustment, array offset: 0x100C, array step: 0x20 */
  3462. __IO uint32_t DADDR; /**< TCD Destination Address, array offset: 0x1010, array step: 0x20 */
  3463. __IO uint16_t DOFF; /**< TCD Signed Destination Address Offset, array offset: 0x1014, array step: 0x20 */
  3464. union { /* offset: 0x1016, array step: 0x20 */
  3465. __IO uint16_t CITER_ELINKNO; /**< TCD Current Minor Loop Link, Major Loop Count (Channel Linking Disabled), array offset: 0x1016, array step: 0x20 */
  3466. __IO uint16_t CITER_ELINKYES; /**< TCD Current Minor Loop Link, Major Loop Count (Channel Linking Enabled), array offset: 0x1016, array step: 0x20 */
  3467. };
  3468. __IO uint32_t DLAST_SGA; /**< TCD Last Destination Address Adjustment/Scatter Gather Address, array offset: 0x1018, array step: 0x20 */
  3469. __IO uint16_t CSR; /**< TCD Control and Status, array offset: 0x101C, array step: 0x20 */
  3470. union { /* offset: 0x101E, array step: 0x20 */
  3471. __IO uint16_t BITER_ELINKNO; /**< TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Disabled), array offset: 0x101E, array step: 0x20 */
  3472. __IO uint16_t BITER_ELINKYES; /**< TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Enabled), array offset: 0x101E, array step: 0x20 */
  3473. };
  3474. } TCD[16];
  3475. } DMA_Type;
  3476. /* ----------------------------------------------------------------------------
  3477. -- DMA Register Masks
  3478. ---------------------------------------------------------------------------- */
  3479. /*!
  3480. * @addtogroup DMA_Register_Masks DMA Register Masks
  3481. * @{
  3482. */
  3483. /*! @name CR - Control Register */
  3484. #define DMA_CR_EDBG_MASK (0x2U)
  3485. #define DMA_CR_EDBG_SHIFT (1U)
  3486. #define DMA_CR_EDBG(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_EDBG_SHIFT)) & DMA_CR_EDBG_MASK)
  3487. #define DMA_CR_ERCA_MASK (0x4U)
  3488. #define DMA_CR_ERCA_SHIFT (2U)
  3489. #define DMA_CR_ERCA(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_ERCA_SHIFT)) & DMA_CR_ERCA_MASK)
  3490. #define DMA_CR_HOE_MASK (0x10U)
  3491. #define DMA_CR_HOE_SHIFT (4U)
  3492. #define DMA_CR_HOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_HOE_SHIFT)) & DMA_CR_HOE_MASK)
  3493. #define DMA_CR_HALT_MASK (0x20U)
  3494. #define DMA_CR_HALT_SHIFT (5U)
  3495. #define DMA_CR_HALT(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_HALT_SHIFT)) & DMA_CR_HALT_MASK)
  3496. #define DMA_CR_CLM_MASK (0x40U)
  3497. #define DMA_CR_CLM_SHIFT (6U)
  3498. #define DMA_CR_CLM(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_CLM_SHIFT)) & DMA_CR_CLM_MASK)
  3499. #define DMA_CR_EMLM_MASK (0x80U)
  3500. #define DMA_CR_EMLM_SHIFT (7U)
  3501. #define DMA_CR_EMLM(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_EMLM_SHIFT)) & DMA_CR_EMLM_MASK)
  3502. #define DMA_CR_ECX_MASK (0x10000U)
  3503. #define DMA_CR_ECX_SHIFT (16U)
  3504. #define DMA_CR_ECX(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_ECX_SHIFT)) & DMA_CR_ECX_MASK)
  3505. #define DMA_CR_CX_MASK (0x20000U)
  3506. #define DMA_CR_CX_SHIFT (17U)
  3507. #define DMA_CR_CX(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_CX_SHIFT)) & DMA_CR_CX_MASK)
  3508. /*! @name ES - Error Status Register */
  3509. #define DMA_ES_DBE_MASK (0x1U)
  3510. #define DMA_ES_DBE_SHIFT (0U)
  3511. #define DMA_ES_DBE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_DBE_SHIFT)) & DMA_ES_DBE_MASK)
  3512. #define DMA_ES_SBE_MASK (0x2U)
  3513. #define DMA_ES_SBE_SHIFT (1U)
  3514. #define DMA_ES_SBE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SBE_SHIFT)) & DMA_ES_SBE_MASK)
  3515. #define DMA_ES_SGE_MASK (0x4U)
  3516. #define DMA_ES_SGE_SHIFT (2U)
  3517. #define DMA_ES_SGE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SGE_SHIFT)) & DMA_ES_SGE_MASK)
  3518. #define DMA_ES_NCE_MASK (0x8U)
  3519. #define DMA_ES_NCE_SHIFT (3U)
  3520. #define DMA_ES_NCE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_NCE_SHIFT)) & DMA_ES_NCE_MASK)
  3521. #define DMA_ES_DOE_MASK (0x10U)
  3522. #define DMA_ES_DOE_SHIFT (4U)
  3523. #define DMA_ES_DOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_DOE_SHIFT)) & DMA_ES_DOE_MASK)
  3524. #define DMA_ES_DAE_MASK (0x20U)
  3525. #define DMA_ES_DAE_SHIFT (5U)
  3526. #define DMA_ES_DAE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_DAE_SHIFT)) & DMA_ES_DAE_MASK)
  3527. #define DMA_ES_SOE_MASK (0x40U)
  3528. #define DMA_ES_SOE_SHIFT (6U)
  3529. #define DMA_ES_SOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SOE_SHIFT)) & DMA_ES_SOE_MASK)
  3530. #define DMA_ES_SAE_MASK (0x80U)
  3531. #define DMA_ES_SAE_SHIFT (7U)
  3532. #define DMA_ES_SAE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SAE_SHIFT)) & DMA_ES_SAE_MASK)
  3533. #define DMA_ES_ERRCHN_MASK (0xF00U)
  3534. #define DMA_ES_ERRCHN_SHIFT (8U)
  3535. #define DMA_ES_ERRCHN(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_ERRCHN_SHIFT)) & DMA_ES_ERRCHN_MASK)
  3536. #define DMA_ES_CPE_MASK (0x4000U)
  3537. #define DMA_ES_CPE_SHIFT (14U)
  3538. #define DMA_ES_CPE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_CPE_SHIFT)) & DMA_ES_CPE_MASK)
  3539. #define DMA_ES_ECX_MASK (0x10000U)
  3540. #define DMA_ES_ECX_SHIFT (16U)
  3541. #define DMA_ES_ECX(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_ECX_SHIFT)) & DMA_ES_ECX_MASK)
  3542. #define DMA_ES_VLD_MASK (0x80000000U)
  3543. #define DMA_ES_VLD_SHIFT (31U)
  3544. #define DMA_ES_VLD(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_VLD_SHIFT)) & DMA_ES_VLD_MASK)
  3545. /*! @name ERQ - Enable Request Register */
  3546. #define DMA_ERQ_ERQ0_MASK (0x1U)
  3547. #define DMA_ERQ_ERQ0_SHIFT (0U)
  3548. #define DMA_ERQ_ERQ0(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ0_SHIFT)) & DMA_ERQ_ERQ0_MASK)
  3549. #define DMA_ERQ_ERQ1_MASK (0x2U)
  3550. #define DMA_ERQ_ERQ1_SHIFT (1U)
  3551. #define DMA_ERQ_ERQ1(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ1_SHIFT)) & DMA_ERQ_ERQ1_MASK)
  3552. #define DMA_ERQ_ERQ2_MASK (0x4U)
  3553. #define DMA_ERQ_ERQ2_SHIFT (2U)
  3554. #define DMA_ERQ_ERQ2(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ2_SHIFT)) & DMA_ERQ_ERQ2_MASK)
  3555. #define DMA_ERQ_ERQ3_MASK (0x8U)
  3556. #define DMA_ERQ_ERQ3_SHIFT (3U)
  3557. #define DMA_ERQ_ERQ3(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ3_SHIFT)) & DMA_ERQ_ERQ3_MASK)
  3558. #define DMA_ERQ_ERQ4_MASK (0x10U)
  3559. #define DMA_ERQ_ERQ4_SHIFT (4U)
  3560. #define DMA_ERQ_ERQ4(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ4_SHIFT)) & DMA_ERQ_ERQ4_MASK)
  3561. #define DMA_ERQ_ERQ5_MASK (0x20U)
  3562. #define DMA_ERQ_ERQ5_SHIFT (5U)
  3563. #define DMA_ERQ_ERQ5(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ5_SHIFT)) & DMA_ERQ_ERQ5_MASK)
  3564. #define DMA_ERQ_ERQ6_MASK (0x40U)
  3565. #define DMA_ERQ_ERQ6_SHIFT (6U)
  3566. #define DMA_ERQ_ERQ6(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ6_SHIFT)) & DMA_ERQ_ERQ6_MASK)
  3567. #define DMA_ERQ_ERQ7_MASK (0x80U)
  3568. #define DMA_ERQ_ERQ7_SHIFT (7U)
  3569. #define DMA_ERQ_ERQ7(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ7_SHIFT)) & DMA_ERQ_ERQ7_MASK)
  3570. #define DMA_ERQ_ERQ8_MASK (0x100U)
  3571. #define DMA_ERQ_ERQ8_SHIFT (8U)
  3572. #define DMA_ERQ_ERQ8(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ8_SHIFT)) & DMA_ERQ_ERQ8_MASK)
  3573. #define DMA_ERQ_ERQ9_MASK (0x200U)
  3574. #define DMA_ERQ_ERQ9_SHIFT (9U)
  3575. #define DMA_ERQ_ERQ9(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ9_SHIFT)) & DMA_ERQ_ERQ9_MASK)
  3576. #define DMA_ERQ_ERQ10_MASK (0x400U)
  3577. #define DMA_ERQ_ERQ10_SHIFT (10U)
  3578. #define DMA_ERQ_ERQ10(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ10_SHIFT)) & DMA_ERQ_ERQ10_MASK)
  3579. #define DMA_ERQ_ERQ11_MASK (0x800U)
  3580. #define DMA_ERQ_ERQ11_SHIFT (11U)
  3581. #define DMA_ERQ_ERQ11(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ11_SHIFT)) & DMA_ERQ_ERQ11_MASK)
  3582. #define DMA_ERQ_ERQ12_MASK (0x1000U)
  3583. #define DMA_ERQ_ERQ12_SHIFT (12U)
  3584. #define DMA_ERQ_ERQ12(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ12_SHIFT)) & DMA_ERQ_ERQ12_MASK)
  3585. #define DMA_ERQ_ERQ13_MASK (0x2000U)
  3586. #define DMA_ERQ_ERQ13_SHIFT (13U)
  3587. #define DMA_ERQ_ERQ13(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ13_SHIFT)) & DMA_ERQ_ERQ13_MASK)
  3588. #define DMA_ERQ_ERQ14_MASK (0x4000U)
  3589. #define DMA_ERQ_ERQ14_SHIFT (14U)
  3590. #define DMA_ERQ_ERQ14(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ14_SHIFT)) & DMA_ERQ_ERQ14_MASK)
  3591. #define DMA_ERQ_ERQ15_MASK (0x8000U)
  3592. #define DMA_ERQ_ERQ15_SHIFT (15U)
  3593. #define DMA_ERQ_ERQ15(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ15_SHIFT)) & DMA_ERQ_ERQ15_MASK)
  3594. /*! @name EEI - Enable Error Interrupt Register */
  3595. #define DMA_EEI_EEI0_MASK (0x1U)
  3596. #define DMA_EEI_EEI0_SHIFT (0U)
  3597. #define DMA_EEI_EEI0(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI0_SHIFT)) & DMA_EEI_EEI0_MASK)
  3598. #define DMA_EEI_EEI1_MASK (0x2U)
  3599. #define DMA_EEI_EEI1_SHIFT (1U)
  3600. #define DMA_EEI_EEI1(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI1_SHIFT)) & DMA_EEI_EEI1_MASK)
  3601. #define DMA_EEI_EEI2_MASK (0x4U)
  3602. #define DMA_EEI_EEI2_SHIFT (2U)
  3603. #define DMA_EEI_EEI2(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI2_SHIFT)) & DMA_EEI_EEI2_MASK)
  3604. #define DMA_EEI_EEI3_MASK (0x8U)
  3605. #define DMA_EEI_EEI3_SHIFT (3U)
  3606. #define DMA_EEI_EEI3(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI3_SHIFT)) & DMA_EEI_EEI3_MASK)
  3607. #define DMA_EEI_EEI4_MASK (0x10U)
  3608. #define DMA_EEI_EEI4_SHIFT (4U)
  3609. #define DMA_EEI_EEI4(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI4_SHIFT)) & DMA_EEI_EEI4_MASK)
  3610. #define DMA_EEI_EEI5_MASK (0x20U)
  3611. #define DMA_EEI_EEI5_SHIFT (5U)
  3612. #define DMA_EEI_EEI5(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI5_SHIFT)) & DMA_EEI_EEI5_MASK)
  3613. #define DMA_EEI_EEI6_MASK (0x40U)
  3614. #define DMA_EEI_EEI6_SHIFT (6U)
  3615. #define DMA_EEI_EEI6(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI6_SHIFT)) & DMA_EEI_EEI6_MASK)
  3616. #define DMA_EEI_EEI7_MASK (0x80U)
  3617. #define DMA_EEI_EEI7_SHIFT (7U)
  3618. #define DMA_EEI_EEI7(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI7_SHIFT)) & DMA_EEI_EEI7_MASK)
  3619. #define DMA_EEI_EEI8_MASK (0x100U)
  3620. #define DMA_EEI_EEI8_SHIFT (8U)
  3621. #define DMA_EEI_EEI8(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI8_SHIFT)) & DMA_EEI_EEI8_MASK)
  3622. #define DMA_EEI_EEI9_MASK (0x200U)
  3623. #define DMA_EEI_EEI9_SHIFT (9U)
  3624. #define DMA_EEI_EEI9(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI9_SHIFT)) & DMA_EEI_EEI9_MASK)
  3625. #define DMA_EEI_EEI10_MASK (0x400U)
  3626. #define DMA_EEI_EEI10_SHIFT (10U)
  3627. #define DMA_EEI_EEI10(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI10_SHIFT)) & DMA_EEI_EEI10_MASK)
  3628. #define DMA_EEI_EEI11_MASK (0x800U)
  3629. #define DMA_EEI_EEI11_SHIFT (11U)
  3630. #define DMA_EEI_EEI11(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI11_SHIFT)) & DMA_EEI_EEI11_MASK)
  3631. #define DMA_EEI_EEI12_MASK (0x1000U)
  3632. #define DMA_EEI_EEI12_SHIFT (12U)
  3633. #define DMA_EEI_EEI12(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI12_SHIFT)) & DMA_EEI_EEI12_MASK)
  3634. #define DMA_EEI_EEI13_MASK (0x2000U)
  3635. #define DMA_EEI_EEI13_SHIFT (13U)
  3636. #define DMA_EEI_EEI13(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI13_SHIFT)) & DMA_EEI_EEI13_MASK)
  3637. #define DMA_EEI_EEI14_MASK (0x4000U)
  3638. #define DMA_EEI_EEI14_SHIFT (14U)
  3639. #define DMA_EEI_EEI14(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI14_SHIFT)) & DMA_EEI_EEI14_MASK)
  3640. #define DMA_EEI_EEI15_MASK (0x8000U)
  3641. #define DMA_EEI_EEI15_SHIFT (15U)
  3642. #define DMA_EEI_EEI15(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI15_SHIFT)) & DMA_EEI_EEI15_MASK)
  3643. /*! @name CEEI - Clear Enable Error Interrupt Register */
  3644. #define DMA_CEEI_CEEI_MASK (0xFU)
  3645. #define DMA_CEEI_CEEI_SHIFT (0U)
  3646. #define DMA_CEEI_CEEI(x) (((uint8_t)(((uint8_t)(x)) << DMA_CEEI_CEEI_SHIFT)) & DMA_CEEI_CEEI_MASK)
  3647. #define DMA_CEEI_CAEE_MASK (0x40U)
  3648. #define DMA_CEEI_CAEE_SHIFT (6U)
  3649. #define DMA_CEEI_CAEE(x) (((uint8_t)(((uint8_t)(x)) << DMA_CEEI_CAEE_SHIFT)) & DMA_CEEI_CAEE_MASK)
  3650. #define DMA_CEEI_NOP_MASK (0x80U)
  3651. #define DMA_CEEI_NOP_SHIFT (7U)
  3652. #define DMA_CEEI_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CEEI_NOP_SHIFT)) & DMA_CEEI_NOP_MASK)
  3653. /*! @name SEEI - Set Enable Error Interrupt Register */
  3654. #define DMA_SEEI_SEEI_MASK (0xFU)
  3655. #define DMA_SEEI_SEEI_SHIFT (0U)
  3656. #define DMA_SEEI_SEEI(x) (((uint8_t)(((uint8_t)(x)) << DMA_SEEI_SEEI_SHIFT)) & DMA_SEEI_SEEI_MASK)
  3657. #define DMA_SEEI_SAEE_MASK (0x40U)
  3658. #define DMA_SEEI_SAEE_SHIFT (6U)
  3659. #define DMA_SEEI_SAEE(x) (((uint8_t)(((uint8_t)(x)) << DMA_SEEI_SAEE_SHIFT)) & DMA_SEEI_SAEE_MASK)
  3660. #define DMA_SEEI_NOP_MASK (0x80U)
  3661. #define DMA_SEEI_NOP_SHIFT (7U)
  3662. #define DMA_SEEI_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_SEEI_NOP_SHIFT)) & DMA_SEEI_NOP_MASK)
  3663. /*! @name CERQ - Clear Enable Request Register */
  3664. #define DMA_CERQ_CERQ_MASK (0xFU)
  3665. #define DMA_CERQ_CERQ_SHIFT (0U)
  3666. #define DMA_CERQ_CERQ(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERQ_CERQ_SHIFT)) & DMA_CERQ_CERQ_MASK)
  3667. #define DMA_CERQ_CAER_MASK (0x40U)
  3668. #define DMA_CERQ_CAER_SHIFT (6U)
  3669. #define DMA_CERQ_CAER(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERQ_CAER_SHIFT)) & DMA_CERQ_CAER_MASK)
  3670. #define DMA_CERQ_NOP_MASK (0x80U)
  3671. #define DMA_CERQ_NOP_SHIFT (7U)
  3672. #define DMA_CERQ_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERQ_NOP_SHIFT)) & DMA_CERQ_NOP_MASK)
  3673. /*! @name SERQ - Set Enable Request Register */
  3674. #define DMA_SERQ_SERQ_MASK (0xFU)
  3675. #define DMA_SERQ_SERQ_SHIFT (0U)
  3676. #define DMA_SERQ_SERQ(x) (((uint8_t)(((uint8_t)(x)) << DMA_SERQ_SERQ_SHIFT)) & DMA_SERQ_SERQ_MASK)
  3677. #define DMA_SERQ_SAER_MASK (0x40U)
  3678. #define DMA_SERQ_SAER_SHIFT (6U)
  3679. #define DMA_SERQ_SAER(x) (((uint8_t)(((uint8_t)(x)) << DMA_SERQ_SAER_SHIFT)) & DMA_SERQ_SAER_MASK)
  3680. #define DMA_SERQ_NOP_MASK (0x80U)
  3681. #define DMA_SERQ_NOP_SHIFT (7U)
  3682. #define DMA_SERQ_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_SERQ_NOP_SHIFT)) & DMA_SERQ_NOP_MASK)
  3683. /*! @name CDNE - Clear DONE Status Bit Register */
  3684. #define DMA_CDNE_CDNE_MASK (0xFU)
  3685. #define DMA_CDNE_CDNE_SHIFT (0U)
  3686. #define DMA_CDNE_CDNE(x) (((uint8_t)(((uint8_t)(x)) << DMA_CDNE_CDNE_SHIFT)) & DMA_CDNE_CDNE_MASK)
  3687. #define DMA_CDNE_CADN_MASK (0x40U)
  3688. #define DMA_CDNE_CADN_SHIFT (6U)
  3689. #define DMA_CDNE_CADN(x) (((uint8_t)(((uint8_t)(x)) << DMA_CDNE_CADN_SHIFT)) & DMA_CDNE_CADN_MASK)
  3690. #define DMA_CDNE_NOP_MASK (0x80U)
  3691. #define DMA_CDNE_NOP_SHIFT (7U)
  3692. #define DMA_CDNE_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CDNE_NOP_SHIFT)) & DMA_CDNE_NOP_MASK)
  3693. /*! @name SSRT - Set START Bit Register */
  3694. #define DMA_SSRT_SSRT_MASK (0xFU)
  3695. #define DMA_SSRT_SSRT_SHIFT (0U)
  3696. #define DMA_SSRT_SSRT(x) (((uint8_t)(((uint8_t)(x)) << DMA_SSRT_SSRT_SHIFT)) & DMA_SSRT_SSRT_MASK)
  3697. #define DMA_SSRT_SAST_MASK (0x40U)
  3698. #define DMA_SSRT_SAST_SHIFT (6U)
  3699. #define DMA_SSRT_SAST(x) (((uint8_t)(((uint8_t)(x)) << DMA_SSRT_SAST_SHIFT)) & DMA_SSRT_SAST_MASK)
  3700. #define DMA_SSRT_NOP_MASK (0x80U)
  3701. #define DMA_SSRT_NOP_SHIFT (7U)
  3702. #define DMA_SSRT_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_SSRT_NOP_SHIFT)) & DMA_SSRT_NOP_MASK)
  3703. /*! @name CERR - Clear Error Register */
  3704. #define DMA_CERR_CERR_MASK (0xFU)
  3705. #define DMA_CERR_CERR_SHIFT (0U)
  3706. #define DMA_CERR_CERR(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERR_CERR_SHIFT)) & DMA_CERR_CERR_MASK)
  3707. #define DMA_CERR_CAEI_MASK (0x40U)
  3708. #define DMA_CERR_CAEI_SHIFT (6U)
  3709. #define DMA_CERR_CAEI(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERR_CAEI_SHIFT)) & DMA_CERR_CAEI_MASK)
  3710. #define DMA_CERR_NOP_MASK (0x80U)
  3711. #define DMA_CERR_NOP_SHIFT (7U)
  3712. #define DMA_CERR_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERR_NOP_SHIFT)) & DMA_CERR_NOP_MASK)
  3713. /*! @name CINT - Clear Interrupt Request Register */
  3714. #define DMA_CINT_CINT_MASK (0xFU)
  3715. #define DMA_CINT_CINT_SHIFT (0U)
  3716. #define DMA_CINT_CINT(x) (((uint8_t)(((uint8_t)(x)) << DMA_CINT_CINT_SHIFT)) & DMA_CINT_CINT_MASK)
  3717. #define DMA_CINT_CAIR_MASK (0x40U)
  3718. #define DMA_CINT_CAIR_SHIFT (6U)
  3719. #define DMA_CINT_CAIR(x) (((uint8_t)(((uint8_t)(x)) << DMA_CINT_CAIR_SHIFT)) & DMA_CINT_CAIR_MASK)
  3720. #define DMA_CINT_NOP_MASK (0x80U)
  3721. #define DMA_CINT_NOP_SHIFT (7U)
  3722. #define DMA_CINT_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CINT_NOP_SHIFT)) & DMA_CINT_NOP_MASK)
  3723. /*! @name INT - Interrupt Request Register */
  3724. #define DMA_INT_INT0_MASK (0x1U)
  3725. #define DMA_INT_INT0_SHIFT (0U)
  3726. #define DMA_INT_INT0(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT0_SHIFT)) & DMA_INT_INT0_MASK)
  3727. #define DMA_INT_INT1_MASK (0x2U)
  3728. #define DMA_INT_INT1_SHIFT (1U)
  3729. #define DMA_INT_INT1(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT1_SHIFT)) & DMA_INT_INT1_MASK)
  3730. #define DMA_INT_INT2_MASK (0x4U)
  3731. #define DMA_INT_INT2_SHIFT (2U)
  3732. #define DMA_INT_INT2(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT2_SHIFT)) & DMA_INT_INT2_MASK)
  3733. #define DMA_INT_INT3_MASK (0x8U)
  3734. #define DMA_INT_INT3_SHIFT (3U)
  3735. #define DMA_INT_INT3(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT3_SHIFT)) & DMA_INT_INT3_MASK)
  3736. #define DMA_INT_INT4_MASK (0x10U)
  3737. #define DMA_INT_INT4_SHIFT (4U)
  3738. #define DMA_INT_INT4(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT4_SHIFT)) & DMA_INT_INT4_MASK)
  3739. #define DMA_INT_INT5_MASK (0x20U)
  3740. #define DMA_INT_INT5_SHIFT (5U)
  3741. #define DMA_INT_INT5(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT5_SHIFT)) & DMA_INT_INT5_MASK)
  3742. #define DMA_INT_INT6_MASK (0x40U)
  3743. #define DMA_INT_INT6_SHIFT (6U)
  3744. #define DMA_INT_INT6(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT6_SHIFT)) & DMA_INT_INT6_MASK)
  3745. #define DMA_INT_INT7_MASK (0x80U)
  3746. #define DMA_INT_INT7_SHIFT (7U)
  3747. #define DMA_INT_INT7(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT7_SHIFT)) & DMA_INT_INT7_MASK)
  3748. #define DMA_INT_INT8_MASK (0x100U)
  3749. #define DMA_INT_INT8_SHIFT (8U)
  3750. #define DMA_INT_INT8(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT8_SHIFT)) & DMA_INT_INT8_MASK)
  3751. #define DMA_INT_INT9_MASK (0x200U)
  3752. #define DMA_INT_INT9_SHIFT (9U)
  3753. #define DMA_INT_INT9(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT9_SHIFT)) & DMA_INT_INT9_MASK)
  3754. #define DMA_INT_INT10_MASK (0x400U)
  3755. #define DMA_INT_INT10_SHIFT (10U)
  3756. #define DMA_INT_INT10(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT10_SHIFT)) & DMA_INT_INT10_MASK)
  3757. #define DMA_INT_INT11_MASK (0x800U)
  3758. #define DMA_INT_INT11_SHIFT (11U)
  3759. #define DMA_INT_INT11(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT11_SHIFT)) & DMA_INT_INT11_MASK)
  3760. #define DMA_INT_INT12_MASK (0x1000U)
  3761. #define DMA_INT_INT12_SHIFT (12U)
  3762. #define DMA_INT_INT12(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT12_SHIFT)) & DMA_INT_INT12_MASK)
  3763. #define DMA_INT_INT13_MASK (0x2000U)
  3764. #define DMA_INT_INT13_SHIFT (13U)
  3765. #define DMA_INT_INT13(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT13_SHIFT)) & DMA_INT_INT13_MASK)
  3766. #define DMA_INT_INT14_MASK (0x4000U)
  3767. #define DMA_INT_INT14_SHIFT (14U)
  3768. #define DMA_INT_INT14(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT14_SHIFT)) & DMA_INT_INT14_MASK)
  3769. #define DMA_INT_INT15_MASK (0x8000U)
  3770. #define DMA_INT_INT15_SHIFT (15U)
  3771. #define DMA_INT_INT15(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT15_SHIFT)) & DMA_INT_INT15_MASK)
  3772. /*! @name ERR - Error Register */
  3773. #define DMA_ERR_ERR0_MASK (0x1U)
  3774. #define DMA_ERR_ERR0_SHIFT (0U)
  3775. #define DMA_ERR_ERR0(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR0_SHIFT)) & DMA_ERR_ERR0_MASK)
  3776. #define DMA_ERR_ERR1_MASK (0x2U)
  3777. #define DMA_ERR_ERR1_SHIFT (1U)
  3778. #define DMA_ERR_ERR1(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR1_SHIFT)) & DMA_ERR_ERR1_MASK)
  3779. #define DMA_ERR_ERR2_MASK (0x4U)
  3780. #define DMA_ERR_ERR2_SHIFT (2U)
  3781. #define DMA_ERR_ERR2(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR2_SHIFT)) & DMA_ERR_ERR2_MASK)
  3782. #define DMA_ERR_ERR3_MASK (0x8U)
  3783. #define DMA_ERR_ERR3_SHIFT (3U)
  3784. #define DMA_ERR_ERR3(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR3_SHIFT)) & DMA_ERR_ERR3_MASK)
  3785. #define DMA_ERR_ERR4_MASK (0x10U)
  3786. #define DMA_ERR_ERR4_SHIFT (4U)
  3787. #define DMA_ERR_ERR4(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR4_SHIFT)) & DMA_ERR_ERR4_MASK)
  3788. #define DMA_ERR_ERR5_MASK (0x20U)
  3789. #define DMA_ERR_ERR5_SHIFT (5U)
  3790. #define DMA_ERR_ERR5(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR5_SHIFT)) & DMA_ERR_ERR5_MASK)
  3791. #define DMA_ERR_ERR6_MASK (0x40U)
  3792. #define DMA_ERR_ERR6_SHIFT (6U)
  3793. #define DMA_ERR_ERR6(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR6_SHIFT)) & DMA_ERR_ERR6_MASK)
  3794. #define DMA_ERR_ERR7_MASK (0x80U)
  3795. #define DMA_ERR_ERR7_SHIFT (7U)
  3796. #define DMA_ERR_ERR7(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR7_SHIFT)) & DMA_ERR_ERR7_MASK)
  3797. #define DMA_ERR_ERR8_MASK (0x100U)
  3798. #define DMA_ERR_ERR8_SHIFT (8U)
  3799. #define DMA_ERR_ERR8(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR8_SHIFT)) & DMA_ERR_ERR8_MASK)
  3800. #define DMA_ERR_ERR9_MASK (0x200U)
  3801. #define DMA_ERR_ERR9_SHIFT (9U)
  3802. #define DMA_ERR_ERR9(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR9_SHIFT)) & DMA_ERR_ERR9_MASK)
  3803. #define DMA_ERR_ERR10_MASK (0x400U)
  3804. #define DMA_ERR_ERR10_SHIFT (10U)
  3805. #define DMA_ERR_ERR10(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR10_SHIFT)) & DMA_ERR_ERR10_MASK)
  3806. #define DMA_ERR_ERR11_MASK (0x800U)
  3807. #define DMA_ERR_ERR11_SHIFT (11U)
  3808. #define DMA_ERR_ERR11(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR11_SHIFT)) & DMA_ERR_ERR11_MASK)
  3809. #define DMA_ERR_ERR12_MASK (0x1000U)
  3810. #define DMA_ERR_ERR12_SHIFT (12U)
  3811. #define DMA_ERR_ERR12(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR12_SHIFT)) & DMA_ERR_ERR12_MASK)
  3812. #define DMA_ERR_ERR13_MASK (0x2000U)
  3813. #define DMA_ERR_ERR13_SHIFT (13U)
  3814. #define DMA_ERR_ERR13(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR13_SHIFT)) & DMA_ERR_ERR13_MASK)
  3815. #define DMA_ERR_ERR14_MASK (0x4000U)
  3816. #define DMA_ERR_ERR14_SHIFT (14U)
  3817. #define DMA_ERR_ERR14(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR14_SHIFT)) & DMA_ERR_ERR14_MASK)
  3818. #define DMA_ERR_ERR15_MASK (0x8000U)
  3819. #define DMA_ERR_ERR15_SHIFT (15U)
  3820. #define DMA_ERR_ERR15(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR15_SHIFT)) & DMA_ERR_ERR15_MASK)
  3821. /*! @name HRS - Hardware Request Status Register */
  3822. #define DMA_HRS_HRS0_MASK (0x1U)
  3823. #define DMA_HRS_HRS0_SHIFT (0U)
  3824. #define DMA_HRS_HRS0(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS0_SHIFT)) & DMA_HRS_HRS0_MASK)
  3825. #define DMA_HRS_HRS1_MASK (0x2U)
  3826. #define DMA_HRS_HRS1_SHIFT (1U)
  3827. #define DMA_HRS_HRS1(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS1_SHIFT)) & DMA_HRS_HRS1_MASK)
  3828. #define DMA_HRS_HRS2_MASK (0x4U)
  3829. #define DMA_HRS_HRS2_SHIFT (2U)
  3830. #define DMA_HRS_HRS2(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS2_SHIFT)) & DMA_HRS_HRS2_MASK)
  3831. #define DMA_HRS_HRS3_MASK (0x8U)
  3832. #define DMA_HRS_HRS3_SHIFT (3U)
  3833. #define DMA_HRS_HRS3(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS3_SHIFT)) & DMA_HRS_HRS3_MASK)
  3834. #define DMA_HRS_HRS4_MASK (0x10U)
  3835. #define DMA_HRS_HRS4_SHIFT (4U)
  3836. #define DMA_HRS_HRS4(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS4_SHIFT)) & DMA_HRS_HRS4_MASK)
  3837. #define DMA_HRS_HRS5_MASK (0x20U)
  3838. #define DMA_HRS_HRS5_SHIFT (5U)
  3839. #define DMA_HRS_HRS5(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS5_SHIFT)) & DMA_HRS_HRS5_MASK)
  3840. #define DMA_HRS_HRS6_MASK (0x40U)
  3841. #define DMA_HRS_HRS6_SHIFT (6U)
  3842. #define DMA_HRS_HRS6(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS6_SHIFT)) & DMA_HRS_HRS6_MASK)
  3843. #define DMA_HRS_HRS7_MASK (0x80U)
  3844. #define DMA_HRS_HRS7_SHIFT (7U)
  3845. #define DMA_HRS_HRS7(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS7_SHIFT)) & DMA_HRS_HRS7_MASK)
  3846. #define DMA_HRS_HRS8_MASK (0x100U)
  3847. #define DMA_HRS_HRS8_SHIFT (8U)
  3848. #define DMA_HRS_HRS8(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS8_SHIFT)) & DMA_HRS_HRS8_MASK)
  3849. #define DMA_HRS_HRS9_MASK (0x200U)
  3850. #define DMA_HRS_HRS9_SHIFT (9U)
  3851. #define DMA_HRS_HRS9(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS9_SHIFT)) & DMA_HRS_HRS9_MASK)
  3852. #define DMA_HRS_HRS10_MASK (0x400U)
  3853. #define DMA_HRS_HRS10_SHIFT (10U)
  3854. #define DMA_HRS_HRS10(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS10_SHIFT)) & DMA_HRS_HRS10_MASK)
  3855. #define DMA_HRS_HRS11_MASK (0x800U)
  3856. #define DMA_HRS_HRS11_SHIFT (11U)
  3857. #define DMA_HRS_HRS11(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS11_SHIFT)) & DMA_HRS_HRS11_MASK)
  3858. #define DMA_HRS_HRS12_MASK (0x1000U)
  3859. #define DMA_HRS_HRS12_SHIFT (12U)
  3860. #define DMA_HRS_HRS12(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS12_SHIFT)) & DMA_HRS_HRS12_MASK)
  3861. #define DMA_HRS_HRS13_MASK (0x2000U)
  3862. #define DMA_HRS_HRS13_SHIFT (13U)
  3863. #define DMA_HRS_HRS13(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS13_SHIFT)) & DMA_HRS_HRS13_MASK)
  3864. #define DMA_HRS_HRS14_MASK (0x4000U)
  3865. #define DMA_HRS_HRS14_SHIFT (14U)
  3866. #define DMA_HRS_HRS14(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS14_SHIFT)) & DMA_HRS_HRS14_MASK)
  3867. #define DMA_HRS_HRS15_MASK (0x8000U)
  3868. #define DMA_HRS_HRS15_SHIFT (15U)
  3869. #define DMA_HRS_HRS15(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS15_SHIFT)) & DMA_HRS_HRS15_MASK)
  3870. /*! @name DCHPRI3 - Channel n Priority Register */
  3871. #define DMA_DCHPRI3_CHPRI_MASK (0xFU)
  3872. #define DMA_DCHPRI3_CHPRI_SHIFT (0U)
  3873. #define DMA_DCHPRI3_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI3_CHPRI_SHIFT)) & DMA_DCHPRI3_CHPRI_MASK)
  3874. #define DMA_DCHPRI3_DPA_MASK (0x40U)
  3875. #define DMA_DCHPRI3_DPA_SHIFT (6U)
  3876. #define DMA_DCHPRI3_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI3_DPA_SHIFT)) & DMA_DCHPRI3_DPA_MASK)
  3877. #define DMA_DCHPRI3_ECP_MASK (0x80U)
  3878. #define DMA_DCHPRI3_ECP_SHIFT (7U)
  3879. #define DMA_DCHPRI3_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI3_ECP_SHIFT)) & DMA_DCHPRI3_ECP_MASK)
  3880. /*! @name DCHPRI2 - Channel n Priority Register */
  3881. #define DMA_DCHPRI2_CHPRI_MASK (0xFU)
  3882. #define DMA_DCHPRI2_CHPRI_SHIFT (0U)
  3883. #define DMA_DCHPRI2_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI2_CHPRI_SHIFT)) & DMA_DCHPRI2_CHPRI_MASK)
  3884. #define DMA_DCHPRI2_DPA_MASK (0x40U)
  3885. #define DMA_DCHPRI2_DPA_SHIFT (6U)
  3886. #define DMA_DCHPRI2_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI2_DPA_SHIFT)) & DMA_DCHPRI2_DPA_MASK)
  3887. #define DMA_DCHPRI2_ECP_MASK (0x80U)
  3888. #define DMA_DCHPRI2_ECP_SHIFT (7U)
  3889. #define DMA_DCHPRI2_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI2_ECP_SHIFT)) & DMA_DCHPRI2_ECP_MASK)
  3890. /*! @name DCHPRI1 - Channel n Priority Register */
  3891. #define DMA_DCHPRI1_CHPRI_MASK (0xFU)
  3892. #define DMA_DCHPRI1_CHPRI_SHIFT (0U)
  3893. #define DMA_DCHPRI1_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI1_CHPRI_SHIFT)) & DMA_DCHPRI1_CHPRI_MASK)
  3894. #define DMA_DCHPRI1_DPA_MASK (0x40U)
  3895. #define DMA_DCHPRI1_DPA_SHIFT (6U)
  3896. #define DMA_DCHPRI1_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI1_DPA_SHIFT)) & DMA_DCHPRI1_DPA_MASK)
  3897. #define DMA_DCHPRI1_ECP_MASK (0x80U)
  3898. #define DMA_DCHPRI1_ECP_SHIFT (7U)
  3899. #define DMA_DCHPRI1_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI1_ECP_SHIFT)) & DMA_DCHPRI1_ECP_MASK)
  3900. /*! @name DCHPRI0 - Channel n Priority Register */
  3901. #define DMA_DCHPRI0_CHPRI_MASK (0xFU)
  3902. #define DMA_DCHPRI0_CHPRI_SHIFT (0U)
  3903. #define DMA_DCHPRI0_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI0_CHPRI_SHIFT)) & DMA_DCHPRI0_CHPRI_MASK)
  3904. #define DMA_DCHPRI0_DPA_MASK (0x40U)
  3905. #define DMA_DCHPRI0_DPA_SHIFT (6U)
  3906. #define DMA_DCHPRI0_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI0_DPA_SHIFT)) & DMA_DCHPRI0_DPA_MASK)
  3907. #define DMA_DCHPRI0_ECP_MASK (0x80U)
  3908. #define DMA_DCHPRI0_ECP_SHIFT (7U)
  3909. #define DMA_DCHPRI0_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI0_ECP_SHIFT)) & DMA_DCHPRI0_ECP_MASK)
  3910. /*! @name DCHPRI7 - Channel n Priority Register */
  3911. #define DMA_DCHPRI7_CHPRI_MASK (0xFU)
  3912. #define DMA_DCHPRI7_CHPRI_SHIFT (0U)
  3913. #define DMA_DCHPRI7_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI7_CHPRI_SHIFT)) & DMA_DCHPRI7_CHPRI_MASK)
  3914. #define DMA_DCHPRI7_DPA_MASK (0x40U)
  3915. #define DMA_DCHPRI7_DPA_SHIFT (6U)
  3916. #define DMA_DCHPRI7_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI7_DPA_SHIFT)) & DMA_DCHPRI7_DPA_MASK)
  3917. #define DMA_DCHPRI7_ECP_MASK (0x80U)
  3918. #define DMA_DCHPRI7_ECP_SHIFT (7U)
  3919. #define DMA_DCHPRI7_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI7_ECP_SHIFT)) & DMA_DCHPRI7_ECP_MASK)
  3920. /*! @name DCHPRI6 - Channel n Priority Register */
  3921. #define DMA_DCHPRI6_CHPRI_MASK (0xFU)
  3922. #define DMA_DCHPRI6_CHPRI_SHIFT (0U)
  3923. #define DMA_DCHPRI6_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI6_CHPRI_SHIFT)) & DMA_DCHPRI6_CHPRI_MASK)
  3924. #define DMA_DCHPRI6_DPA_MASK (0x40U)
  3925. #define DMA_DCHPRI6_DPA_SHIFT (6U)
  3926. #define DMA_DCHPRI6_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI6_DPA_SHIFT)) & DMA_DCHPRI6_DPA_MASK)
  3927. #define DMA_DCHPRI6_ECP_MASK (0x80U)
  3928. #define DMA_DCHPRI6_ECP_SHIFT (7U)
  3929. #define DMA_DCHPRI6_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI6_ECP_SHIFT)) & DMA_DCHPRI6_ECP_MASK)
  3930. /*! @name DCHPRI5 - Channel n Priority Register */
  3931. #define DMA_DCHPRI5_CHPRI_MASK (0xFU)
  3932. #define DMA_DCHPRI5_CHPRI_SHIFT (0U)
  3933. #define DMA_DCHPRI5_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI5_CHPRI_SHIFT)) & DMA_DCHPRI5_CHPRI_MASK)
  3934. #define DMA_DCHPRI5_DPA_MASK (0x40U)
  3935. #define DMA_DCHPRI5_DPA_SHIFT (6U)
  3936. #define DMA_DCHPRI5_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI5_DPA_SHIFT)) & DMA_DCHPRI5_DPA_MASK)
  3937. #define DMA_DCHPRI5_ECP_MASK (0x80U)
  3938. #define DMA_DCHPRI5_ECP_SHIFT (7U)
  3939. #define DMA_DCHPRI5_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI5_ECP_SHIFT)) & DMA_DCHPRI5_ECP_MASK)
  3940. /*! @name DCHPRI4 - Channel n Priority Register */
  3941. #define DMA_DCHPRI4_CHPRI_MASK (0xFU)
  3942. #define DMA_DCHPRI4_CHPRI_SHIFT (0U)
  3943. #define DMA_DCHPRI4_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI4_CHPRI_SHIFT)) & DMA_DCHPRI4_CHPRI_MASK)
  3944. #define DMA_DCHPRI4_DPA_MASK (0x40U)
  3945. #define DMA_DCHPRI4_DPA_SHIFT (6U)
  3946. #define DMA_DCHPRI4_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI4_DPA_SHIFT)) & DMA_DCHPRI4_DPA_MASK)
  3947. #define DMA_DCHPRI4_ECP_MASK (0x80U)
  3948. #define DMA_DCHPRI4_ECP_SHIFT (7U)
  3949. #define DMA_DCHPRI4_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI4_ECP_SHIFT)) & DMA_DCHPRI4_ECP_MASK)
  3950. /*! @name DCHPRI11 - Channel n Priority Register */
  3951. #define DMA_DCHPRI11_CHPRI_MASK (0xFU)
  3952. #define DMA_DCHPRI11_CHPRI_SHIFT (0U)
  3953. #define DMA_DCHPRI11_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI11_CHPRI_SHIFT)) & DMA_DCHPRI11_CHPRI_MASK)
  3954. #define DMA_DCHPRI11_DPA_MASK (0x40U)
  3955. #define DMA_DCHPRI11_DPA_SHIFT (6U)
  3956. #define DMA_DCHPRI11_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI11_DPA_SHIFT)) & DMA_DCHPRI11_DPA_MASK)
  3957. #define DMA_DCHPRI11_ECP_MASK (0x80U)
  3958. #define DMA_DCHPRI11_ECP_SHIFT (7U)
  3959. #define DMA_DCHPRI11_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI11_ECP_SHIFT)) & DMA_DCHPRI11_ECP_MASK)
  3960. /*! @name DCHPRI10 - Channel n Priority Register */
  3961. #define DMA_DCHPRI10_CHPRI_MASK (0xFU)
  3962. #define DMA_DCHPRI10_CHPRI_SHIFT (0U)
  3963. #define DMA_DCHPRI10_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI10_CHPRI_SHIFT)) & DMA_DCHPRI10_CHPRI_MASK)
  3964. #define DMA_DCHPRI10_DPA_MASK (0x40U)
  3965. #define DMA_DCHPRI10_DPA_SHIFT (6U)
  3966. #define DMA_DCHPRI10_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI10_DPA_SHIFT)) & DMA_DCHPRI10_DPA_MASK)
  3967. #define DMA_DCHPRI10_ECP_MASK (0x80U)
  3968. #define DMA_DCHPRI10_ECP_SHIFT (7U)
  3969. #define DMA_DCHPRI10_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI10_ECP_SHIFT)) & DMA_DCHPRI10_ECP_MASK)
  3970. /*! @name DCHPRI9 - Channel n Priority Register */
  3971. #define DMA_DCHPRI9_CHPRI_MASK (0xFU)
  3972. #define DMA_DCHPRI9_CHPRI_SHIFT (0U)
  3973. #define DMA_DCHPRI9_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI9_CHPRI_SHIFT)) & DMA_DCHPRI9_CHPRI_MASK)
  3974. #define DMA_DCHPRI9_DPA_MASK (0x40U)
  3975. #define DMA_DCHPRI9_DPA_SHIFT (6U)
  3976. #define DMA_DCHPRI9_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI9_DPA_SHIFT)) & DMA_DCHPRI9_DPA_MASK)
  3977. #define DMA_DCHPRI9_ECP_MASK (0x80U)
  3978. #define DMA_DCHPRI9_ECP_SHIFT (7U)
  3979. #define DMA_DCHPRI9_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI9_ECP_SHIFT)) & DMA_DCHPRI9_ECP_MASK)
  3980. /*! @name DCHPRI8 - Channel n Priority Register */
  3981. #define DMA_DCHPRI8_CHPRI_MASK (0xFU)
  3982. #define DMA_DCHPRI8_CHPRI_SHIFT (0U)
  3983. #define DMA_DCHPRI8_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI8_CHPRI_SHIFT)) & DMA_DCHPRI8_CHPRI_MASK)
  3984. #define DMA_DCHPRI8_DPA_MASK (0x40U)
  3985. #define DMA_DCHPRI8_DPA_SHIFT (6U)
  3986. #define DMA_DCHPRI8_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI8_DPA_SHIFT)) & DMA_DCHPRI8_DPA_MASK)
  3987. #define DMA_DCHPRI8_ECP_MASK (0x80U)
  3988. #define DMA_DCHPRI8_ECP_SHIFT (7U)
  3989. #define DMA_DCHPRI8_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI8_ECP_SHIFT)) & DMA_DCHPRI8_ECP_MASK)
  3990. /*! @name DCHPRI15 - Channel n Priority Register */
  3991. #define DMA_DCHPRI15_CHPRI_MASK (0xFU)
  3992. #define DMA_DCHPRI15_CHPRI_SHIFT (0U)
  3993. #define DMA_DCHPRI15_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI15_CHPRI_SHIFT)) & DMA_DCHPRI15_CHPRI_MASK)
  3994. #define DMA_DCHPRI15_DPA_MASK (0x40U)
  3995. #define DMA_DCHPRI15_DPA_SHIFT (6U)
  3996. #define DMA_DCHPRI15_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI15_DPA_SHIFT)) & DMA_DCHPRI15_DPA_MASK)
  3997. #define DMA_DCHPRI15_ECP_MASK (0x80U)
  3998. #define DMA_DCHPRI15_ECP_SHIFT (7U)
  3999. #define DMA_DCHPRI15_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI15_ECP_SHIFT)) & DMA_DCHPRI15_ECP_MASK)
  4000. /*! @name DCHPRI14 - Channel n Priority Register */
  4001. #define DMA_DCHPRI14_CHPRI_MASK (0xFU)
  4002. #define DMA_DCHPRI14_CHPRI_SHIFT (0U)
  4003. #define DMA_DCHPRI14_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI14_CHPRI_SHIFT)) & DMA_DCHPRI14_CHPRI_MASK)
  4004. #define DMA_DCHPRI14_DPA_MASK (0x40U)
  4005. #define DMA_DCHPRI14_DPA_SHIFT (6U)
  4006. #define DMA_DCHPRI14_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI14_DPA_SHIFT)) & DMA_DCHPRI14_DPA_MASK)
  4007. #define DMA_DCHPRI14_ECP_MASK (0x80U)
  4008. #define DMA_DCHPRI14_ECP_SHIFT (7U)
  4009. #define DMA_DCHPRI14_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI14_ECP_SHIFT)) & DMA_DCHPRI14_ECP_MASK)
  4010. /*! @name DCHPRI13 - Channel n Priority Register */
  4011. #define DMA_DCHPRI13_CHPRI_MASK (0xFU)
  4012. #define DMA_DCHPRI13_CHPRI_SHIFT (0U)
  4013. #define DMA_DCHPRI13_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI13_CHPRI_SHIFT)) & DMA_DCHPRI13_CHPRI_MASK)
  4014. #define DMA_DCHPRI13_DPA_MASK (0x40U)
  4015. #define DMA_DCHPRI13_DPA_SHIFT (6U)
  4016. #define DMA_DCHPRI13_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI13_DPA_SHIFT)) & DMA_DCHPRI13_DPA_MASK)
  4017. #define DMA_DCHPRI13_ECP_MASK (0x80U)
  4018. #define DMA_DCHPRI13_ECP_SHIFT (7U)
  4019. #define DMA_DCHPRI13_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI13_ECP_SHIFT)) & DMA_DCHPRI13_ECP_MASK)
  4020. /*! @name DCHPRI12 - Channel n Priority Register */
  4021. #define DMA_DCHPRI12_CHPRI_MASK (0xFU)
  4022. #define DMA_DCHPRI12_CHPRI_SHIFT (0U)
  4023. #define DMA_DCHPRI12_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI12_CHPRI_SHIFT)) & DMA_DCHPRI12_CHPRI_MASK)
  4024. #define DMA_DCHPRI12_DPA_MASK (0x40U)
  4025. #define DMA_DCHPRI12_DPA_SHIFT (6U)
  4026. #define DMA_DCHPRI12_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI12_DPA_SHIFT)) & DMA_DCHPRI12_DPA_MASK)
  4027. #define DMA_DCHPRI12_ECP_MASK (0x80U)
  4028. #define DMA_DCHPRI12_ECP_SHIFT (7U)
  4029. #define DMA_DCHPRI12_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI12_ECP_SHIFT)) & DMA_DCHPRI12_ECP_MASK)
  4030. /*! @name SADDR - TCD Source Address */
  4031. #define DMA_SADDR_SADDR_MASK (0xFFFFFFFFU)
  4032. #define DMA_SADDR_SADDR_SHIFT (0U)
  4033. #define DMA_SADDR_SADDR(x) (((uint32_t)(((uint32_t)(x)) << DMA_SADDR_SADDR_SHIFT)) & DMA_SADDR_SADDR_MASK)
  4034. /* The count of DMA_SADDR */
  4035. #define DMA_SADDR_COUNT (16U)
  4036. /*! @name SOFF - TCD Signed Source Address Offset */
  4037. #define DMA_SOFF_SOFF_MASK (0xFFFFU)
  4038. #define DMA_SOFF_SOFF_SHIFT (0U)
  4039. #define DMA_SOFF_SOFF(x) (((uint16_t)(((uint16_t)(x)) << DMA_SOFF_SOFF_SHIFT)) & DMA_SOFF_SOFF_MASK)
  4040. /* The count of DMA_SOFF */
  4041. #define DMA_SOFF_COUNT (16U)
  4042. /*! @name ATTR - TCD Transfer Attributes */
  4043. #define DMA_ATTR_DSIZE_MASK (0x7U)
  4044. #define DMA_ATTR_DSIZE_SHIFT (0U)
  4045. #define DMA_ATTR_DSIZE(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_DSIZE_SHIFT)) & DMA_ATTR_DSIZE_MASK)
  4046. #define DMA_ATTR_DMOD_MASK (0xF8U)
  4047. #define DMA_ATTR_DMOD_SHIFT (3U)
  4048. #define DMA_ATTR_DMOD(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_DMOD_SHIFT)) & DMA_ATTR_DMOD_MASK)
  4049. #define DMA_ATTR_SSIZE_MASK (0x700U)
  4050. #define DMA_ATTR_SSIZE_SHIFT (8U)
  4051. #define DMA_ATTR_SSIZE(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_SSIZE_SHIFT)) & DMA_ATTR_SSIZE_MASK)
  4052. #define DMA_ATTR_SMOD_MASK (0xF800U)
  4053. #define DMA_ATTR_SMOD_SHIFT (11U)
  4054. #define DMA_ATTR_SMOD(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_SMOD_SHIFT)) & DMA_ATTR_SMOD_MASK)
  4055. /* The count of DMA_ATTR */
  4056. #define DMA_ATTR_COUNT (16U)
  4057. /*! @name NBYTES_MLNO - TCD Minor Byte Count (Minor Loop Disabled) */
  4058. #define DMA_NBYTES_MLNO_NBYTES_MASK (0xFFFFFFFFU)
  4059. #define DMA_NBYTES_MLNO_NBYTES_SHIFT (0U)
  4060. #define DMA_NBYTES_MLNO_NBYTES(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLNO_NBYTES_SHIFT)) & DMA_NBYTES_MLNO_NBYTES_MASK)
  4061. /* The count of DMA_NBYTES_MLNO */
  4062. #define DMA_NBYTES_MLNO_COUNT (16U)
  4063. /*! @name NBYTES_MLOFFNO - TCD Signed Minor Loop Offset (Minor Loop Enabled and Offset Disabled) */
  4064. #define DMA_NBYTES_MLOFFNO_NBYTES_MASK (0x3FFFFFFFU)
  4065. #define DMA_NBYTES_MLOFFNO_NBYTES_SHIFT (0U)
  4066. #define DMA_NBYTES_MLOFFNO_NBYTES(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFNO_NBYTES_SHIFT)) & DMA_NBYTES_MLOFFNO_NBYTES_MASK)
  4067. #define DMA_NBYTES_MLOFFNO_DMLOE_MASK (0x40000000U)
  4068. #define DMA_NBYTES_MLOFFNO_DMLOE_SHIFT (30U)
  4069. #define DMA_NBYTES_MLOFFNO_DMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFNO_DMLOE_SHIFT)) & DMA_NBYTES_MLOFFNO_DMLOE_MASK)
  4070. #define DMA_NBYTES_MLOFFNO_SMLOE_MASK (0x80000000U)
  4071. #define DMA_NBYTES_MLOFFNO_SMLOE_SHIFT (31U)
  4072. #define DMA_NBYTES_MLOFFNO_SMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFNO_SMLOE_SHIFT)) & DMA_NBYTES_MLOFFNO_SMLOE_MASK)
  4073. /* The count of DMA_NBYTES_MLOFFNO */
  4074. #define DMA_NBYTES_MLOFFNO_COUNT (16U)
  4075. /*! @name NBYTES_MLOFFYES - TCD Signed Minor Loop Offset (Minor Loop and Offset Enabled) */
  4076. #define DMA_NBYTES_MLOFFYES_NBYTES_MASK (0x3FFU)
  4077. #define DMA_NBYTES_MLOFFYES_NBYTES_SHIFT (0U)
  4078. #define DMA_NBYTES_MLOFFYES_NBYTES(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_NBYTES_SHIFT)) & DMA_NBYTES_MLOFFYES_NBYTES_MASK)
  4079. #define DMA_NBYTES_MLOFFYES_MLOFF_MASK (0x3FFFFC00U)
  4080. #define DMA_NBYTES_MLOFFYES_MLOFF_SHIFT (10U)
  4081. #define DMA_NBYTES_MLOFFYES_MLOFF(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_MLOFF_SHIFT)) & DMA_NBYTES_MLOFFYES_MLOFF_MASK)
  4082. #define DMA_NBYTES_MLOFFYES_DMLOE_MASK (0x40000000U)
  4083. #define DMA_NBYTES_MLOFFYES_DMLOE_SHIFT (30U)
  4084. #define DMA_NBYTES_MLOFFYES_DMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_DMLOE_SHIFT)) & DMA_NBYTES_MLOFFYES_DMLOE_MASK)
  4085. #define DMA_NBYTES_MLOFFYES_SMLOE_MASK (0x80000000U)
  4086. #define DMA_NBYTES_MLOFFYES_SMLOE_SHIFT (31U)
  4087. #define DMA_NBYTES_MLOFFYES_SMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_SMLOE_SHIFT)) & DMA_NBYTES_MLOFFYES_SMLOE_MASK)
  4088. /* The count of DMA_NBYTES_MLOFFYES */
  4089. #define DMA_NBYTES_MLOFFYES_COUNT (16U)
  4090. /*! @name SLAST - TCD Last Source Address Adjustment */
  4091. #define DMA_SLAST_SLAST_MASK (0xFFFFFFFFU)
  4092. #define DMA_SLAST_SLAST_SHIFT (0U)
  4093. #define DMA_SLAST_SLAST(x) (((uint32_t)(((uint32_t)(x)) << DMA_SLAST_SLAST_SHIFT)) & DMA_SLAST_SLAST_MASK)
  4094. /* The count of DMA_SLAST */
  4095. #define DMA_SLAST_COUNT (16U)
  4096. /*! @name DADDR - TCD Destination Address */
  4097. #define DMA_DADDR_DADDR_MASK (0xFFFFFFFFU)
  4098. #define DMA_DADDR_DADDR_SHIFT (0U)
  4099. #define DMA_DADDR_DADDR(x) (((uint32_t)(((uint32_t)(x)) << DMA_DADDR_DADDR_SHIFT)) & DMA_DADDR_DADDR_MASK)
  4100. /* The count of DMA_DADDR */
  4101. #define DMA_DADDR_COUNT (16U)
  4102. /*! @name DOFF - TCD Signed Destination Address Offset */
  4103. #define DMA_DOFF_DOFF_MASK (0xFFFFU)
  4104. #define DMA_DOFF_DOFF_SHIFT (0U)
  4105. #define DMA_DOFF_DOFF(x) (((uint16_t)(((uint16_t)(x)) << DMA_DOFF_DOFF_SHIFT)) & DMA_DOFF_DOFF_MASK)
  4106. /* The count of DMA_DOFF */
  4107. #define DMA_DOFF_COUNT (16U)
  4108. /*! @name CITER_ELINKNO - TCD Current Minor Loop Link, Major Loop Count (Channel Linking Disabled) */
  4109. #define DMA_CITER_ELINKNO_CITER_MASK (0x7FFFU)
  4110. #define DMA_CITER_ELINKNO_CITER_SHIFT (0U)
  4111. #define DMA_CITER_ELINKNO_CITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKNO_CITER_SHIFT)) & DMA_CITER_ELINKNO_CITER_MASK)
  4112. #define DMA_CITER_ELINKNO_ELINK_MASK (0x8000U)
  4113. #define DMA_CITER_ELINKNO_ELINK_SHIFT (15U)
  4114. #define DMA_CITER_ELINKNO_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKNO_ELINK_SHIFT)) & DMA_CITER_ELINKNO_ELINK_MASK)
  4115. /* The count of DMA_CITER_ELINKNO */
  4116. #define DMA_CITER_ELINKNO_COUNT (16U)
  4117. /*! @name CITER_ELINKYES - TCD Current Minor Loop Link, Major Loop Count (Channel Linking Enabled) */
  4118. #define DMA_CITER_ELINKYES_CITER_MASK (0x1FFU)
  4119. #define DMA_CITER_ELINKYES_CITER_SHIFT (0U)
  4120. #define DMA_CITER_ELINKYES_CITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKYES_CITER_SHIFT)) & DMA_CITER_ELINKYES_CITER_MASK)
  4121. #define DMA_CITER_ELINKYES_LINKCH_MASK (0x1E00U)
  4122. #define DMA_CITER_ELINKYES_LINKCH_SHIFT (9U)
  4123. #define DMA_CITER_ELINKYES_LINKCH(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKYES_LINKCH_SHIFT)) & DMA_CITER_ELINKYES_LINKCH_MASK)
  4124. #define DMA_CITER_ELINKYES_ELINK_MASK (0x8000U)
  4125. #define DMA_CITER_ELINKYES_ELINK_SHIFT (15U)
  4126. #define DMA_CITER_ELINKYES_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKYES_ELINK_SHIFT)) & DMA_CITER_ELINKYES_ELINK_MASK)
  4127. /* The count of DMA_CITER_ELINKYES */
  4128. #define DMA_CITER_ELINKYES_COUNT (16U)
  4129. /*! @name DLAST_SGA - TCD Last Destination Address Adjustment/Scatter Gather Address */
  4130. #define DMA_DLAST_SGA_DLASTSGA_MASK (0xFFFFFFFFU)
  4131. #define DMA_DLAST_SGA_DLASTSGA_SHIFT (0U)
  4132. #define DMA_DLAST_SGA_DLASTSGA(x) (((uint32_t)(((uint32_t)(x)) << DMA_DLAST_SGA_DLASTSGA_SHIFT)) & DMA_DLAST_SGA_DLASTSGA_MASK)
  4133. /* The count of DMA_DLAST_SGA */
  4134. #define DMA_DLAST_SGA_COUNT (16U)
  4135. /*! @name CSR - TCD Control and Status */
  4136. #define DMA_CSR_START_MASK (0x1U)
  4137. #define DMA_CSR_START_SHIFT (0U)
  4138. #define DMA_CSR_START(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_START_SHIFT)) & DMA_CSR_START_MASK)
  4139. #define DMA_CSR_INTMAJOR_MASK (0x2U)
  4140. #define DMA_CSR_INTMAJOR_SHIFT (1U)
  4141. #define DMA_CSR_INTMAJOR(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_INTMAJOR_SHIFT)) & DMA_CSR_INTMAJOR_MASK)
  4142. #define DMA_CSR_INTHALF_MASK (0x4U)
  4143. #define DMA_CSR_INTHALF_SHIFT (2U)
  4144. #define DMA_CSR_INTHALF(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_INTHALF_SHIFT)) & DMA_CSR_INTHALF_MASK)
  4145. #define DMA_CSR_DREQ_MASK (0x8U)
  4146. #define DMA_CSR_DREQ_SHIFT (3U)
  4147. #define DMA_CSR_DREQ(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_DREQ_SHIFT)) & DMA_CSR_DREQ_MASK)
  4148. #define DMA_CSR_ESG_MASK (0x10U)
  4149. #define DMA_CSR_ESG_SHIFT (4U)
  4150. #define DMA_CSR_ESG(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_ESG_SHIFT)) & DMA_CSR_ESG_MASK)
  4151. #define DMA_CSR_MAJORELINK_MASK (0x20U)
  4152. #define DMA_CSR_MAJORELINK_SHIFT (5U)
  4153. #define DMA_CSR_MAJORELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_MAJORELINK_SHIFT)) & DMA_CSR_MAJORELINK_MASK)
  4154. #define DMA_CSR_ACTIVE_MASK (0x40U)
  4155. #define DMA_CSR_ACTIVE_SHIFT (6U)
  4156. #define DMA_CSR_ACTIVE(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_ACTIVE_SHIFT)) & DMA_CSR_ACTIVE_MASK)
  4157. #define DMA_CSR_DONE_MASK (0x80U)
  4158. #define DMA_CSR_DONE_SHIFT (7U)
  4159. #define DMA_CSR_DONE(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_DONE_SHIFT)) & DMA_CSR_DONE_MASK)
  4160. #define DMA_CSR_MAJORLINKCH_MASK (0xF00U)
  4161. #define DMA_CSR_MAJORLINKCH_SHIFT (8U)
  4162. #define DMA_CSR_MAJORLINKCH(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_MAJORLINKCH_SHIFT)) & DMA_CSR_MAJORLINKCH_MASK)
  4163. #define DMA_CSR_BWC_MASK (0xC000U)
  4164. #define DMA_CSR_BWC_SHIFT (14U)
  4165. #define DMA_CSR_BWC(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_BWC_SHIFT)) & DMA_CSR_BWC_MASK)
  4166. /* The count of DMA_CSR */
  4167. #define DMA_CSR_COUNT (16U)
  4168. /*! @name BITER_ELINKNO - TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Disabled) */
  4169. #define DMA_BITER_ELINKNO_BITER_MASK (0x7FFFU)
  4170. #define DMA_BITER_ELINKNO_BITER_SHIFT (0U)
  4171. #define DMA_BITER_ELINKNO_BITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKNO_BITER_SHIFT)) & DMA_BITER_ELINKNO_BITER_MASK)
  4172. #define DMA_BITER_ELINKNO_ELINK_MASK (0x8000U)
  4173. #define DMA_BITER_ELINKNO_ELINK_SHIFT (15U)
  4174. #define DMA_BITER_ELINKNO_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKNO_ELINK_SHIFT)) & DMA_BITER_ELINKNO_ELINK_MASK)
  4175. /* The count of DMA_BITER_ELINKNO */
  4176. #define DMA_BITER_ELINKNO_COUNT (16U)
  4177. /*! @name BITER_ELINKYES - TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Enabled) */
  4178. #define DMA_BITER_ELINKYES_BITER_MASK (0x1FFU)
  4179. #define DMA_BITER_ELINKYES_BITER_SHIFT (0U)
  4180. #define DMA_BITER_ELINKYES_BITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKYES_BITER_SHIFT)) & DMA_BITER_ELINKYES_BITER_MASK)
  4181. #define DMA_BITER_ELINKYES_LINKCH_MASK (0x1E00U)
  4182. #define DMA_BITER_ELINKYES_LINKCH_SHIFT (9U)
  4183. #define DMA_BITER_ELINKYES_LINKCH(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKYES_LINKCH_SHIFT)) & DMA_BITER_ELINKYES_LINKCH_MASK)
  4184. #define DMA_BITER_ELINKYES_ELINK_MASK (0x8000U)
  4185. #define DMA_BITER_ELINKYES_ELINK_SHIFT (15U)
  4186. #define DMA_BITER_ELINKYES_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKYES_ELINK_SHIFT)) & DMA_BITER_ELINKYES_ELINK_MASK)
  4187. /* The count of DMA_BITER_ELINKYES */
  4188. #define DMA_BITER_ELINKYES_COUNT (16U)
  4189. /*!
  4190. * @}
  4191. */ /* end of group DMA_Register_Masks */
  4192. /* DMA - Peripheral instance base addresses */
  4193. /** Peripheral DMA base address */
  4194. #define DMA_BASE (0x40008000u)
  4195. /** Peripheral DMA base pointer */
  4196. #define DMA0 ((DMA_Type *)DMA_BASE)
  4197. /** Array initializer of DMA peripheral base addresses */
  4198. #define DMA_BASE_ADDRS { DMA_BASE }
  4199. /** Array initializer of DMA peripheral base pointers */
  4200. #define DMA_BASE_PTRS { DMA0 }
  4201. /** Interrupt vectors for the DMA peripheral type */
  4202. #define DMA_CHN_IRQS { { DMA0_IRQn, DMA1_IRQn, DMA2_IRQn, DMA3_IRQn, DMA4_IRQn, DMA5_IRQn, DMA6_IRQn, DMA7_IRQn, DMA8_IRQn, DMA9_IRQn, DMA10_IRQn, DMA11_IRQn, DMA12_IRQn, DMA13_IRQn, DMA14_IRQn, DMA15_IRQn } }
  4203. #define DMA_ERROR_IRQS { DMA_Error_IRQn }
  4204. /*!
  4205. * @}
  4206. */ /* end of group DMA_Peripheral_Access_Layer */
  4207. /* ----------------------------------------------------------------------------
  4208. -- DMAMUX Peripheral Access Layer
  4209. ---------------------------------------------------------------------------- */
  4210. /*!
  4211. * @addtogroup DMAMUX_Peripheral_Access_Layer DMAMUX Peripheral Access Layer
  4212. * @{
  4213. */
  4214. /** DMAMUX - Register Layout Typedef */
  4215. typedef struct {
  4216. __IO uint8_t CHCFG[16]; /**< Channel Configuration register, array offset: 0x0, array step: 0x1 */
  4217. } DMAMUX_Type;
  4218. /* ----------------------------------------------------------------------------
  4219. -- DMAMUX Register Masks
  4220. ---------------------------------------------------------------------------- */
  4221. /*!
  4222. * @addtogroup DMAMUX_Register_Masks DMAMUX Register Masks
  4223. * @{
  4224. */
  4225. /*! @name CHCFG - Channel Configuration register */
  4226. #define DMAMUX_CHCFG_SOURCE_MASK (0x3FU)
  4227. #define DMAMUX_CHCFG_SOURCE_SHIFT (0U)
  4228. #define DMAMUX_CHCFG_SOURCE(x) (((uint8_t)(((uint8_t)(x)) << DMAMUX_CHCFG_SOURCE_SHIFT)) & DMAMUX_CHCFG_SOURCE_MASK)
  4229. #define DMAMUX_CHCFG_TRIG_MASK (0x40U)
  4230. #define DMAMUX_CHCFG_TRIG_SHIFT (6U)
  4231. #define DMAMUX_CHCFG_TRIG(x) (((uint8_t)(((uint8_t)(x)) << DMAMUX_CHCFG_TRIG_SHIFT)) & DMAMUX_CHCFG_TRIG_MASK)
  4232. #define DMAMUX_CHCFG_ENBL_MASK (0x80U)
  4233. #define DMAMUX_CHCFG_ENBL_SHIFT (7U)
  4234. #define DMAMUX_CHCFG_ENBL(x) (((uint8_t)(((uint8_t)(x)) << DMAMUX_CHCFG_ENBL_SHIFT)) & DMAMUX_CHCFG_ENBL_MASK)
  4235. /* The count of DMAMUX_CHCFG */
  4236. #define DMAMUX_CHCFG_COUNT (16U)
  4237. /*!
  4238. * @}
  4239. */ /* end of group DMAMUX_Register_Masks */
  4240. /* DMAMUX - Peripheral instance base addresses */
  4241. /** Peripheral DMAMUX base address */
  4242. #define DMAMUX_BASE (0x40021000u)
  4243. /** Peripheral DMAMUX base pointer */
  4244. #define DMAMUX ((DMAMUX_Type *)DMAMUX_BASE)
  4245. /** Array initializer of DMAMUX peripheral base addresses */
  4246. #define DMAMUX_BASE_ADDRS { DMAMUX_BASE }
  4247. /** Array initializer of DMAMUX peripheral base pointers */
  4248. #define DMAMUX_BASE_PTRS { DMAMUX }
  4249. /*!
  4250. * @}
  4251. */ /* end of group DMAMUX_Peripheral_Access_Layer */
  4252. /* ----------------------------------------------------------------------------
  4253. -- ENET Peripheral Access Layer
  4254. ---------------------------------------------------------------------------- */
  4255. /*!
  4256. * @addtogroup ENET_Peripheral_Access_Layer ENET Peripheral Access Layer
  4257. * @{
  4258. */
  4259. /** ENET - Register Layout Typedef */
  4260. typedef struct {
  4261. uint8_t RESERVED_0[4];
  4262. __IO uint32_t EIR; /**< Interrupt Event Register, offset: 0x4 */
  4263. __IO uint32_t EIMR; /**< Interrupt Mask Register, offset: 0x8 */
  4264. uint8_t RESERVED_1[4];
  4265. __IO uint32_t RDAR; /**< Receive Descriptor Active Register, offset: 0x10 */
  4266. __IO uint32_t TDAR; /**< Transmit Descriptor Active Register, offset: 0x14 */
  4267. uint8_t RESERVED_2[12];
  4268. __IO uint32_t ECR; /**< Ethernet Control Register, offset: 0x24 */
  4269. uint8_t RESERVED_3[24];
  4270. __IO uint32_t MMFR; /**< MII Management Frame Register, offset: 0x40 */
  4271. __IO uint32_t MSCR; /**< MII Speed Control Register, offset: 0x44 */
  4272. uint8_t RESERVED_4[28];
  4273. __IO uint32_t MIBC; /**< MIB Control Register, offset: 0x64 */
  4274. uint8_t RESERVED_5[28];
  4275. __IO uint32_t RCR; /**< Receive Control Register, offset: 0x84 */
  4276. uint8_t RESERVED_6[60];
  4277. __IO uint32_t TCR; /**< Transmit Control Register, offset: 0xC4 */
  4278. uint8_t RESERVED_7[28];
  4279. __IO uint32_t PALR; /**< Physical Address Lower Register, offset: 0xE4 */
  4280. __IO uint32_t PAUR; /**< Physical Address Upper Register, offset: 0xE8 */
  4281. __IO uint32_t OPD; /**< Opcode/Pause Duration Register, offset: 0xEC */
  4282. uint8_t RESERVED_8[40];
  4283. __IO uint32_t IAUR; /**< Descriptor Individual Upper Address Register, offset: 0x118 */
  4284. __IO uint32_t IALR; /**< Descriptor Individual Lower Address Register, offset: 0x11C */
  4285. __IO uint32_t GAUR; /**< Descriptor Group Upper Address Register, offset: 0x120 */
  4286. __IO uint32_t GALR; /**< Descriptor Group Lower Address Register, offset: 0x124 */
  4287. uint8_t RESERVED_9[28];
  4288. __IO uint32_t TFWR; /**< Transmit FIFO Watermark Register, offset: 0x144 */
  4289. uint8_t RESERVED_10[56];
  4290. __IO uint32_t RDSR; /**< Receive Descriptor Ring Start Register, offset: 0x180 */
  4291. __IO uint32_t TDSR; /**< Transmit Buffer Descriptor Ring Start Register, offset: 0x184 */
  4292. __IO uint32_t MRBR; /**< Maximum Receive Buffer Size Register, offset: 0x188 */
  4293. uint8_t RESERVED_11[4];
  4294. __IO uint32_t RSFL; /**< Receive FIFO Section Full Threshold, offset: 0x190 */
  4295. __IO uint32_t RSEM; /**< Receive FIFO Section Empty Threshold, offset: 0x194 */
  4296. __IO uint32_t RAEM; /**< Receive FIFO Almost Empty Threshold, offset: 0x198 */
  4297. __IO uint32_t RAFL; /**< Receive FIFO Almost Full Threshold, offset: 0x19C */
  4298. __IO uint32_t TSEM; /**< Transmit FIFO Section Empty Threshold, offset: 0x1A0 */
  4299. __IO uint32_t TAEM; /**< Transmit FIFO Almost Empty Threshold, offset: 0x1A4 */
  4300. __IO uint32_t TAFL; /**< Transmit FIFO Almost Full Threshold, offset: 0x1A8 */
  4301. __IO uint32_t TIPG; /**< Transmit Inter-Packet Gap, offset: 0x1AC */
  4302. __IO uint32_t FTRL; /**< Frame Truncation Length, offset: 0x1B0 */
  4303. uint8_t RESERVED_12[12];
  4304. __IO uint32_t TACC; /**< Transmit Accelerator Function Configuration, offset: 0x1C0 */
  4305. __IO uint32_t RACC; /**< Receive Accelerator Function Configuration, offset: 0x1C4 */
  4306. uint8_t RESERVED_13[60];
  4307. __I uint32_t RMON_T_PACKETS; /**< Tx Packet Count Statistic Register, offset: 0x204 */
  4308. __I uint32_t RMON_T_BC_PKT; /**< Tx Broadcast Packets Statistic Register, offset: 0x208 */
  4309. __I uint32_t RMON_T_MC_PKT; /**< Tx Multicast Packets Statistic Register, offset: 0x20C */
  4310. __I uint32_t RMON_T_CRC_ALIGN; /**< Tx Packets with CRC/Align Error Statistic Register, offset: 0x210 */
  4311. __I uint32_t RMON_T_UNDERSIZE; /**< Tx Packets Less Than Bytes and Good CRC Statistic Register, offset: 0x214 */
  4312. __I uint32_t RMON_T_OVERSIZE; /**< Tx Packets GT MAX_FL bytes and Good CRC Statistic Register, offset: 0x218 */
  4313. __I uint32_t RMON_T_FRAG; /**< Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register, offset: 0x21C */
  4314. __I uint32_t RMON_T_JAB; /**< Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register, offset: 0x220 */
  4315. __I uint32_t RMON_T_COL; /**< Tx Collision Count Statistic Register, offset: 0x224 */
  4316. __I uint32_t RMON_T_P64; /**< Tx 64-Byte Packets Statistic Register, offset: 0x228 */
  4317. __I uint32_t RMON_T_P65TO127; /**< Tx 65- to 127-byte Packets Statistic Register, offset: 0x22C */
  4318. __I uint32_t RMON_T_P128TO255; /**< Tx 128- to 255-byte Packets Statistic Register, offset: 0x230 */
  4319. __I uint32_t RMON_T_P256TO511; /**< Tx 256- to 511-byte Packets Statistic Register, offset: 0x234 */
  4320. __I uint32_t RMON_T_P512TO1023; /**< Tx 512- to 1023-byte Packets Statistic Register, offset: 0x238 */
  4321. __I uint32_t RMON_T_P1024TO2047; /**< Tx 1024- to 2047-byte Packets Statistic Register, offset: 0x23C */
  4322. __I uint32_t RMON_T_P_GTE2048; /**< Tx Packets Greater Than 2048 Bytes Statistic Register, offset: 0x240 */
  4323. __I uint32_t RMON_T_OCTETS; /**< Tx Octets Statistic Register, offset: 0x244 */
  4324. uint8_t RESERVED_14[4];
  4325. __I uint32_t IEEE_T_FRAME_OK; /**< Frames Transmitted OK Statistic Register, offset: 0x24C */
  4326. __I uint32_t IEEE_T_1COL; /**< Frames Transmitted with Single Collision Statistic Register, offset: 0x250 */
  4327. __I uint32_t IEEE_T_MCOL; /**< Frames Transmitted with Multiple Collisions Statistic Register, offset: 0x254 */
  4328. __I uint32_t IEEE_T_DEF; /**< Frames Transmitted after Deferral Delay Statistic Register, offset: 0x258 */
  4329. __I uint32_t IEEE_T_LCOL; /**< Frames Transmitted with Late Collision Statistic Register, offset: 0x25C */
  4330. __I uint32_t IEEE_T_EXCOL; /**< Frames Transmitted with Excessive Collisions Statistic Register, offset: 0x260 */
  4331. __I uint32_t IEEE_T_MACERR; /**< Frames Transmitted with Tx FIFO Underrun Statistic Register, offset: 0x264 */
  4332. __I uint32_t IEEE_T_CSERR; /**< Frames Transmitted with Carrier Sense Error Statistic Register, offset: 0x268 */
  4333. uint8_t RESERVED_15[4];
  4334. __I uint32_t IEEE_T_FDXFC; /**< Flow Control Pause Frames Transmitted Statistic Register, offset: 0x270 */
  4335. __I uint32_t IEEE_T_OCTETS_OK; /**< Octet Count for Frames Transmitted w/o Error Statistic Register, offset: 0x274 */
  4336. uint8_t RESERVED_16[12];
  4337. __I uint32_t RMON_R_PACKETS; /**< Rx Packet Count Statistic Register, offset: 0x284 */
  4338. __I uint32_t RMON_R_BC_PKT; /**< Rx Broadcast Packets Statistic Register, offset: 0x288 */
  4339. __I uint32_t RMON_R_MC_PKT; /**< Rx Multicast Packets Statistic Register, offset: 0x28C */
  4340. __I uint32_t RMON_R_CRC_ALIGN; /**< Rx Packets with CRC/Align Error Statistic Register, offset: 0x290 */
  4341. __I uint32_t RMON_R_UNDERSIZE; /**< Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register, offset: 0x294 */
  4342. __I uint32_t RMON_R_OVERSIZE; /**< Rx Packets Greater Than MAX_FL and Good CRC Statistic Register, offset: 0x298 */
  4343. __I uint32_t RMON_R_FRAG; /**< Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register, offset: 0x29C */
  4344. __I uint32_t RMON_R_JAB; /**< Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register, offset: 0x2A0 */
  4345. uint8_t RESERVED_17[4];
  4346. __I uint32_t RMON_R_P64; /**< Rx 64-Byte Packets Statistic Register, offset: 0x2A8 */
  4347. __I uint32_t RMON_R_P65TO127; /**< Rx 65- to 127-Byte Packets Statistic Register, offset: 0x2AC */
  4348. __I uint32_t RMON_R_P128TO255; /**< Rx 128- to 255-Byte Packets Statistic Register, offset: 0x2B0 */
  4349. __I uint32_t RMON_R_P256TO511; /**< Rx 256- to 511-Byte Packets Statistic Register, offset: 0x2B4 */
  4350. __I uint32_t RMON_R_P512TO1023; /**< Rx 512- to 1023-Byte Packets Statistic Register, offset: 0x2B8 */
  4351. __I uint32_t RMON_R_P1024TO2047; /**< Rx 1024- to 2047-Byte Packets Statistic Register, offset: 0x2BC */
  4352. __I uint32_t RMON_R_P_GTE2048; /**< Rx Packets Greater than 2048 Bytes Statistic Register, offset: 0x2C0 */
  4353. __I uint32_t RMON_R_OCTETS; /**< Rx Octets Statistic Register, offset: 0x2C4 */
  4354. __I uint32_t IEEE_R_DROP; /**< Frames not Counted Correctly Statistic Register, offset: 0x2C8 */
  4355. __I uint32_t IEEE_R_FRAME_OK; /**< Frames Received OK Statistic Register, offset: 0x2CC */
  4356. __I uint32_t IEEE_R_CRC; /**< Frames Received with CRC Error Statistic Register, offset: 0x2D0 */
  4357. __I uint32_t IEEE_R_ALIGN; /**< Frames Received with Alignment Error Statistic Register, offset: 0x2D4 */
  4358. __I uint32_t IEEE_R_MACERR; /**< Receive FIFO Overflow Count Statistic Register, offset: 0x2D8 */
  4359. __I uint32_t IEEE_R_FDXFC; /**< Flow Control Pause Frames Received Statistic Register, offset: 0x2DC */
  4360. __I uint32_t IEEE_R_OCTETS_OK; /**< Octet Count for Frames Received without Error Statistic Register, offset: 0x2E0 */
  4361. uint8_t RESERVED_18[284];
  4362. __IO uint32_t ATCR; /**< Adjustable Timer Control Register, offset: 0x400 */
  4363. __IO uint32_t ATVR; /**< Timer Value Register, offset: 0x404 */
  4364. __IO uint32_t ATOFF; /**< Timer Offset Register, offset: 0x408 */
  4365. __IO uint32_t ATPER; /**< Timer Period Register, offset: 0x40C */
  4366. __IO uint32_t ATCOR; /**< Timer Correction Register, offset: 0x410 */
  4367. __IO uint32_t ATINC; /**< Time-Stamping Clock Period Register, offset: 0x414 */
  4368. __I uint32_t ATSTMP; /**< Timestamp of Last Transmitted Frame, offset: 0x418 */
  4369. uint8_t RESERVED_19[488];
  4370. __IO uint32_t TGSR; /**< Timer Global Status Register, offset: 0x604 */
  4371. struct { /* offset: 0x608, array step: 0x8 */
  4372. __IO uint32_t TCSR; /**< Timer Control Status Register, array offset: 0x608, array step: 0x8 */
  4373. __IO uint32_t TCCR; /**< Timer Compare Capture Register, array offset: 0x60C, array step: 0x8 */
  4374. } CHANNEL[4];
  4375. } ENET_Type;
  4376. /* ----------------------------------------------------------------------------
  4377. -- ENET Register Masks
  4378. ---------------------------------------------------------------------------- */
  4379. /*!
  4380. * @addtogroup ENET_Register_Masks ENET Register Masks
  4381. * @{
  4382. */
  4383. /*! @name EIR - Interrupt Event Register */
  4384. #define ENET_EIR_TS_TIMER_MASK (0x8000U)
  4385. #define ENET_EIR_TS_TIMER_SHIFT (15U)
  4386. #define ENET_EIR_TS_TIMER(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TS_TIMER_SHIFT)) & ENET_EIR_TS_TIMER_MASK)
  4387. #define ENET_EIR_TS_AVAIL_MASK (0x10000U)
  4388. #define ENET_EIR_TS_AVAIL_SHIFT (16U)
  4389. #define ENET_EIR_TS_AVAIL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TS_AVAIL_SHIFT)) & ENET_EIR_TS_AVAIL_MASK)
  4390. #define ENET_EIR_WAKEUP_MASK (0x20000U)
  4391. #define ENET_EIR_WAKEUP_SHIFT (17U)
  4392. #define ENET_EIR_WAKEUP(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_WAKEUP_SHIFT)) & ENET_EIR_WAKEUP_MASK)
  4393. #define ENET_EIR_PLR_MASK (0x40000U)
  4394. #define ENET_EIR_PLR_SHIFT (18U)
  4395. #define ENET_EIR_PLR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_PLR_SHIFT)) & ENET_EIR_PLR_MASK)
  4396. #define ENET_EIR_UN_MASK (0x80000U)
  4397. #define ENET_EIR_UN_SHIFT (19U)
  4398. #define ENET_EIR_UN(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_UN_SHIFT)) & ENET_EIR_UN_MASK)
  4399. #define ENET_EIR_RL_MASK (0x100000U)
  4400. #define ENET_EIR_RL_SHIFT (20U)
  4401. #define ENET_EIR_RL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RL_SHIFT)) & ENET_EIR_RL_MASK)
  4402. #define ENET_EIR_LC_MASK (0x200000U)
  4403. #define ENET_EIR_LC_SHIFT (21U)
  4404. #define ENET_EIR_LC(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_LC_SHIFT)) & ENET_EIR_LC_MASK)
  4405. #define ENET_EIR_EBERR_MASK (0x400000U)
  4406. #define ENET_EIR_EBERR_SHIFT (22U)
  4407. #define ENET_EIR_EBERR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_EBERR_SHIFT)) & ENET_EIR_EBERR_MASK)
  4408. #define ENET_EIR_MII_MASK (0x800000U)
  4409. #define ENET_EIR_MII_SHIFT (23U)
  4410. #define ENET_EIR_MII(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_MII_SHIFT)) & ENET_EIR_MII_MASK)
  4411. #define ENET_EIR_RXB_MASK (0x1000000U)
  4412. #define ENET_EIR_RXB_SHIFT (24U)
  4413. #define ENET_EIR_RXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RXB_SHIFT)) & ENET_EIR_RXB_MASK)
  4414. #define ENET_EIR_RXF_MASK (0x2000000U)
  4415. #define ENET_EIR_RXF_SHIFT (25U)
  4416. #define ENET_EIR_RXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RXF_SHIFT)) & ENET_EIR_RXF_MASK)
  4417. #define ENET_EIR_TXB_MASK (0x4000000U)
  4418. #define ENET_EIR_TXB_SHIFT (26U)
  4419. #define ENET_EIR_TXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TXB_SHIFT)) & ENET_EIR_TXB_MASK)
  4420. #define ENET_EIR_TXF_MASK (0x8000000U)
  4421. #define ENET_EIR_TXF_SHIFT (27U)
  4422. #define ENET_EIR_TXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TXF_SHIFT)) & ENET_EIR_TXF_MASK)
  4423. #define ENET_EIR_GRA_MASK (0x10000000U)
  4424. #define ENET_EIR_GRA_SHIFT (28U)
  4425. #define ENET_EIR_GRA(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_GRA_SHIFT)) & ENET_EIR_GRA_MASK)
  4426. #define ENET_EIR_BABT_MASK (0x20000000U)
  4427. #define ENET_EIR_BABT_SHIFT (29U)
  4428. #define ENET_EIR_BABT(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_BABT_SHIFT)) & ENET_EIR_BABT_MASK)
  4429. #define ENET_EIR_BABR_MASK (0x40000000U)
  4430. #define ENET_EIR_BABR_SHIFT (30U)
  4431. #define ENET_EIR_BABR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_BABR_SHIFT)) & ENET_EIR_BABR_MASK)
  4432. /*! @name EIMR - Interrupt Mask Register */
  4433. #define ENET_EIMR_TS_TIMER_MASK (0x8000U)
  4434. #define ENET_EIMR_TS_TIMER_SHIFT (15U)
  4435. #define ENET_EIMR_TS_TIMER(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TS_TIMER_SHIFT)) & ENET_EIMR_TS_TIMER_MASK)
  4436. #define ENET_EIMR_TS_AVAIL_MASK (0x10000U)
  4437. #define ENET_EIMR_TS_AVAIL_SHIFT (16U)
  4438. #define ENET_EIMR_TS_AVAIL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TS_AVAIL_SHIFT)) & ENET_EIMR_TS_AVAIL_MASK)
  4439. #define ENET_EIMR_WAKEUP_MASK (0x20000U)
  4440. #define ENET_EIMR_WAKEUP_SHIFT (17U)
  4441. #define ENET_EIMR_WAKEUP(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_WAKEUP_SHIFT)) & ENET_EIMR_WAKEUP_MASK)
  4442. #define ENET_EIMR_PLR_MASK (0x40000U)
  4443. #define ENET_EIMR_PLR_SHIFT (18U)
  4444. #define ENET_EIMR_PLR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_PLR_SHIFT)) & ENET_EIMR_PLR_MASK)
  4445. #define ENET_EIMR_UN_MASK (0x80000U)
  4446. #define ENET_EIMR_UN_SHIFT (19U)
  4447. #define ENET_EIMR_UN(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_UN_SHIFT)) & ENET_EIMR_UN_MASK)
  4448. #define ENET_EIMR_RL_MASK (0x100000U)
  4449. #define ENET_EIMR_RL_SHIFT (20U)
  4450. #define ENET_EIMR_RL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RL_SHIFT)) & ENET_EIMR_RL_MASK)
  4451. #define ENET_EIMR_LC_MASK (0x200000U)
  4452. #define ENET_EIMR_LC_SHIFT (21U)
  4453. #define ENET_EIMR_LC(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_LC_SHIFT)) & ENET_EIMR_LC_MASK)
  4454. #define ENET_EIMR_EBERR_MASK (0x400000U)
  4455. #define ENET_EIMR_EBERR_SHIFT (22U)
  4456. #define ENET_EIMR_EBERR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_EBERR_SHIFT)) & ENET_EIMR_EBERR_MASK)
  4457. #define ENET_EIMR_MII_MASK (0x800000U)
  4458. #define ENET_EIMR_MII_SHIFT (23U)
  4459. #define ENET_EIMR_MII(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_MII_SHIFT)) & ENET_EIMR_MII_MASK)
  4460. #define ENET_EIMR_RXB_MASK (0x1000000U)
  4461. #define ENET_EIMR_RXB_SHIFT (24U)
  4462. #define ENET_EIMR_RXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RXB_SHIFT)) & ENET_EIMR_RXB_MASK)
  4463. #define ENET_EIMR_RXF_MASK (0x2000000U)
  4464. #define ENET_EIMR_RXF_SHIFT (25U)
  4465. #define ENET_EIMR_RXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RXF_SHIFT)) & ENET_EIMR_RXF_MASK)
  4466. #define ENET_EIMR_TXB_MASK (0x4000000U)
  4467. #define ENET_EIMR_TXB_SHIFT (26U)
  4468. #define ENET_EIMR_TXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TXB_SHIFT)) & ENET_EIMR_TXB_MASK)
  4469. #define ENET_EIMR_TXF_MASK (0x8000000U)
  4470. #define ENET_EIMR_TXF_SHIFT (27U)
  4471. #define ENET_EIMR_TXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TXF_SHIFT)) & ENET_EIMR_TXF_MASK)
  4472. #define ENET_EIMR_GRA_MASK (0x10000000U)
  4473. #define ENET_EIMR_GRA_SHIFT (28U)
  4474. #define ENET_EIMR_GRA(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_GRA_SHIFT)) & ENET_EIMR_GRA_MASK)
  4475. #define ENET_EIMR_BABT_MASK (0x20000000U)
  4476. #define ENET_EIMR_BABT_SHIFT (29U)
  4477. #define ENET_EIMR_BABT(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_BABT_SHIFT)) & ENET_EIMR_BABT_MASK)
  4478. #define ENET_EIMR_BABR_MASK (0x40000000U)
  4479. #define ENET_EIMR_BABR_SHIFT (30U)
  4480. #define ENET_EIMR_BABR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_BABR_SHIFT)) & ENET_EIMR_BABR_MASK)
  4481. /*! @name RDAR - Receive Descriptor Active Register */
  4482. #define ENET_RDAR_RDAR_MASK (0x1000000U)
  4483. #define ENET_RDAR_RDAR_SHIFT (24U)
  4484. #define ENET_RDAR_RDAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_RDAR_RDAR_SHIFT)) & ENET_RDAR_RDAR_MASK)
  4485. /*! @name TDAR - Transmit Descriptor Active Register */
  4486. #define ENET_TDAR_TDAR_MASK (0x1000000U)
  4487. #define ENET_TDAR_TDAR_SHIFT (24U)
  4488. #define ENET_TDAR_TDAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_TDAR_TDAR_SHIFT)) & ENET_TDAR_TDAR_MASK)
  4489. /*! @name ECR - Ethernet Control Register */
  4490. #define ENET_ECR_RESET_MASK (0x1U)
  4491. #define ENET_ECR_RESET_SHIFT (0U)
  4492. #define ENET_ECR_RESET(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_RESET_SHIFT)) & ENET_ECR_RESET_MASK)
  4493. #define ENET_ECR_ETHEREN_MASK (0x2U)
  4494. #define ENET_ECR_ETHEREN_SHIFT (1U)
  4495. #define ENET_ECR_ETHEREN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_ETHEREN_SHIFT)) & ENET_ECR_ETHEREN_MASK)
  4496. #define ENET_ECR_MAGICEN_MASK (0x4U)
  4497. #define ENET_ECR_MAGICEN_SHIFT (2U)
  4498. #define ENET_ECR_MAGICEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_MAGICEN_SHIFT)) & ENET_ECR_MAGICEN_MASK)
  4499. #define ENET_ECR_SLEEP_MASK (0x8U)
  4500. #define ENET_ECR_SLEEP_SHIFT (3U)
  4501. #define ENET_ECR_SLEEP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_SLEEP_SHIFT)) & ENET_ECR_SLEEP_MASK)
  4502. #define ENET_ECR_EN1588_MASK (0x10U)
  4503. #define ENET_ECR_EN1588_SHIFT (4U)
  4504. #define ENET_ECR_EN1588(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_EN1588_SHIFT)) & ENET_ECR_EN1588_MASK)
  4505. #define ENET_ECR_DBGEN_MASK (0x40U)
  4506. #define ENET_ECR_DBGEN_SHIFT (6U)
  4507. #define ENET_ECR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_DBGEN_SHIFT)) & ENET_ECR_DBGEN_MASK)
  4508. #define ENET_ECR_STOPEN_MASK (0x80U)
  4509. #define ENET_ECR_STOPEN_SHIFT (7U)
  4510. #define ENET_ECR_STOPEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_STOPEN_SHIFT)) & ENET_ECR_STOPEN_MASK)
  4511. #define ENET_ECR_DBSWP_MASK (0x100U)
  4512. #define ENET_ECR_DBSWP_SHIFT (8U)
  4513. #define ENET_ECR_DBSWP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_DBSWP_SHIFT)) & ENET_ECR_DBSWP_MASK)
  4514. /*! @name MMFR - MII Management Frame Register */
  4515. #define ENET_MMFR_DATA_MASK (0xFFFFU)
  4516. #define ENET_MMFR_DATA_SHIFT (0U)
  4517. #define ENET_MMFR_DATA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_DATA_SHIFT)) & ENET_MMFR_DATA_MASK)
  4518. #define ENET_MMFR_TA_MASK (0x30000U)
  4519. #define ENET_MMFR_TA_SHIFT (16U)
  4520. #define ENET_MMFR_TA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_TA_SHIFT)) & ENET_MMFR_TA_MASK)
  4521. #define ENET_MMFR_RA_MASK (0x7C0000U)
  4522. #define ENET_MMFR_RA_SHIFT (18U)
  4523. #define ENET_MMFR_RA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_RA_SHIFT)) & ENET_MMFR_RA_MASK)
  4524. #define ENET_MMFR_PA_MASK (0xF800000U)
  4525. #define ENET_MMFR_PA_SHIFT (23U)
  4526. #define ENET_MMFR_PA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_PA_SHIFT)) & ENET_MMFR_PA_MASK)
  4527. #define ENET_MMFR_OP_MASK (0x30000000U)
  4528. #define ENET_MMFR_OP_SHIFT (28U)
  4529. #define ENET_MMFR_OP(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_OP_SHIFT)) & ENET_MMFR_OP_MASK)
  4530. #define ENET_MMFR_ST_MASK (0xC0000000U)
  4531. #define ENET_MMFR_ST_SHIFT (30U)
  4532. #define ENET_MMFR_ST(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_ST_SHIFT)) & ENET_MMFR_ST_MASK)
  4533. /*! @name MSCR - MII Speed Control Register */
  4534. #define ENET_MSCR_MII_SPEED_MASK (0x7EU)
  4535. #define ENET_MSCR_MII_SPEED_SHIFT (1U)
  4536. #define ENET_MSCR_MII_SPEED(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_MII_SPEED_SHIFT)) & ENET_MSCR_MII_SPEED_MASK)
  4537. #define ENET_MSCR_DIS_PRE_MASK (0x80U)
  4538. #define ENET_MSCR_DIS_PRE_SHIFT (7U)
  4539. #define ENET_MSCR_DIS_PRE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_DIS_PRE_SHIFT)) & ENET_MSCR_DIS_PRE_MASK)
  4540. #define ENET_MSCR_HOLDTIME_MASK (0x700U)
  4541. #define ENET_MSCR_HOLDTIME_SHIFT (8U)
  4542. #define ENET_MSCR_HOLDTIME(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_HOLDTIME_SHIFT)) & ENET_MSCR_HOLDTIME_MASK)
  4543. /*! @name MIBC - MIB Control Register */
  4544. #define ENET_MIBC_MIB_CLEAR_MASK (0x20000000U)
  4545. #define ENET_MIBC_MIB_CLEAR_SHIFT (29U)
  4546. #define ENET_MIBC_MIB_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_CLEAR_SHIFT)) & ENET_MIBC_MIB_CLEAR_MASK)
  4547. #define ENET_MIBC_MIB_IDLE_MASK (0x40000000U)
  4548. #define ENET_MIBC_MIB_IDLE_SHIFT (30U)
  4549. #define ENET_MIBC_MIB_IDLE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_IDLE_SHIFT)) & ENET_MIBC_MIB_IDLE_MASK)
  4550. #define ENET_MIBC_MIB_DIS_MASK (0x80000000U)
  4551. #define ENET_MIBC_MIB_DIS_SHIFT (31U)
  4552. #define ENET_MIBC_MIB_DIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_DIS_SHIFT)) & ENET_MIBC_MIB_DIS_MASK)
  4553. /*! @name RCR - Receive Control Register */
  4554. #define ENET_RCR_LOOP_MASK (0x1U)
  4555. #define ENET_RCR_LOOP_SHIFT (0U)
  4556. #define ENET_RCR_LOOP(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_LOOP_SHIFT)) & ENET_RCR_LOOP_MASK)
  4557. #define ENET_RCR_DRT_MASK (0x2U)
  4558. #define ENET_RCR_DRT_SHIFT (1U)
  4559. #define ENET_RCR_DRT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_DRT_SHIFT)) & ENET_RCR_DRT_MASK)
  4560. #define ENET_RCR_MII_MODE_MASK (0x4U)
  4561. #define ENET_RCR_MII_MODE_SHIFT (2U)
  4562. #define ENET_RCR_MII_MODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_MII_MODE_SHIFT)) & ENET_RCR_MII_MODE_MASK)
  4563. #define ENET_RCR_PROM_MASK (0x8U)
  4564. #define ENET_RCR_PROM_SHIFT (3U)
  4565. #define ENET_RCR_PROM(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PROM_SHIFT)) & ENET_RCR_PROM_MASK)
  4566. #define ENET_RCR_BC_REJ_MASK (0x10U)
  4567. #define ENET_RCR_BC_REJ_SHIFT (4U)
  4568. #define ENET_RCR_BC_REJ(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_BC_REJ_SHIFT)) & ENET_RCR_BC_REJ_MASK)
  4569. #define ENET_RCR_FCE_MASK (0x20U)
  4570. #define ENET_RCR_FCE_SHIFT (5U)
  4571. #define ENET_RCR_FCE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_FCE_SHIFT)) & ENET_RCR_FCE_MASK)
  4572. #define ENET_RCR_RMII_MODE_MASK (0x100U)
  4573. #define ENET_RCR_RMII_MODE_SHIFT (8U)
  4574. #define ENET_RCR_RMII_MODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_RMII_MODE_SHIFT)) & ENET_RCR_RMII_MODE_MASK)
  4575. #define ENET_RCR_RMII_10T_MASK (0x200U)
  4576. #define ENET_RCR_RMII_10T_SHIFT (9U)
  4577. #define ENET_RCR_RMII_10T(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_RMII_10T_SHIFT)) & ENET_RCR_RMII_10T_MASK)
  4578. #define ENET_RCR_PADEN_MASK (0x1000U)
  4579. #define ENET_RCR_PADEN_SHIFT (12U)
  4580. #define ENET_RCR_PADEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PADEN_SHIFT)) & ENET_RCR_PADEN_MASK)
  4581. #define ENET_RCR_PAUFWD_MASK (0x2000U)
  4582. #define ENET_RCR_PAUFWD_SHIFT (13U)
  4583. #define ENET_RCR_PAUFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PAUFWD_SHIFT)) & ENET_RCR_PAUFWD_MASK)
  4584. #define ENET_RCR_CRCFWD_MASK (0x4000U)
  4585. #define ENET_RCR_CRCFWD_SHIFT (14U)
  4586. #define ENET_RCR_CRCFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_CRCFWD_SHIFT)) & ENET_RCR_CRCFWD_MASK)
  4587. #define ENET_RCR_CFEN_MASK (0x8000U)
  4588. #define ENET_RCR_CFEN_SHIFT (15U)
  4589. #define ENET_RCR_CFEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_CFEN_SHIFT)) & ENET_RCR_CFEN_MASK)
  4590. #define ENET_RCR_MAX_FL_MASK (0x3FFF0000U)
  4591. #define ENET_RCR_MAX_FL_SHIFT (16U)
  4592. #define ENET_RCR_MAX_FL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_MAX_FL_SHIFT)) & ENET_RCR_MAX_FL_MASK)
  4593. #define ENET_RCR_NLC_MASK (0x40000000U)
  4594. #define ENET_RCR_NLC_SHIFT (30U)
  4595. #define ENET_RCR_NLC(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_NLC_SHIFT)) & ENET_RCR_NLC_MASK)
  4596. #define ENET_RCR_GRS_MASK (0x80000000U)
  4597. #define ENET_RCR_GRS_SHIFT (31U)
  4598. #define ENET_RCR_GRS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_GRS_SHIFT)) & ENET_RCR_GRS_MASK)
  4599. /*! @name TCR - Transmit Control Register */
  4600. #define ENET_TCR_GTS_MASK (0x1U)
  4601. #define ENET_TCR_GTS_SHIFT (0U)
  4602. #define ENET_TCR_GTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_GTS_SHIFT)) & ENET_TCR_GTS_MASK)
  4603. #define ENET_TCR_FDEN_MASK (0x4U)
  4604. #define ENET_TCR_FDEN_SHIFT (2U)
  4605. #define ENET_TCR_FDEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_FDEN_SHIFT)) & ENET_TCR_FDEN_MASK)
  4606. #define ENET_TCR_TFC_PAUSE_MASK (0x8U)
  4607. #define ENET_TCR_TFC_PAUSE_SHIFT (3U)
  4608. #define ENET_TCR_TFC_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_TFC_PAUSE_SHIFT)) & ENET_TCR_TFC_PAUSE_MASK)
  4609. #define ENET_TCR_RFC_PAUSE_MASK (0x10U)
  4610. #define ENET_TCR_RFC_PAUSE_SHIFT (4U)
  4611. #define ENET_TCR_RFC_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_RFC_PAUSE_SHIFT)) & ENET_TCR_RFC_PAUSE_MASK)
  4612. #define ENET_TCR_ADDSEL_MASK (0xE0U)
  4613. #define ENET_TCR_ADDSEL_SHIFT (5U)
  4614. #define ENET_TCR_ADDSEL(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_ADDSEL_SHIFT)) & ENET_TCR_ADDSEL_MASK)
  4615. #define ENET_TCR_ADDINS_MASK (0x100U)
  4616. #define ENET_TCR_ADDINS_SHIFT (8U)
  4617. #define ENET_TCR_ADDINS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_ADDINS_SHIFT)) & ENET_TCR_ADDINS_MASK)
  4618. #define ENET_TCR_CRCFWD_MASK (0x200U)
  4619. #define ENET_TCR_CRCFWD_SHIFT (9U)
  4620. #define ENET_TCR_CRCFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_CRCFWD_SHIFT)) & ENET_TCR_CRCFWD_MASK)
  4621. /*! @name PALR - Physical Address Lower Register */
  4622. #define ENET_PALR_PADDR1_MASK (0xFFFFFFFFU)
  4623. #define ENET_PALR_PADDR1_SHIFT (0U)
  4624. #define ENET_PALR_PADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_PALR_PADDR1_SHIFT)) & ENET_PALR_PADDR1_MASK)
  4625. /*! @name PAUR - Physical Address Upper Register */
  4626. #define ENET_PAUR_TYPE_MASK (0xFFFFU)
  4627. #define ENET_PAUR_TYPE_SHIFT (0U)
  4628. #define ENET_PAUR_TYPE(x) (((uint32_t)(((uint32_t)(x)) << ENET_PAUR_TYPE_SHIFT)) & ENET_PAUR_TYPE_MASK)
  4629. #define ENET_PAUR_PADDR2_MASK (0xFFFF0000U)
  4630. #define ENET_PAUR_PADDR2_SHIFT (16U)
  4631. #define ENET_PAUR_PADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_PAUR_PADDR2_SHIFT)) & ENET_PAUR_PADDR2_MASK)
  4632. /*! @name OPD - Opcode/Pause Duration Register */
  4633. #define ENET_OPD_PAUSE_DUR_MASK (0xFFFFU)
  4634. #define ENET_OPD_PAUSE_DUR_SHIFT (0U)
  4635. #define ENET_OPD_PAUSE_DUR(x) (((uint32_t)(((uint32_t)(x)) << ENET_OPD_PAUSE_DUR_SHIFT)) & ENET_OPD_PAUSE_DUR_MASK)
  4636. #define ENET_OPD_OPCODE_MASK (0xFFFF0000U)
  4637. #define ENET_OPD_OPCODE_SHIFT (16U)
  4638. #define ENET_OPD_OPCODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_OPD_OPCODE_SHIFT)) & ENET_OPD_OPCODE_MASK)
  4639. /*! @name IAUR - Descriptor Individual Upper Address Register */
  4640. #define ENET_IAUR_IADDR1_MASK (0xFFFFFFFFU)
  4641. #define ENET_IAUR_IADDR1_SHIFT (0U)
  4642. #define ENET_IAUR_IADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_IAUR_IADDR1_SHIFT)) & ENET_IAUR_IADDR1_MASK)
  4643. /*! @name IALR - Descriptor Individual Lower Address Register */
  4644. #define ENET_IALR_IADDR2_MASK (0xFFFFFFFFU)
  4645. #define ENET_IALR_IADDR2_SHIFT (0U)
  4646. #define ENET_IALR_IADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_IALR_IADDR2_SHIFT)) & ENET_IALR_IADDR2_MASK)
  4647. /*! @name GAUR - Descriptor Group Upper Address Register */
  4648. #define ENET_GAUR_GADDR1_MASK (0xFFFFFFFFU)
  4649. #define ENET_GAUR_GADDR1_SHIFT (0U)
  4650. #define ENET_GAUR_GADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_GAUR_GADDR1_SHIFT)) & ENET_GAUR_GADDR1_MASK)
  4651. /*! @name GALR - Descriptor Group Lower Address Register */
  4652. #define ENET_GALR_GADDR2_MASK (0xFFFFFFFFU)
  4653. #define ENET_GALR_GADDR2_SHIFT (0U)
  4654. #define ENET_GALR_GADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_GALR_GADDR2_SHIFT)) & ENET_GALR_GADDR2_MASK)
  4655. /*! @name TFWR - Transmit FIFO Watermark Register */
  4656. #define ENET_TFWR_TFWR_MASK (0x3FU)
  4657. #define ENET_TFWR_TFWR_SHIFT (0U)
  4658. #define ENET_TFWR_TFWR(x) (((uint32_t)(((uint32_t)(x)) << ENET_TFWR_TFWR_SHIFT)) & ENET_TFWR_TFWR_MASK)
  4659. #define ENET_TFWR_STRFWD_MASK (0x100U)
  4660. #define ENET_TFWR_STRFWD_SHIFT (8U)
  4661. #define ENET_TFWR_STRFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_TFWR_STRFWD_SHIFT)) & ENET_TFWR_STRFWD_MASK)
  4662. /*! @name RDSR - Receive Descriptor Ring Start Register */
  4663. #define ENET_RDSR_R_DES_START_MASK (0xFFFFFFF8U)
  4664. #define ENET_RDSR_R_DES_START_SHIFT (3U)
  4665. #define ENET_RDSR_R_DES_START(x) (((uint32_t)(((uint32_t)(x)) << ENET_RDSR_R_DES_START_SHIFT)) & ENET_RDSR_R_DES_START_MASK)
  4666. /*! @name TDSR - Transmit Buffer Descriptor Ring Start Register */
  4667. #define ENET_TDSR_X_DES_START_MASK (0xFFFFFFF8U)
  4668. #define ENET_TDSR_X_DES_START_SHIFT (3U)
  4669. #define ENET_TDSR_X_DES_START(x) (((uint32_t)(((uint32_t)(x)) << ENET_TDSR_X_DES_START_SHIFT)) & ENET_TDSR_X_DES_START_MASK)
  4670. /*! @name MRBR - Maximum Receive Buffer Size Register */
  4671. #define ENET_MRBR_R_BUF_SIZE_MASK (0x3FF0U)
  4672. #define ENET_MRBR_R_BUF_SIZE_SHIFT (4U)
  4673. #define ENET_MRBR_R_BUF_SIZE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MRBR_R_BUF_SIZE_SHIFT)) & ENET_MRBR_R_BUF_SIZE_MASK)
  4674. /*! @name RSFL - Receive FIFO Section Full Threshold */
  4675. #define ENET_RSFL_RX_SECTION_FULL_MASK (0xFFU)
  4676. #define ENET_RSFL_RX_SECTION_FULL_SHIFT (0U)
  4677. #define ENET_RSFL_RX_SECTION_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSFL_RX_SECTION_FULL_SHIFT)) & ENET_RSFL_RX_SECTION_FULL_MASK)
  4678. /*! @name RSEM - Receive FIFO Section Empty Threshold */
  4679. #define ENET_RSEM_RX_SECTION_EMPTY_MASK (0xFFU)
  4680. #define ENET_RSEM_RX_SECTION_EMPTY_SHIFT (0U)
  4681. #define ENET_RSEM_RX_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSEM_RX_SECTION_EMPTY_SHIFT)) & ENET_RSEM_RX_SECTION_EMPTY_MASK)
  4682. #define ENET_RSEM_STAT_SECTION_EMPTY_MASK (0x1F0000U)
  4683. #define ENET_RSEM_STAT_SECTION_EMPTY_SHIFT (16U)
  4684. #define ENET_RSEM_STAT_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSEM_STAT_SECTION_EMPTY_SHIFT)) & ENET_RSEM_STAT_SECTION_EMPTY_MASK)
  4685. /*! @name RAEM - Receive FIFO Almost Empty Threshold */
  4686. #define ENET_RAEM_RX_ALMOST_EMPTY_MASK (0xFFU)
  4687. #define ENET_RAEM_RX_ALMOST_EMPTY_SHIFT (0U)
  4688. #define ENET_RAEM_RX_ALMOST_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RAEM_RX_ALMOST_EMPTY_SHIFT)) & ENET_RAEM_RX_ALMOST_EMPTY_MASK)
  4689. /*! @name RAFL - Receive FIFO Almost Full Threshold */
  4690. #define ENET_RAFL_RX_ALMOST_FULL_MASK (0xFFU)
  4691. #define ENET_RAFL_RX_ALMOST_FULL_SHIFT (0U)
  4692. #define ENET_RAFL_RX_ALMOST_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RAFL_RX_ALMOST_FULL_SHIFT)) & ENET_RAFL_RX_ALMOST_FULL_MASK)
  4693. /*! @name TSEM - Transmit FIFO Section Empty Threshold */
  4694. #define ENET_TSEM_TX_SECTION_EMPTY_MASK (0xFFU)
  4695. #define ENET_TSEM_TX_SECTION_EMPTY_SHIFT (0U)
  4696. #define ENET_TSEM_TX_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_TSEM_TX_SECTION_EMPTY_SHIFT)) & ENET_TSEM_TX_SECTION_EMPTY_MASK)
  4697. /*! @name TAEM - Transmit FIFO Almost Empty Threshold */
  4698. #define ENET_TAEM_TX_ALMOST_EMPTY_MASK (0xFFU)
  4699. #define ENET_TAEM_TX_ALMOST_EMPTY_SHIFT (0U)
  4700. #define ENET_TAEM_TX_ALMOST_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_TAEM_TX_ALMOST_EMPTY_SHIFT)) & ENET_TAEM_TX_ALMOST_EMPTY_MASK)
  4701. /*! @name TAFL - Transmit FIFO Almost Full Threshold */
  4702. #define ENET_TAFL_TX_ALMOST_FULL_MASK (0xFFU)
  4703. #define ENET_TAFL_TX_ALMOST_FULL_SHIFT (0U)
  4704. #define ENET_TAFL_TX_ALMOST_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_TAFL_TX_ALMOST_FULL_SHIFT)) & ENET_TAFL_TX_ALMOST_FULL_MASK)
  4705. /*! @name TIPG - Transmit Inter-Packet Gap */
  4706. #define ENET_TIPG_IPG_MASK (0x1FU)
  4707. #define ENET_TIPG_IPG_SHIFT (0U)
  4708. #define ENET_TIPG_IPG(x) (((uint32_t)(((uint32_t)(x)) << ENET_TIPG_IPG_SHIFT)) & ENET_TIPG_IPG_MASK)
  4709. /*! @name FTRL - Frame Truncation Length */
  4710. #define ENET_FTRL_TRUNC_FL_MASK (0x3FFFU)
  4711. #define ENET_FTRL_TRUNC_FL_SHIFT (0U)
  4712. #define ENET_FTRL_TRUNC_FL(x) (((uint32_t)(((uint32_t)(x)) << ENET_FTRL_TRUNC_FL_SHIFT)) & ENET_FTRL_TRUNC_FL_MASK)
  4713. /*! @name TACC - Transmit Accelerator Function Configuration */
  4714. #define ENET_TACC_SHIFT16_MASK (0x1U)
  4715. #define ENET_TACC_SHIFT16_SHIFT (0U)
  4716. #define ENET_TACC_SHIFT16(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_SHIFT16_SHIFT)) & ENET_TACC_SHIFT16_MASK)
  4717. #define ENET_TACC_IPCHK_MASK (0x8U)
  4718. #define ENET_TACC_IPCHK_SHIFT (3U)
  4719. #define ENET_TACC_IPCHK(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_IPCHK_SHIFT)) & ENET_TACC_IPCHK_MASK)
  4720. #define ENET_TACC_PROCHK_MASK (0x10U)
  4721. #define ENET_TACC_PROCHK_SHIFT (4U)
  4722. #define ENET_TACC_PROCHK(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_PROCHK_SHIFT)) & ENET_TACC_PROCHK_MASK)
  4723. /*! @name RACC - Receive Accelerator Function Configuration */
  4724. #define ENET_RACC_PADREM_MASK (0x1U)
  4725. #define ENET_RACC_PADREM_SHIFT (0U)
  4726. #define ENET_RACC_PADREM(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_PADREM_SHIFT)) & ENET_RACC_PADREM_MASK)
  4727. #define ENET_RACC_IPDIS_MASK (0x2U)
  4728. #define ENET_RACC_IPDIS_SHIFT (1U)
  4729. #define ENET_RACC_IPDIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_IPDIS_SHIFT)) & ENET_RACC_IPDIS_MASK)
  4730. #define ENET_RACC_PRODIS_MASK (0x4U)
  4731. #define ENET_RACC_PRODIS_SHIFT (2U)
  4732. #define ENET_RACC_PRODIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_PRODIS_SHIFT)) & ENET_RACC_PRODIS_MASK)
  4733. #define ENET_RACC_LINEDIS_MASK (0x40U)
  4734. #define ENET_RACC_LINEDIS_SHIFT (6U)
  4735. #define ENET_RACC_LINEDIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_LINEDIS_SHIFT)) & ENET_RACC_LINEDIS_MASK)
  4736. #define ENET_RACC_SHIFT16_MASK (0x80U)
  4737. #define ENET_RACC_SHIFT16_SHIFT (7U)
  4738. #define ENET_RACC_SHIFT16(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_SHIFT16_SHIFT)) & ENET_RACC_SHIFT16_MASK)
  4739. /*! @name RMON_T_PACKETS - Tx Packet Count Statistic Register */
  4740. #define ENET_RMON_T_PACKETS_TXPKTS_MASK (0xFFFFU)
  4741. #define ENET_RMON_T_PACKETS_TXPKTS_SHIFT (0U)
  4742. #define ENET_RMON_T_PACKETS_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_PACKETS_TXPKTS_SHIFT)) & ENET_RMON_T_PACKETS_TXPKTS_MASK)
  4743. /*! @name RMON_T_BC_PKT - Tx Broadcast Packets Statistic Register */
  4744. #define ENET_RMON_T_BC_PKT_TXPKTS_MASK (0xFFFFU)
  4745. #define ENET_RMON_T_BC_PKT_TXPKTS_SHIFT (0U)
  4746. #define ENET_RMON_T_BC_PKT_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_BC_PKT_TXPKTS_SHIFT)) & ENET_RMON_T_BC_PKT_TXPKTS_MASK)
  4747. /*! @name RMON_T_MC_PKT - Tx Multicast Packets Statistic Register */
  4748. #define ENET_RMON_T_MC_PKT_TXPKTS_MASK (0xFFFFU)
  4749. #define ENET_RMON_T_MC_PKT_TXPKTS_SHIFT (0U)
  4750. #define ENET_RMON_T_MC_PKT_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_MC_PKT_TXPKTS_SHIFT)) & ENET_RMON_T_MC_PKT_TXPKTS_MASK)
  4751. /*! @name RMON_T_CRC_ALIGN - Tx Packets with CRC/Align Error Statistic Register */
  4752. #define ENET_RMON_T_CRC_ALIGN_TXPKTS_MASK (0xFFFFU)
  4753. #define ENET_RMON_T_CRC_ALIGN_TXPKTS_SHIFT (0U)
  4754. #define ENET_RMON_T_CRC_ALIGN_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_CRC_ALIGN_TXPKTS_SHIFT)) & ENET_RMON_T_CRC_ALIGN_TXPKTS_MASK)
  4755. /*! @name RMON_T_UNDERSIZE - Tx Packets Less Than Bytes and Good CRC Statistic Register */
  4756. #define ENET_RMON_T_UNDERSIZE_TXPKTS_MASK (0xFFFFU)
  4757. #define ENET_RMON_T_UNDERSIZE_TXPKTS_SHIFT (0U)
  4758. #define ENET_RMON_T_UNDERSIZE_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_UNDERSIZE_TXPKTS_SHIFT)) & ENET_RMON_T_UNDERSIZE_TXPKTS_MASK)
  4759. /*! @name RMON_T_OVERSIZE - Tx Packets GT MAX_FL bytes and Good CRC Statistic Register */
  4760. #define ENET_RMON_T_OVERSIZE_TXPKTS_MASK (0xFFFFU)
  4761. #define ENET_RMON_T_OVERSIZE_TXPKTS_SHIFT (0U)
  4762. #define ENET_RMON_T_OVERSIZE_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_OVERSIZE_TXPKTS_SHIFT)) & ENET_RMON_T_OVERSIZE_TXPKTS_MASK)
  4763. /*! @name RMON_T_FRAG - Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register */
  4764. #define ENET_RMON_T_FRAG_TXPKTS_MASK (0xFFFFU)
  4765. #define ENET_RMON_T_FRAG_TXPKTS_SHIFT (0U)
  4766. #define ENET_RMON_T_FRAG_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_FRAG_TXPKTS_SHIFT)) & ENET_RMON_T_FRAG_TXPKTS_MASK)
  4767. /*! @name RMON_T_JAB - Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register */
  4768. #define ENET_RMON_T_JAB_TXPKTS_MASK (0xFFFFU)
  4769. #define ENET_RMON_T_JAB_TXPKTS_SHIFT (0U)
  4770. #define ENET_RMON_T_JAB_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_JAB_TXPKTS_SHIFT)) & ENET_RMON_T_JAB_TXPKTS_MASK)
  4771. /*! @name RMON_T_COL - Tx Collision Count Statistic Register */
  4772. #define ENET_RMON_T_COL_TXPKTS_MASK (0xFFFFU)
  4773. #define ENET_RMON_T_COL_TXPKTS_SHIFT (0U)
  4774. #define ENET_RMON_T_COL_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_COL_TXPKTS_SHIFT)) & ENET_RMON_T_COL_TXPKTS_MASK)
  4775. /*! @name RMON_T_P64 - Tx 64-Byte Packets Statistic Register */
  4776. #define ENET_RMON_T_P64_TXPKTS_MASK (0xFFFFU)
  4777. #define ENET_RMON_T_P64_TXPKTS_SHIFT (0U)
  4778. #define ENET_RMON_T_P64_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P64_TXPKTS_SHIFT)) & ENET_RMON_T_P64_TXPKTS_MASK)
  4779. /*! @name RMON_T_P65TO127 - Tx 65- to 127-byte Packets Statistic Register */
  4780. #define ENET_RMON_T_P65TO127_TXPKTS_MASK (0xFFFFU)
  4781. #define ENET_RMON_T_P65TO127_TXPKTS_SHIFT (0U)
  4782. #define ENET_RMON_T_P65TO127_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P65TO127_TXPKTS_SHIFT)) & ENET_RMON_T_P65TO127_TXPKTS_MASK)
  4783. /*! @name RMON_T_P128TO255 - Tx 128- to 255-byte Packets Statistic Register */
  4784. #define ENET_RMON_T_P128TO255_TXPKTS_MASK (0xFFFFU)
  4785. #define ENET_RMON_T_P128TO255_TXPKTS_SHIFT (0U)
  4786. #define ENET_RMON_T_P128TO255_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P128TO255_TXPKTS_SHIFT)) & ENET_RMON_T_P128TO255_TXPKTS_MASK)
  4787. /*! @name RMON_T_P256TO511 - Tx 256- to 511-byte Packets Statistic Register */
  4788. #define ENET_RMON_T_P256TO511_TXPKTS_MASK (0xFFFFU)
  4789. #define ENET_RMON_T_P256TO511_TXPKTS_SHIFT (0U)
  4790. #define ENET_RMON_T_P256TO511_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P256TO511_TXPKTS_SHIFT)) & ENET_RMON_T_P256TO511_TXPKTS_MASK)
  4791. /*! @name RMON_T_P512TO1023 - Tx 512- to 1023-byte Packets Statistic Register */
  4792. #define ENET_RMON_T_P512TO1023_TXPKTS_MASK (0xFFFFU)
  4793. #define ENET_RMON_T_P512TO1023_TXPKTS_SHIFT (0U)
  4794. #define ENET_RMON_T_P512TO1023_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P512TO1023_TXPKTS_SHIFT)) & ENET_RMON_T_P512TO1023_TXPKTS_MASK)
  4795. /*! @name RMON_T_P1024TO2047 - Tx 1024- to 2047-byte Packets Statistic Register */
  4796. #define ENET_RMON_T_P1024TO2047_TXPKTS_MASK (0xFFFFU)
  4797. #define ENET_RMON_T_P1024TO2047_TXPKTS_SHIFT (0U)
  4798. #define ENET_RMON_T_P1024TO2047_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P1024TO2047_TXPKTS_SHIFT)) & ENET_RMON_T_P1024TO2047_TXPKTS_MASK)
  4799. /*! @name RMON_T_P_GTE2048 - Tx Packets Greater Than 2048 Bytes Statistic Register */
  4800. #define ENET_RMON_T_P_GTE2048_TXPKTS_MASK (0xFFFFU)
  4801. #define ENET_RMON_T_P_GTE2048_TXPKTS_SHIFT (0U)
  4802. #define ENET_RMON_T_P_GTE2048_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P_GTE2048_TXPKTS_SHIFT)) & ENET_RMON_T_P_GTE2048_TXPKTS_MASK)
  4803. /*! @name RMON_T_OCTETS - Tx Octets Statistic Register */
  4804. #define ENET_RMON_T_OCTETS_TXOCTS_MASK (0xFFFFFFFFU)
  4805. #define ENET_RMON_T_OCTETS_TXOCTS_SHIFT (0U)
  4806. #define ENET_RMON_T_OCTETS_TXOCTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_OCTETS_TXOCTS_SHIFT)) & ENET_RMON_T_OCTETS_TXOCTS_MASK)
  4807. /*! @name IEEE_T_FRAME_OK - Frames Transmitted OK Statistic Register */
  4808. #define ENET_IEEE_T_FRAME_OK_COUNT_MASK (0xFFFFU)
  4809. #define ENET_IEEE_T_FRAME_OK_COUNT_SHIFT (0U)
  4810. #define ENET_IEEE_T_FRAME_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_FRAME_OK_COUNT_SHIFT)) & ENET_IEEE_T_FRAME_OK_COUNT_MASK)
  4811. /*! @name IEEE_T_1COL - Frames Transmitted with Single Collision Statistic Register */
  4812. #define ENET_IEEE_T_1COL_COUNT_MASK (0xFFFFU)
  4813. #define ENET_IEEE_T_1COL_COUNT_SHIFT (0U)
  4814. #define ENET_IEEE_T_1COL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_1COL_COUNT_SHIFT)) & ENET_IEEE_T_1COL_COUNT_MASK)
  4815. /*! @name IEEE_T_MCOL - Frames Transmitted with Multiple Collisions Statistic Register */
  4816. #define ENET_IEEE_T_MCOL_COUNT_MASK (0xFFFFU)
  4817. #define ENET_IEEE_T_MCOL_COUNT_SHIFT (0U)
  4818. #define ENET_IEEE_T_MCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_MCOL_COUNT_SHIFT)) & ENET_IEEE_T_MCOL_COUNT_MASK)
  4819. /*! @name IEEE_T_DEF - Frames Transmitted after Deferral Delay Statistic Register */
  4820. #define ENET_IEEE_T_DEF_COUNT_MASK (0xFFFFU)
  4821. #define ENET_IEEE_T_DEF_COUNT_SHIFT (0U)
  4822. #define ENET_IEEE_T_DEF_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_DEF_COUNT_SHIFT)) & ENET_IEEE_T_DEF_COUNT_MASK)
  4823. /*! @name IEEE_T_LCOL - Frames Transmitted with Late Collision Statistic Register */
  4824. #define ENET_IEEE_T_LCOL_COUNT_MASK (0xFFFFU)
  4825. #define ENET_IEEE_T_LCOL_COUNT_SHIFT (0U)
  4826. #define ENET_IEEE_T_LCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_LCOL_COUNT_SHIFT)) & ENET_IEEE_T_LCOL_COUNT_MASK)
  4827. /*! @name IEEE_T_EXCOL - Frames Transmitted with Excessive Collisions Statistic Register */
  4828. #define ENET_IEEE_T_EXCOL_COUNT_MASK (0xFFFFU)
  4829. #define ENET_IEEE_T_EXCOL_COUNT_SHIFT (0U)
  4830. #define ENET_IEEE_T_EXCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_EXCOL_COUNT_SHIFT)) & ENET_IEEE_T_EXCOL_COUNT_MASK)
  4831. /*! @name IEEE_T_MACERR - Frames Transmitted with Tx FIFO Underrun Statistic Register */
  4832. #define ENET_IEEE_T_MACERR_COUNT_MASK (0xFFFFU)
  4833. #define ENET_IEEE_T_MACERR_COUNT_SHIFT (0U)
  4834. #define ENET_IEEE_T_MACERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_MACERR_COUNT_SHIFT)) & ENET_IEEE_T_MACERR_COUNT_MASK)
  4835. /*! @name IEEE_T_CSERR - Frames Transmitted with Carrier Sense Error Statistic Register */
  4836. #define ENET_IEEE_T_CSERR_COUNT_MASK (0xFFFFU)
  4837. #define ENET_IEEE_T_CSERR_COUNT_SHIFT (0U)
  4838. #define ENET_IEEE_T_CSERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_CSERR_COUNT_SHIFT)) & ENET_IEEE_T_CSERR_COUNT_MASK)
  4839. /*! @name IEEE_T_FDXFC - Flow Control Pause Frames Transmitted Statistic Register */
  4840. #define ENET_IEEE_T_FDXFC_COUNT_MASK (0xFFFFU)
  4841. #define ENET_IEEE_T_FDXFC_COUNT_SHIFT (0U)
  4842. #define ENET_IEEE_T_FDXFC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_FDXFC_COUNT_SHIFT)) & ENET_IEEE_T_FDXFC_COUNT_MASK)
  4843. /*! @name IEEE_T_OCTETS_OK - Octet Count for Frames Transmitted w/o Error Statistic Register */
  4844. #define ENET_IEEE_T_OCTETS_OK_COUNT_MASK (0xFFFFFFFFU)
  4845. #define ENET_IEEE_T_OCTETS_OK_COUNT_SHIFT (0U)
  4846. #define ENET_IEEE_T_OCTETS_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_OCTETS_OK_COUNT_SHIFT)) & ENET_IEEE_T_OCTETS_OK_COUNT_MASK)
  4847. /*! @name RMON_R_PACKETS - Rx Packet Count Statistic Register */
  4848. #define ENET_RMON_R_PACKETS_COUNT_MASK (0xFFFFU)
  4849. #define ENET_RMON_R_PACKETS_COUNT_SHIFT (0U)
  4850. #define ENET_RMON_R_PACKETS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_PACKETS_COUNT_SHIFT)) & ENET_RMON_R_PACKETS_COUNT_MASK)
  4851. /*! @name RMON_R_BC_PKT - Rx Broadcast Packets Statistic Register */
  4852. #define ENET_RMON_R_BC_PKT_COUNT_MASK (0xFFFFU)
  4853. #define ENET_RMON_R_BC_PKT_COUNT_SHIFT (0U)
  4854. #define ENET_RMON_R_BC_PKT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_BC_PKT_COUNT_SHIFT)) & ENET_RMON_R_BC_PKT_COUNT_MASK)
  4855. /*! @name RMON_R_MC_PKT - Rx Multicast Packets Statistic Register */
  4856. #define ENET_RMON_R_MC_PKT_COUNT_MASK (0xFFFFU)
  4857. #define ENET_RMON_R_MC_PKT_COUNT_SHIFT (0U)
  4858. #define ENET_RMON_R_MC_PKT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_MC_PKT_COUNT_SHIFT)) & ENET_RMON_R_MC_PKT_COUNT_MASK)
  4859. /*! @name RMON_R_CRC_ALIGN - Rx Packets with CRC/Align Error Statistic Register */
  4860. #define ENET_RMON_R_CRC_ALIGN_COUNT_MASK (0xFFFFU)
  4861. #define ENET_RMON_R_CRC_ALIGN_COUNT_SHIFT (0U)
  4862. #define ENET_RMON_R_CRC_ALIGN_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_CRC_ALIGN_COUNT_SHIFT)) & ENET_RMON_R_CRC_ALIGN_COUNT_MASK)
  4863. /*! @name RMON_R_UNDERSIZE - Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register */
  4864. #define ENET_RMON_R_UNDERSIZE_COUNT_MASK (0xFFFFU)
  4865. #define ENET_RMON_R_UNDERSIZE_COUNT_SHIFT (0U)
  4866. #define ENET_RMON_R_UNDERSIZE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_UNDERSIZE_COUNT_SHIFT)) & ENET_RMON_R_UNDERSIZE_COUNT_MASK)
  4867. /*! @name RMON_R_OVERSIZE - Rx Packets Greater Than MAX_FL and Good CRC Statistic Register */
  4868. #define ENET_RMON_R_OVERSIZE_COUNT_MASK (0xFFFFU)
  4869. #define ENET_RMON_R_OVERSIZE_COUNT_SHIFT (0U)
  4870. #define ENET_RMON_R_OVERSIZE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_OVERSIZE_COUNT_SHIFT)) & ENET_RMON_R_OVERSIZE_COUNT_MASK)
  4871. /*! @name RMON_R_FRAG - Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register */
  4872. #define ENET_RMON_R_FRAG_COUNT_MASK (0xFFFFU)
  4873. #define ENET_RMON_R_FRAG_COUNT_SHIFT (0U)
  4874. #define ENET_RMON_R_FRAG_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_FRAG_COUNT_SHIFT)) & ENET_RMON_R_FRAG_COUNT_MASK)
  4875. /*! @name RMON_R_JAB - Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register */
  4876. #define ENET_RMON_R_JAB_COUNT_MASK (0xFFFFU)
  4877. #define ENET_RMON_R_JAB_COUNT_SHIFT (0U)
  4878. #define ENET_RMON_R_JAB_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_JAB_COUNT_SHIFT)) & ENET_RMON_R_JAB_COUNT_MASK)
  4879. /*! @name RMON_R_P64 - Rx 64-Byte Packets Statistic Register */
  4880. #define ENET_RMON_R_P64_COUNT_MASK (0xFFFFU)
  4881. #define ENET_RMON_R_P64_COUNT_SHIFT (0U)
  4882. #define ENET_RMON_R_P64_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P64_COUNT_SHIFT)) & ENET_RMON_R_P64_COUNT_MASK)
  4883. /*! @name RMON_R_P65TO127 - Rx 65- to 127-Byte Packets Statistic Register */
  4884. #define ENET_RMON_R_P65TO127_COUNT_MASK (0xFFFFU)
  4885. #define ENET_RMON_R_P65TO127_COUNT_SHIFT (0U)
  4886. #define ENET_RMON_R_P65TO127_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P65TO127_COUNT_SHIFT)) & ENET_RMON_R_P65TO127_COUNT_MASK)
  4887. /*! @name RMON_R_P128TO255 - Rx 128- to 255-Byte Packets Statistic Register */
  4888. #define ENET_RMON_R_P128TO255_COUNT_MASK (0xFFFFU)
  4889. #define ENET_RMON_R_P128TO255_COUNT_SHIFT (0U)
  4890. #define ENET_RMON_R_P128TO255_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P128TO255_COUNT_SHIFT)) & ENET_RMON_R_P128TO255_COUNT_MASK)
  4891. /*! @name RMON_R_P256TO511 - Rx 256- to 511-Byte Packets Statistic Register */
  4892. #define ENET_RMON_R_P256TO511_COUNT_MASK (0xFFFFU)
  4893. #define ENET_RMON_R_P256TO511_COUNT_SHIFT (0U)
  4894. #define ENET_RMON_R_P256TO511_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P256TO511_COUNT_SHIFT)) & ENET_RMON_R_P256TO511_COUNT_MASK)
  4895. /*! @name RMON_R_P512TO1023 - Rx 512- to 1023-Byte Packets Statistic Register */
  4896. #define ENET_RMON_R_P512TO1023_COUNT_MASK (0xFFFFU)
  4897. #define ENET_RMON_R_P512TO1023_COUNT_SHIFT (0U)
  4898. #define ENET_RMON_R_P512TO1023_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P512TO1023_COUNT_SHIFT)) & ENET_RMON_R_P512TO1023_COUNT_MASK)
  4899. /*! @name RMON_R_P1024TO2047 - Rx 1024- to 2047-Byte Packets Statistic Register */
  4900. #define ENET_RMON_R_P1024TO2047_COUNT_MASK (0xFFFFU)
  4901. #define ENET_RMON_R_P1024TO2047_COUNT_SHIFT (0U)
  4902. #define ENET_RMON_R_P1024TO2047_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P1024TO2047_COUNT_SHIFT)) & ENET_RMON_R_P1024TO2047_COUNT_MASK)
  4903. /*! @name RMON_R_P_GTE2048 - Rx Packets Greater than 2048 Bytes Statistic Register */
  4904. #define ENET_RMON_R_P_GTE2048_COUNT_MASK (0xFFFFU)
  4905. #define ENET_RMON_R_P_GTE2048_COUNT_SHIFT (0U)
  4906. #define ENET_RMON_R_P_GTE2048_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P_GTE2048_COUNT_SHIFT)) & ENET_RMON_R_P_GTE2048_COUNT_MASK)
  4907. /*! @name RMON_R_OCTETS - Rx Octets Statistic Register */
  4908. #define ENET_RMON_R_OCTETS_COUNT_MASK (0xFFFFFFFFU)
  4909. #define ENET_RMON_R_OCTETS_COUNT_SHIFT (0U)
  4910. #define ENET_RMON_R_OCTETS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_OCTETS_COUNT_SHIFT)) & ENET_RMON_R_OCTETS_COUNT_MASK)
  4911. /*! @name IEEE_R_DROP - Frames not Counted Correctly Statistic Register */
  4912. #define ENET_IEEE_R_DROP_COUNT_MASK (0xFFFFU)
  4913. #define ENET_IEEE_R_DROP_COUNT_SHIFT (0U)
  4914. #define ENET_IEEE_R_DROP_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_DROP_COUNT_SHIFT)) & ENET_IEEE_R_DROP_COUNT_MASK)
  4915. /*! @name IEEE_R_FRAME_OK - Frames Received OK Statistic Register */
  4916. #define ENET_IEEE_R_FRAME_OK_COUNT_MASK (0xFFFFU)
  4917. #define ENET_IEEE_R_FRAME_OK_COUNT_SHIFT (0U)
  4918. #define ENET_IEEE_R_FRAME_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_FRAME_OK_COUNT_SHIFT)) & ENET_IEEE_R_FRAME_OK_COUNT_MASK)
  4919. /*! @name IEEE_R_CRC - Frames Received with CRC Error Statistic Register */
  4920. #define ENET_IEEE_R_CRC_COUNT_MASK (0xFFFFU)
  4921. #define ENET_IEEE_R_CRC_COUNT_SHIFT (0U)
  4922. #define ENET_IEEE_R_CRC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_CRC_COUNT_SHIFT)) & ENET_IEEE_R_CRC_COUNT_MASK)
  4923. /*! @name IEEE_R_ALIGN - Frames Received with Alignment Error Statistic Register */
  4924. #define ENET_IEEE_R_ALIGN_COUNT_MASK (0xFFFFU)
  4925. #define ENET_IEEE_R_ALIGN_COUNT_SHIFT (0U)
  4926. #define ENET_IEEE_R_ALIGN_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_ALIGN_COUNT_SHIFT)) & ENET_IEEE_R_ALIGN_COUNT_MASK)
  4927. /*! @name IEEE_R_MACERR - Receive FIFO Overflow Count Statistic Register */
  4928. #define ENET_IEEE_R_MACERR_COUNT_MASK (0xFFFFU)
  4929. #define ENET_IEEE_R_MACERR_COUNT_SHIFT (0U)
  4930. #define ENET_IEEE_R_MACERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_MACERR_COUNT_SHIFT)) & ENET_IEEE_R_MACERR_COUNT_MASK)
  4931. /*! @name IEEE_R_FDXFC - Flow Control Pause Frames Received Statistic Register */
  4932. #define ENET_IEEE_R_FDXFC_COUNT_MASK (0xFFFFU)
  4933. #define ENET_IEEE_R_FDXFC_COUNT_SHIFT (0U)
  4934. #define ENET_IEEE_R_FDXFC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_FDXFC_COUNT_SHIFT)) & ENET_IEEE_R_FDXFC_COUNT_MASK)
  4935. /*! @name IEEE_R_OCTETS_OK - Octet Count for Frames Received without Error Statistic Register */
  4936. #define ENET_IEEE_R_OCTETS_OK_COUNT_MASK (0xFFFFFFFFU)
  4937. #define ENET_IEEE_R_OCTETS_OK_COUNT_SHIFT (0U)
  4938. #define ENET_IEEE_R_OCTETS_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_OCTETS_OK_COUNT_SHIFT)) & ENET_IEEE_R_OCTETS_OK_COUNT_MASK)
  4939. /*! @name ATCR - Adjustable Timer Control Register */
  4940. #define ENET_ATCR_EN_MASK (0x1U)
  4941. #define ENET_ATCR_EN_SHIFT (0U)
  4942. #define ENET_ATCR_EN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_EN_SHIFT)) & ENET_ATCR_EN_MASK)
  4943. #define ENET_ATCR_OFFEN_MASK (0x4U)
  4944. #define ENET_ATCR_OFFEN_SHIFT (2U)
  4945. #define ENET_ATCR_OFFEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_OFFEN_SHIFT)) & ENET_ATCR_OFFEN_MASK)
  4946. #define ENET_ATCR_OFFRST_MASK (0x8U)
  4947. #define ENET_ATCR_OFFRST_SHIFT (3U)
  4948. #define ENET_ATCR_OFFRST(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_OFFRST_SHIFT)) & ENET_ATCR_OFFRST_MASK)
  4949. #define ENET_ATCR_PEREN_MASK (0x10U)
  4950. #define ENET_ATCR_PEREN_SHIFT (4U)
  4951. #define ENET_ATCR_PEREN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_PEREN_SHIFT)) & ENET_ATCR_PEREN_MASK)
  4952. #define ENET_ATCR_PINPER_MASK (0x80U)
  4953. #define ENET_ATCR_PINPER_SHIFT (7U)
  4954. #define ENET_ATCR_PINPER(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_PINPER_SHIFT)) & ENET_ATCR_PINPER_MASK)
  4955. #define ENET_ATCR_RESTART_MASK (0x200U)
  4956. #define ENET_ATCR_RESTART_SHIFT (9U)
  4957. #define ENET_ATCR_RESTART(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_RESTART_SHIFT)) & ENET_ATCR_RESTART_MASK)
  4958. #define ENET_ATCR_CAPTURE_MASK (0x800U)
  4959. #define ENET_ATCR_CAPTURE_SHIFT (11U)
  4960. #define ENET_ATCR_CAPTURE(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_CAPTURE_SHIFT)) & ENET_ATCR_CAPTURE_MASK)
  4961. #define ENET_ATCR_SLAVE_MASK (0x2000U)
  4962. #define ENET_ATCR_SLAVE_SHIFT (13U)
  4963. #define ENET_ATCR_SLAVE(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_SLAVE_SHIFT)) & ENET_ATCR_SLAVE_MASK)
  4964. /*! @name ATVR - Timer Value Register */
  4965. #define ENET_ATVR_ATIME_MASK (0xFFFFFFFFU)
  4966. #define ENET_ATVR_ATIME_SHIFT (0U)
  4967. #define ENET_ATVR_ATIME(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATVR_ATIME_SHIFT)) & ENET_ATVR_ATIME_MASK)
  4968. /*! @name ATOFF - Timer Offset Register */
  4969. #define ENET_ATOFF_OFFSET_MASK (0xFFFFFFFFU)
  4970. #define ENET_ATOFF_OFFSET_SHIFT (0U)
  4971. #define ENET_ATOFF_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATOFF_OFFSET_SHIFT)) & ENET_ATOFF_OFFSET_MASK)
  4972. /*! @name ATPER - Timer Period Register */
  4973. #define ENET_ATPER_PERIOD_MASK (0xFFFFFFFFU)
  4974. #define ENET_ATPER_PERIOD_SHIFT (0U)
  4975. #define ENET_ATPER_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATPER_PERIOD_SHIFT)) & ENET_ATPER_PERIOD_MASK)
  4976. /*! @name ATCOR - Timer Correction Register */
  4977. #define ENET_ATCOR_COR_MASK (0x7FFFFFFFU)
  4978. #define ENET_ATCOR_COR_SHIFT (0U)
  4979. #define ENET_ATCOR_COR(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCOR_COR_SHIFT)) & ENET_ATCOR_COR_MASK)
  4980. /*! @name ATINC - Time-Stamping Clock Period Register */
  4981. #define ENET_ATINC_INC_MASK (0x7FU)
  4982. #define ENET_ATINC_INC_SHIFT (0U)
  4983. #define ENET_ATINC_INC(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATINC_INC_SHIFT)) & ENET_ATINC_INC_MASK)
  4984. #define ENET_ATINC_INC_CORR_MASK (0x7F00U)
  4985. #define ENET_ATINC_INC_CORR_SHIFT (8U)
  4986. #define ENET_ATINC_INC_CORR(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATINC_INC_CORR_SHIFT)) & ENET_ATINC_INC_CORR_MASK)
  4987. /*! @name ATSTMP - Timestamp of Last Transmitted Frame */
  4988. #define ENET_ATSTMP_TIMESTAMP_MASK (0xFFFFFFFFU)
  4989. #define ENET_ATSTMP_TIMESTAMP_SHIFT (0U)
  4990. #define ENET_ATSTMP_TIMESTAMP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATSTMP_TIMESTAMP_SHIFT)) & ENET_ATSTMP_TIMESTAMP_MASK)
  4991. /*! @name TGSR - Timer Global Status Register */
  4992. #define ENET_TGSR_TF0_MASK (0x1U)
  4993. #define ENET_TGSR_TF0_SHIFT (0U)
  4994. #define ENET_TGSR_TF0(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF0_SHIFT)) & ENET_TGSR_TF0_MASK)
  4995. #define ENET_TGSR_TF1_MASK (0x2U)
  4996. #define ENET_TGSR_TF1_SHIFT (1U)
  4997. #define ENET_TGSR_TF1(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF1_SHIFT)) & ENET_TGSR_TF1_MASK)
  4998. #define ENET_TGSR_TF2_MASK (0x4U)
  4999. #define ENET_TGSR_TF2_SHIFT (2U)
  5000. #define ENET_TGSR_TF2(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF2_SHIFT)) & ENET_TGSR_TF2_MASK)
  5001. #define ENET_TGSR_TF3_MASK (0x8U)
  5002. #define ENET_TGSR_TF3_SHIFT (3U)
  5003. #define ENET_TGSR_TF3(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF3_SHIFT)) & ENET_TGSR_TF3_MASK)
  5004. /*! @name TCSR - Timer Control Status Register */
  5005. #define ENET_TCSR_TDRE_MASK (0x1U)
  5006. #define ENET_TCSR_TDRE_SHIFT (0U)
  5007. #define ENET_TCSR_TDRE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TDRE_SHIFT)) & ENET_TCSR_TDRE_MASK)
  5008. #define ENET_TCSR_TMODE_MASK (0x3CU)
  5009. #define ENET_TCSR_TMODE_SHIFT (2U)
  5010. #define ENET_TCSR_TMODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TMODE_SHIFT)) & ENET_TCSR_TMODE_MASK)
  5011. #define ENET_TCSR_TIE_MASK (0x40U)
  5012. #define ENET_TCSR_TIE_SHIFT (6U)
  5013. #define ENET_TCSR_TIE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TIE_SHIFT)) & ENET_TCSR_TIE_MASK)
  5014. #define ENET_TCSR_TF_MASK (0x80U)
  5015. #define ENET_TCSR_TF_SHIFT (7U)
  5016. #define ENET_TCSR_TF(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TF_SHIFT)) & ENET_TCSR_TF_MASK)
  5017. /* The count of ENET_TCSR */
  5018. #define ENET_TCSR_COUNT (4U)
  5019. /*! @name TCCR - Timer Compare Capture Register */
  5020. #define ENET_TCCR_TCC_MASK (0xFFFFFFFFU)
  5021. #define ENET_TCCR_TCC_SHIFT (0U)
  5022. #define ENET_TCCR_TCC(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCCR_TCC_SHIFT)) & ENET_TCCR_TCC_MASK)
  5023. /* The count of ENET_TCCR */
  5024. #define ENET_TCCR_COUNT (4U)
  5025. /*!
  5026. * @}
  5027. */ /* end of group ENET_Register_Masks */
  5028. /* ENET - Peripheral instance base addresses */
  5029. /** Peripheral ENET base address */
  5030. #define ENET_BASE (0x400C0000u)
  5031. /** Peripheral ENET base pointer */
  5032. #define ENET ((ENET_Type *)ENET_BASE)
  5033. /** Array initializer of ENET peripheral base addresses */
  5034. #define ENET_BASE_ADDRS { ENET_BASE }
  5035. /** Array initializer of ENET peripheral base pointers */
  5036. #define ENET_BASE_PTRS { ENET }
  5037. /** Interrupt vectors for the ENET peripheral type */
  5038. #define ENET_Transmit_IRQS { ENET_Transmit_IRQn }
  5039. #define ENET_Receive_IRQS { ENET_Receive_IRQn }
  5040. #define ENET_Error_IRQS { ENET_Error_IRQn }
  5041. #define ENET_1588_Timer_IRQS { ENET_1588_Timer_IRQn }
  5042. /* ENET Buffer Descriptor and Buffer Address Alignment. */
  5043. #define ENET_BUFF_ALIGNMENT (16U)
  5044. /*!
  5045. * @}
  5046. */ /* end of group ENET_Peripheral_Access_Layer */
  5047. /* ----------------------------------------------------------------------------
  5048. -- EWM Peripheral Access Layer
  5049. ---------------------------------------------------------------------------- */
  5050. /*!
  5051. * @addtogroup EWM_Peripheral_Access_Layer EWM Peripheral Access Layer
  5052. * @{
  5053. */
  5054. /** EWM - Register Layout Typedef */
  5055. typedef struct {
  5056. __IO uint8_t CTRL; /**< Control Register, offset: 0x0 */
  5057. __O uint8_t SERV; /**< Service Register, offset: 0x1 */
  5058. __IO uint8_t CMPL; /**< Compare Low Register, offset: 0x2 */
  5059. __IO uint8_t CMPH; /**< Compare High Register, offset: 0x3 */
  5060. } EWM_Type;
  5061. /* ----------------------------------------------------------------------------
  5062. -- EWM Register Masks
  5063. ---------------------------------------------------------------------------- */
  5064. /*!
  5065. * @addtogroup EWM_Register_Masks EWM Register Masks
  5066. * @{
  5067. */
  5068. /*! @name CTRL - Control Register */
  5069. #define EWM_CTRL_EWMEN_MASK (0x1U)
  5070. #define EWM_CTRL_EWMEN_SHIFT (0U)
  5071. #define EWM_CTRL_EWMEN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_EWMEN_SHIFT)) & EWM_CTRL_EWMEN_MASK)
  5072. #define EWM_CTRL_ASSIN_MASK (0x2U)
  5073. #define EWM_CTRL_ASSIN_SHIFT (1U)
  5074. #define EWM_CTRL_ASSIN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_ASSIN_SHIFT)) & EWM_CTRL_ASSIN_MASK)
  5075. #define EWM_CTRL_INEN_MASK (0x4U)
  5076. #define EWM_CTRL_INEN_SHIFT (2U)
  5077. #define EWM_CTRL_INEN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_INEN_SHIFT)) & EWM_CTRL_INEN_MASK)
  5078. #define EWM_CTRL_INTEN_MASK (0x8U)
  5079. #define EWM_CTRL_INTEN_SHIFT (3U)
  5080. #define EWM_CTRL_INTEN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_INTEN_SHIFT)) & EWM_CTRL_INTEN_MASK)
  5081. /*! @name SERV - Service Register */
  5082. #define EWM_SERV_SERVICE_MASK (0xFFU)
  5083. #define EWM_SERV_SERVICE_SHIFT (0U)
  5084. #define EWM_SERV_SERVICE(x) (((uint8_t)(((uint8_t)(x)) << EWM_SERV_SERVICE_SHIFT)) & EWM_SERV_SERVICE_MASK)
  5085. /*! @name CMPL - Compare Low Register */
  5086. #define EWM_CMPL_COMPAREL_MASK (0xFFU)
  5087. #define EWM_CMPL_COMPAREL_SHIFT (0U)
  5088. #define EWM_CMPL_COMPAREL(x) (((uint8_t)(((uint8_t)(x)) << EWM_CMPL_COMPAREL_SHIFT)) & EWM_CMPL_COMPAREL_MASK)
  5089. /*! @name CMPH - Compare High Register */
  5090. #define EWM_CMPH_COMPAREH_MASK (0xFFU)
  5091. #define EWM_CMPH_COMPAREH_SHIFT (0U)
  5092. #define EWM_CMPH_COMPAREH(x) (((uint8_t)(((uint8_t)(x)) << EWM_CMPH_COMPAREH_SHIFT)) & EWM_CMPH_COMPAREH_MASK)
  5093. /*!
  5094. * @}
  5095. */ /* end of group EWM_Register_Masks */
  5096. /* EWM - Peripheral instance base addresses */
  5097. /** Peripheral EWM base address */
  5098. #define EWM_BASE (0x40061000u)
  5099. /** Peripheral EWM base pointer */
  5100. #define EWM ((EWM_Type *)EWM_BASE)
  5101. /** Array initializer of EWM peripheral base addresses */
  5102. #define EWM_BASE_ADDRS { EWM_BASE }
  5103. /** Array initializer of EWM peripheral base pointers */
  5104. #define EWM_BASE_PTRS { EWM }
  5105. /** Interrupt vectors for the EWM peripheral type */
  5106. #define EWM_IRQS { WDOG_EWM_IRQn }
  5107. /*!
  5108. * @}
  5109. */ /* end of group EWM_Peripheral_Access_Layer */
  5110. /* ----------------------------------------------------------------------------
  5111. -- FB Peripheral Access Layer
  5112. ---------------------------------------------------------------------------- */
  5113. /*!
  5114. * @addtogroup FB_Peripheral_Access_Layer FB Peripheral Access Layer
  5115. * @{
  5116. */
  5117. /** FB - Register Layout Typedef */
  5118. typedef struct {
  5119. struct { /* offset: 0x0, array step: 0xC */
  5120. __IO uint32_t CSAR; /**< Chip Select Address Register, array offset: 0x0, array step: 0xC */
  5121. __IO uint32_t CSMR; /**< Chip Select Mask Register, array offset: 0x4, array step: 0xC */
  5122. __IO uint32_t CSCR; /**< Chip Select Control Register, array offset: 0x8, array step: 0xC */
  5123. } CS[6];
  5124. uint8_t RESERVED_0[24];
  5125. __IO uint32_t CSPMCR; /**< Chip Select port Multiplexing Control Register, offset: 0x60 */
  5126. } FB_Type;
  5127. /* ----------------------------------------------------------------------------
  5128. -- FB Register Masks
  5129. ---------------------------------------------------------------------------- */
  5130. /*!
  5131. * @addtogroup FB_Register_Masks FB Register Masks
  5132. * @{
  5133. */
  5134. /*! @name CSAR - Chip Select Address Register */
  5135. #define FB_CSAR_BA_MASK (0xFFFF0000U)
  5136. #define FB_CSAR_BA_SHIFT (16U)
  5137. #define FB_CSAR_BA(x) (((uint32_t)(((uint32_t)(x)) << FB_CSAR_BA_SHIFT)) & FB_CSAR_BA_MASK)
  5138. /* The count of FB_CSAR */
  5139. #define FB_CSAR_COUNT (6U)
  5140. /*! @name CSMR - Chip Select Mask Register */
  5141. #define FB_CSMR_V_MASK (0x1U)
  5142. #define FB_CSMR_V_SHIFT (0U)
  5143. #define FB_CSMR_V(x) (((uint32_t)(((uint32_t)(x)) << FB_CSMR_V_SHIFT)) & FB_CSMR_V_MASK)
  5144. #define FB_CSMR_WP_MASK (0x100U)
  5145. #define FB_CSMR_WP_SHIFT (8U)
  5146. #define FB_CSMR_WP(x) (((uint32_t)(((uint32_t)(x)) << FB_CSMR_WP_SHIFT)) & FB_CSMR_WP_MASK)
  5147. #define FB_CSMR_BAM_MASK (0xFFFF0000U)
  5148. #define FB_CSMR_BAM_SHIFT (16U)
  5149. #define FB_CSMR_BAM(x) (((uint32_t)(((uint32_t)(x)) << FB_CSMR_BAM_SHIFT)) & FB_CSMR_BAM_MASK)
  5150. /* The count of FB_CSMR */
  5151. #define FB_CSMR_COUNT (6U)
  5152. /*! @name CSCR - Chip Select Control Register */
  5153. #define FB_CSCR_BSTW_MASK (0x8U)
  5154. #define FB_CSCR_BSTW_SHIFT (3U)
  5155. #define FB_CSCR_BSTW(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_BSTW_SHIFT)) & FB_CSCR_BSTW_MASK)
  5156. #define FB_CSCR_BSTR_MASK (0x10U)
  5157. #define FB_CSCR_BSTR_SHIFT (4U)
  5158. #define FB_CSCR_BSTR(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_BSTR_SHIFT)) & FB_CSCR_BSTR_MASK)
  5159. #define FB_CSCR_BEM_MASK (0x20U)
  5160. #define FB_CSCR_BEM_SHIFT (5U)
  5161. #define FB_CSCR_BEM(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_BEM_SHIFT)) & FB_CSCR_BEM_MASK)
  5162. #define FB_CSCR_PS_MASK (0xC0U)
  5163. #define FB_CSCR_PS_SHIFT (6U)
  5164. #define FB_CSCR_PS(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_PS_SHIFT)) & FB_CSCR_PS_MASK)
  5165. #define FB_CSCR_AA_MASK (0x100U)
  5166. #define FB_CSCR_AA_SHIFT (8U)
  5167. #define FB_CSCR_AA(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_AA_SHIFT)) & FB_CSCR_AA_MASK)
  5168. #define FB_CSCR_BLS_MASK (0x200U)
  5169. #define FB_CSCR_BLS_SHIFT (9U)
  5170. #define FB_CSCR_BLS(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_BLS_SHIFT)) & FB_CSCR_BLS_MASK)
  5171. #define FB_CSCR_WS_MASK (0xFC00U)
  5172. #define FB_CSCR_WS_SHIFT (10U)
  5173. #define FB_CSCR_WS(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_WS_SHIFT)) & FB_CSCR_WS_MASK)
  5174. #define FB_CSCR_WRAH_MASK (0x30000U)
  5175. #define FB_CSCR_WRAH_SHIFT (16U)
  5176. #define FB_CSCR_WRAH(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_WRAH_SHIFT)) & FB_CSCR_WRAH_MASK)
  5177. #define FB_CSCR_RDAH_MASK (0xC0000U)
  5178. #define FB_CSCR_RDAH_SHIFT (18U)
  5179. #define FB_CSCR_RDAH(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_RDAH_SHIFT)) & FB_CSCR_RDAH_MASK)
  5180. #define FB_CSCR_ASET_MASK (0x300000U)
  5181. #define FB_CSCR_ASET_SHIFT (20U)
  5182. #define FB_CSCR_ASET(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_ASET_SHIFT)) & FB_CSCR_ASET_MASK)
  5183. #define FB_CSCR_EXTS_MASK (0x400000U)
  5184. #define FB_CSCR_EXTS_SHIFT (22U)
  5185. #define FB_CSCR_EXTS(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_EXTS_SHIFT)) & FB_CSCR_EXTS_MASK)
  5186. #define FB_CSCR_SWSEN_MASK (0x800000U)
  5187. #define FB_CSCR_SWSEN_SHIFT (23U)
  5188. #define FB_CSCR_SWSEN(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_SWSEN_SHIFT)) & FB_CSCR_SWSEN_MASK)
  5189. #define FB_CSCR_SWS_MASK (0xFC000000U)
  5190. #define FB_CSCR_SWS_SHIFT (26U)
  5191. #define FB_CSCR_SWS(x) (((uint32_t)(((uint32_t)(x)) << FB_CSCR_SWS_SHIFT)) & FB_CSCR_SWS_MASK)
  5192. /* The count of FB_CSCR */
  5193. #define FB_CSCR_COUNT (6U)
  5194. /*! @name CSPMCR - Chip Select port Multiplexing Control Register */
  5195. #define FB_CSPMCR_GROUP5_MASK (0xF000U)
  5196. #define FB_CSPMCR_GROUP5_SHIFT (12U)
  5197. #define FB_CSPMCR_GROUP5(x) (((uint32_t)(((uint32_t)(x)) << FB_CSPMCR_GROUP5_SHIFT)) & FB_CSPMCR_GROUP5_MASK)
  5198. #define FB_CSPMCR_GROUP4_MASK (0xF0000U)
  5199. #define FB_CSPMCR_GROUP4_SHIFT (16U)
  5200. #define FB_CSPMCR_GROUP4(x) (((uint32_t)(((uint32_t)(x)) << FB_CSPMCR_GROUP4_SHIFT)) & FB_CSPMCR_GROUP4_MASK)
  5201. #define FB_CSPMCR_GROUP3_MASK (0xF00000U)
  5202. #define FB_CSPMCR_GROUP3_SHIFT (20U)
  5203. #define FB_CSPMCR_GROUP3(x) (((uint32_t)(((uint32_t)(x)) << FB_CSPMCR_GROUP3_SHIFT)) & FB_CSPMCR_GROUP3_MASK)
  5204. #define FB_CSPMCR_GROUP2_MASK (0xF000000U)
  5205. #define FB_CSPMCR_GROUP2_SHIFT (24U)
  5206. #define FB_CSPMCR_GROUP2(x) (((uint32_t)(((uint32_t)(x)) << FB_CSPMCR_GROUP2_SHIFT)) & FB_CSPMCR_GROUP2_MASK)
  5207. #define FB_CSPMCR_GROUP1_MASK (0xF0000000U)
  5208. #define FB_CSPMCR_GROUP1_SHIFT (28U)
  5209. #define FB_CSPMCR_GROUP1(x) (((uint32_t)(((uint32_t)(x)) << FB_CSPMCR_GROUP1_SHIFT)) & FB_CSPMCR_GROUP1_MASK)
  5210. /*!
  5211. * @}
  5212. */ /* end of group FB_Register_Masks */
  5213. /* FB - Peripheral instance base addresses */
  5214. /** Peripheral FB base address */
  5215. #define FB_BASE (0x4000C000u)
  5216. /** Peripheral FB base pointer */
  5217. #define FB ((FB_Type *)FB_BASE)
  5218. /** Array initializer of FB peripheral base addresses */
  5219. #define FB_BASE_ADDRS { FB_BASE }
  5220. /** Array initializer of FB peripheral base pointers */
  5221. #define FB_BASE_PTRS { FB }
  5222. /*!
  5223. * @}
  5224. */ /* end of group FB_Peripheral_Access_Layer */
  5225. /* ----------------------------------------------------------------------------
  5226. -- FMC Peripheral Access Layer
  5227. ---------------------------------------------------------------------------- */
  5228. /*!
  5229. * @addtogroup FMC_Peripheral_Access_Layer FMC Peripheral Access Layer
  5230. * @{
  5231. */
  5232. /** FMC - Register Layout Typedef */
  5233. typedef struct {
  5234. __IO uint32_t PFAPR; /**< Flash Access Protection Register, offset: 0x0 */
  5235. __IO uint32_t PFB0CR; /**< Flash Bank 0 Control Register, offset: 0x4 */
  5236. __IO uint32_t PFB1CR; /**< Flash Bank 1 Control Register, offset: 0x8 */
  5237. uint8_t RESERVED_0[244];
  5238. __IO uint32_t TAGVDW0S[4]; /**< Cache Tag Storage, array offset: 0x100, array step: 0x4 */
  5239. __IO uint32_t TAGVDW1S[4]; /**< Cache Tag Storage, array offset: 0x110, array step: 0x4 */
  5240. __IO uint32_t TAGVDW2S[4]; /**< Cache Tag Storage, array offset: 0x120, array step: 0x4 */
  5241. __IO uint32_t TAGVDW3S[4]; /**< Cache Tag Storage, array offset: 0x130, array step: 0x4 */
  5242. uint8_t RESERVED_1[192];
  5243. struct { /* offset: 0x200, array step: index*0x20, index2*0x8 */
  5244. __IO uint32_t DATA_U; /**< Cache Data Storage (upper word), array offset: 0x200, array step: index*0x20, index2*0x8 */
  5245. __IO uint32_t DATA_L; /**< Cache Data Storage (lower word), array offset: 0x204, array step: index*0x20, index2*0x8 */
  5246. } SET[4][4];
  5247. } FMC_Type;
  5248. /* ----------------------------------------------------------------------------
  5249. -- FMC Register Masks
  5250. ---------------------------------------------------------------------------- */
  5251. /*!
  5252. * @addtogroup FMC_Register_Masks FMC Register Masks
  5253. * @{
  5254. */
  5255. /*! @name PFAPR - Flash Access Protection Register */
  5256. #define FMC_PFAPR_M0AP_MASK (0x3U)
  5257. #define FMC_PFAPR_M0AP_SHIFT (0U)
  5258. #define FMC_PFAPR_M0AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M0AP_SHIFT)) & FMC_PFAPR_M0AP_MASK)
  5259. #define FMC_PFAPR_M1AP_MASK (0xCU)
  5260. #define FMC_PFAPR_M1AP_SHIFT (2U)
  5261. #define FMC_PFAPR_M1AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M1AP_SHIFT)) & FMC_PFAPR_M1AP_MASK)
  5262. #define FMC_PFAPR_M2AP_MASK (0x30U)
  5263. #define FMC_PFAPR_M2AP_SHIFT (4U)
  5264. #define FMC_PFAPR_M2AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M2AP_SHIFT)) & FMC_PFAPR_M2AP_MASK)
  5265. #define FMC_PFAPR_M3AP_MASK (0xC0U)
  5266. #define FMC_PFAPR_M3AP_SHIFT (6U)
  5267. #define FMC_PFAPR_M3AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M3AP_SHIFT)) & FMC_PFAPR_M3AP_MASK)
  5268. #define FMC_PFAPR_M4AP_MASK (0x300U)
  5269. #define FMC_PFAPR_M4AP_SHIFT (8U)
  5270. #define FMC_PFAPR_M4AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M4AP_SHIFT)) & FMC_PFAPR_M4AP_MASK)
  5271. #define FMC_PFAPR_M5AP_MASK (0xC00U)
  5272. #define FMC_PFAPR_M5AP_SHIFT (10U)
  5273. #define FMC_PFAPR_M5AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M5AP_SHIFT)) & FMC_PFAPR_M5AP_MASK)
  5274. #define FMC_PFAPR_M6AP_MASK (0x3000U)
  5275. #define FMC_PFAPR_M6AP_SHIFT (12U)
  5276. #define FMC_PFAPR_M6AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M6AP_SHIFT)) & FMC_PFAPR_M6AP_MASK)
  5277. #define FMC_PFAPR_M7AP_MASK (0xC000U)
  5278. #define FMC_PFAPR_M7AP_SHIFT (14U)
  5279. #define FMC_PFAPR_M7AP(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M7AP_SHIFT)) & FMC_PFAPR_M7AP_MASK)
  5280. #define FMC_PFAPR_M0PFD_MASK (0x10000U)
  5281. #define FMC_PFAPR_M0PFD_SHIFT (16U)
  5282. #define FMC_PFAPR_M0PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M0PFD_SHIFT)) & FMC_PFAPR_M0PFD_MASK)
  5283. #define FMC_PFAPR_M1PFD_MASK (0x20000U)
  5284. #define FMC_PFAPR_M1PFD_SHIFT (17U)
  5285. #define FMC_PFAPR_M1PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M1PFD_SHIFT)) & FMC_PFAPR_M1PFD_MASK)
  5286. #define FMC_PFAPR_M2PFD_MASK (0x40000U)
  5287. #define FMC_PFAPR_M2PFD_SHIFT (18U)
  5288. #define FMC_PFAPR_M2PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M2PFD_SHIFT)) & FMC_PFAPR_M2PFD_MASK)
  5289. #define FMC_PFAPR_M3PFD_MASK (0x80000U)
  5290. #define FMC_PFAPR_M3PFD_SHIFT (19U)
  5291. #define FMC_PFAPR_M3PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M3PFD_SHIFT)) & FMC_PFAPR_M3PFD_MASK)
  5292. #define FMC_PFAPR_M4PFD_MASK (0x100000U)
  5293. #define FMC_PFAPR_M4PFD_SHIFT (20U)
  5294. #define FMC_PFAPR_M4PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M4PFD_SHIFT)) & FMC_PFAPR_M4PFD_MASK)
  5295. #define FMC_PFAPR_M5PFD_MASK (0x200000U)
  5296. #define FMC_PFAPR_M5PFD_SHIFT (21U)
  5297. #define FMC_PFAPR_M5PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M5PFD_SHIFT)) & FMC_PFAPR_M5PFD_MASK)
  5298. #define FMC_PFAPR_M6PFD_MASK (0x400000U)
  5299. #define FMC_PFAPR_M6PFD_SHIFT (22U)
  5300. #define FMC_PFAPR_M6PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M6PFD_SHIFT)) & FMC_PFAPR_M6PFD_MASK)
  5301. #define FMC_PFAPR_M7PFD_MASK (0x800000U)
  5302. #define FMC_PFAPR_M7PFD_SHIFT (23U)
  5303. #define FMC_PFAPR_M7PFD(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFAPR_M7PFD_SHIFT)) & FMC_PFAPR_M7PFD_MASK)
  5304. /*! @name PFB0CR - Flash Bank 0 Control Register */
  5305. #define FMC_PFB0CR_B0SEBE_MASK (0x1U)
  5306. #define FMC_PFB0CR_B0SEBE_SHIFT (0U)
  5307. #define FMC_PFB0CR_B0SEBE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_B0SEBE_SHIFT)) & FMC_PFB0CR_B0SEBE_MASK)
  5308. #define FMC_PFB0CR_B0IPE_MASK (0x2U)
  5309. #define FMC_PFB0CR_B0IPE_SHIFT (1U)
  5310. #define FMC_PFB0CR_B0IPE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_B0IPE_SHIFT)) & FMC_PFB0CR_B0IPE_MASK)
  5311. #define FMC_PFB0CR_B0DPE_MASK (0x4U)
  5312. #define FMC_PFB0CR_B0DPE_SHIFT (2U)
  5313. #define FMC_PFB0CR_B0DPE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_B0DPE_SHIFT)) & FMC_PFB0CR_B0DPE_MASK)
  5314. #define FMC_PFB0CR_B0ICE_MASK (0x8U)
  5315. #define FMC_PFB0CR_B0ICE_SHIFT (3U)
  5316. #define FMC_PFB0CR_B0ICE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_B0ICE_SHIFT)) & FMC_PFB0CR_B0ICE_MASK)
  5317. #define FMC_PFB0CR_B0DCE_MASK (0x10U)
  5318. #define FMC_PFB0CR_B0DCE_SHIFT (4U)
  5319. #define FMC_PFB0CR_B0DCE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_B0DCE_SHIFT)) & FMC_PFB0CR_B0DCE_MASK)
  5320. #define FMC_PFB0CR_CRC_MASK (0xE0U)
  5321. #define FMC_PFB0CR_CRC_SHIFT (5U)
  5322. #define FMC_PFB0CR_CRC(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_CRC_SHIFT)) & FMC_PFB0CR_CRC_MASK)
  5323. #define FMC_PFB0CR_B0MW_MASK (0x60000U)
  5324. #define FMC_PFB0CR_B0MW_SHIFT (17U)
  5325. #define FMC_PFB0CR_B0MW(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_B0MW_SHIFT)) & FMC_PFB0CR_B0MW_MASK)
  5326. #define FMC_PFB0CR_S_B_INV_MASK (0x80000U)
  5327. #define FMC_PFB0CR_S_B_INV_SHIFT (19U)
  5328. #define FMC_PFB0CR_S_B_INV(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_S_B_INV_SHIFT)) & FMC_PFB0CR_S_B_INV_MASK)
  5329. #define FMC_PFB0CR_CINV_WAY_MASK (0xF00000U)
  5330. #define FMC_PFB0CR_CINV_WAY_SHIFT (20U)
  5331. #define FMC_PFB0CR_CINV_WAY(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_CINV_WAY_SHIFT)) & FMC_PFB0CR_CINV_WAY_MASK)
  5332. #define FMC_PFB0CR_CLCK_WAY_MASK (0xF000000U)
  5333. #define FMC_PFB0CR_CLCK_WAY_SHIFT (24U)
  5334. #define FMC_PFB0CR_CLCK_WAY(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_CLCK_WAY_SHIFT)) & FMC_PFB0CR_CLCK_WAY_MASK)
  5335. #define FMC_PFB0CR_B0RWSC_MASK (0xF0000000U)
  5336. #define FMC_PFB0CR_B0RWSC_SHIFT (28U)
  5337. #define FMC_PFB0CR_B0RWSC(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB0CR_B0RWSC_SHIFT)) & FMC_PFB0CR_B0RWSC_MASK)
  5338. /*! @name PFB1CR - Flash Bank 1 Control Register */
  5339. #define FMC_PFB1CR_B1SEBE_MASK (0x1U)
  5340. #define FMC_PFB1CR_B1SEBE_SHIFT (0U)
  5341. #define FMC_PFB1CR_B1SEBE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB1CR_B1SEBE_SHIFT)) & FMC_PFB1CR_B1SEBE_MASK)
  5342. #define FMC_PFB1CR_B1IPE_MASK (0x2U)
  5343. #define FMC_PFB1CR_B1IPE_SHIFT (1U)
  5344. #define FMC_PFB1CR_B1IPE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB1CR_B1IPE_SHIFT)) & FMC_PFB1CR_B1IPE_MASK)
  5345. #define FMC_PFB1CR_B1DPE_MASK (0x4U)
  5346. #define FMC_PFB1CR_B1DPE_SHIFT (2U)
  5347. #define FMC_PFB1CR_B1DPE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB1CR_B1DPE_SHIFT)) & FMC_PFB1CR_B1DPE_MASK)
  5348. #define FMC_PFB1CR_B1ICE_MASK (0x8U)
  5349. #define FMC_PFB1CR_B1ICE_SHIFT (3U)
  5350. #define FMC_PFB1CR_B1ICE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB1CR_B1ICE_SHIFT)) & FMC_PFB1CR_B1ICE_MASK)
  5351. #define FMC_PFB1CR_B1DCE_MASK (0x10U)
  5352. #define FMC_PFB1CR_B1DCE_SHIFT (4U)
  5353. #define FMC_PFB1CR_B1DCE(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB1CR_B1DCE_SHIFT)) & FMC_PFB1CR_B1DCE_MASK)
  5354. #define FMC_PFB1CR_B1MW_MASK (0x60000U)
  5355. #define FMC_PFB1CR_B1MW_SHIFT (17U)
  5356. #define FMC_PFB1CR_B1MW(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB1CR_B1MW_SHIFT)) & FMC_PFB1CR_B1MW_MASK)
  5357. #define FMC_PFB1CR_B1RWSC_MASK (0xF0000000U)
  5358. #define FMC_PFB1CR_B1RWSC_SHIFT (28U)
  5359. #define FMC_PFB1CR_B1RWSC(x) (((uint32_t)(((uint32_t)(x)) << FMC_PFB1CR_B1RWSC_SHIFT)) & FMC_PFB1CR_B1RWSC_MASK)
  5360. /*! @name TAGVDW0S - Cache Tag Storage */
  5361. #define FMC_TAGVDW0S_valid_MASK (0x1U)
  5362. #define FMC_TAGVDW0S_valid_SHIFT (0U)
  5363. #define FMC_TAGVDW0S_valid(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW0S_valid_SHIFT)) & FMC_TAGVDW0S_valid_MASK)
  5364. #define FMC_TAGVDW0S_tag_MASK (0x7FFE0U)
  5365. #define FMC_TAGVDW0S_tag_SHIFT (5U)
  5366. #define FMC_TAGVDW0S_tag(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW0S_tag_SHIFT)) & FMC_TAGVDW0S_tag_MASK)
  5367. /* The count of FMC_TAGVDW0S */
  5368. #define FMC_TAGVDW0S_COUNT (4U)
  5369. /*! @name TAGVDW1S - Cache Tag Storage */
  5370. #define FMC_TAGVDW1S_valid_MASK (0x1U)
  5371. #define FMC_TAGVDW1S_valid_SHIFT (0U)
  5372. #define FMC_TAGVDW1S_valid(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW1S_valid_SHIFT)) & FMC_TAGVDW1S_valid_MASK)
  5373. #define FMC_TAGVDW1S_tag_MASK (0x7FFE0U)
  5374. #define FMC_TAGVDW1S_tag_SHIFT (5U)
  5375. #define FMC_TAGVDW1S_tag(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW1S_tag_SHIFT)) & FMC_TAGVDW1S_tag_MASK)
  5376. /* The count of FMC_TAGVDW1S */
  5377. #define FMC_TAGVDW1S_COUNT (4U)
  5378. /*! @name TAGVDW2S - Cache Tag Storage */
  5379. #define FMC_TAGVDW2S_valid_MASK (0x1U)
  5380. #define FMC_TAGVDW2S_valid_SHIFT (0U)
  5381. #define FMC_TAGVDW2S_valid(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW2S_valid_SHIFT)) & FMC_TAGVDW2S_valid_MASK)
  5382. #define FMC_TAGVDW2S_tag_MASK (0x7FFE0U)
  5383. #define FMC_TAGVDW2S_tag_SHIFT (5U)
  5384. #define FMC_TAGVDW2S_tag(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW2S_tag_SHIFT)) & FMC_TAGVDW2S_tag_MASK)
  5385. /* The count of FMC_TAGVDW2S */
  5386. #define FMC_TAGVDW2S_COUNT (4U)
  5387. /*! @name TAGVDW3S - Cache Tag Storage */
  5388. #define FMC_TAGVDW3S_valid_MASK (0x1U)
  5389. #define FMC_TAGVDW3S_valid_SHIFT (0U)
  5390. #define FMC_TAGVDW3S_valid(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW3S_valid_SHIFT)) & FMC_TAGVDW3S_valid_MASK)
  5391. #define FMC_TAGVDW3S_tag_MASK (0x7FFE0U)
  5392. #define FMC_TAGVDW3S_tag_SHIFT (5U)
  5393. #define FMC_TAGVDW3S_tag(x) (((uint32_t)(((uint32_t)(x)) << FMC_TAGVDW3S_tag_SHIFT)) & FMC_TAGVDW3S_tag_MASK)
  5394. /* The count of FMC_TAGVDW3S */
  5395. #define FMC_TAGVDW3S_COUNT (4U)
  5396. /*! @name DATA_U - Cache Data Storage (upper word) */
  5397. #define FMC_DATA_U_data_MASK (0xFFFFFFFFU)
  5398. #define FMC_DATA_U_data_SHIFT (0U)
  5399. #define FMC_DATA_U_data(x) (((uint32_t)(((uint32_t)(x)) << FMC_DATA_U_data_SHIFT)) & FMC_DATA_U_data_MASK)
  5400. /* The count of FMC_DATA_U */
  5401. #define FMC_DATA_U_COUNT (4U)
  5402. /* The count of FMC_DATA_U */
  5403. #define FMC_DATA_U_COUNT2 (4U)
  5404. /*! @name DATA_L - Cache Data Storage (lower word) */
  5405. #define FMC_DATA_L_data_MASK (0xFFFFFFFFU)
  5406. #define FMC_DATA_L_data_SHIFT (0U)
  5407. #define FMC_DATA_L_data(x) (((uint32_t)(((uint32_t)(x)) << FMC_DATA_L_data_SHIFT)) & FMC_DATA_L_data_MASK)
  5408. /* The count of FMC_DATA_L */
  5409. #define FMC_DATA_L_COUNT (4U)
  5410. /* The count of FMC_DATA_L */
  5411. #define FMC_DATA_L_COUNT2 (4U)
  5412. /*!
  5413. * @}
  5414. */ /* end of group FMC_Register_Masks */
  5415. /* FMC - Peripheral instance base addresses */
  5416. /** Peripheral FMC base address */
  5417. #define FMC_BASE (0x4001F000u)
  5418. /** Peripheral FMC base pointer */
  5419. #define FMC ((FMC_Type *)FMC_BASE)
  5420. /** Array initializer of FMC peripheral base addresses */
  5421. #define FMC_BASE_ADDRS { FMC_BASE }
  5422. /** Array initializer of FMC peripheral base pointers */
  5423. #define FMC_BASE_PTRS { FMC }
  5424. /*!
  5425. * @}
  5426. */ /* end of group FMC_Peripheral_Access_Layer */
  5427. /* ----------------------------------------------------------------------------
  5428. -- FTFE Peripheral Access Layer
  5429. ---------------------------------------------------------------------------- */
  5430. /*!
  5431. * @addtogroup FTFE_Peripheral_Access_Layer FTFE Peripheral Access Layer
  5432. * @{
  5433. */
  5434. /** FTFE - Register Layout Typedef */
  5435. typedef struct {
  5436. __IO uint8_t FSTAT; /**< Flash Status Register, offset: 0x0 */
  5437. __IO uint8_t FCNFG; /**< Flash Configuration Register, offset: 0x1 */
  5438. __I uint8_t FSEC; /**< Flash Security Register, offset: 0x2 */
  5439. __I uint8_t FOPT; /**< Flash Option Register, offset: 0x3 */
  5440. __IO uint8_t FCCOB3; /**< Flash Common Command Object Registers, offset: 0x4 */
  5441. __IO uint8_t FCCOB2; /**< Flash Common Command Object Registers, offset: 0x5 */
  5442. __IO uint8_t FCCOB1; /**< Flash Common Command Object Registers, offset: 0x6 */
  5443. __IO uint8_t FCCOB0; /**< Flash Common Command Object Registers, offset: 0x7 */
  5444. __IO uint8_t FCCOB7; /**< Flash Common Command Object Registers, offset: 0x8 */
  5445. __IO uint8_t FCCOB6; /**< Flash Common Command Object Registers, offset: 0x9 */
  5446. __IO uint8_t FCCOB5; /**< Flash Common Command Object Registers, offset: 0xA */
  5447. __IO uint8_t FCCOB4; /**< Flash Common Command Object Registers, offset: 0xB */
  5448. __IO uint8_t FCCOBB; /**< Flash Common Command Object Registers, offset: 0xC */
  5449. __IO uint8_t FCCOBA; /**< Flash Common Command Object Registers, offset: 0xD */
  5450. __IO uint8_t FCCOB9; /**< Flash Common Command Object Registers, offset: 0xE */
  5451. __IO uint8_t FCCOB8; /**< Flash Common Command Object Registers, offset: 0xF */
  5452. __IO uint8_t FPROT3; /**< Program Flash Protection Registers, offset: 0x10 */
  5453. __IO uint8_t FPROT2; /**< Program Flash Protection Registers, offset: 0x11 */
  5454. __IO uint8_t FPROT1; /**< Program Flash Protection Registers, offset: 0x12 */
  5455. __IO uint8_t FPROT0; /**< Program Flash Protection Registers, offset: 0x13 */
  5456. uint8_t RESERVED_0[2];
  5457. __IO uint8_t FEPROT; /**< EEPROM Protection Register, offset: 0x16 */
  5458. __IO uint8_t FDPROT; /**< Data Flash Protection Register, offset: 0x17 */
  5459. } FTFE_Type;
  5460. /* ----------------------------------------------------------------------------
  5461. -- FTFE Register Masks
  5462. ---------------------------------------------------------------------------- */
  5463. /*!
  5464. * @addtogroup FTFE_Register_Masks FTFE Register Masks
  5465. * @{
  5466. */
  5467. /*! @name FSTAT - Flash Status Register */
  5468. #define FTFE_FSTAT_MGSTAT0_MASK (0x1U)
  5469. #define FTFE_FSTAT_MGSTAT0_SHIFT (0U)
  5470. #define FTFE_FSTAT_MGSTAT0(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSTAT_MGSTAT0_SHIFT)) & FTFE_FSTAT_MGSTAT0_MASK)
  5471. #define FTFE_FSTAT_FPVIOL_MASK (0x10U)
  5472. #define FTFE_FSTAT_FPVIOL_SHIFT (4U)
  5473. #define FTFE_FSTAT_FPVIOL(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSTAT_FPVIOL_SHIFT)) & FTFE_FSTAT_FPVIOL_MASK)
  5474. #define FTFE_FSTAT_ACCERR_MASK (0x20U)
  5475. #define FTFE_FSTAT_ACCERR_SHIFT (5U)
  5476. #define FTFE_FSTAT_ACCERR(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSTAT_ACCERR_SHIFT)) & FTFE_FSTAT_ACCERR_MASK)
  5477. #define FTFE_FSTAT_RDCOLERR_MASK (0x40U)
  5478. #define FTFE_FSTAT_RDCOLERR_SHIFT (6U)
  5479. #define FTFE_FSTAT_RDCOLERR(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSTAT_RDCOLERR_SHIFT)) & FTFE_FSTAT_RDCOLERR_MASK)
  5480. #define FTFE_FSTAT_CCIF_MASK (0x80U)
  5481. #define FTFE_FSTAT_CCIF_SHIFT (7U)
  5482. #define FTFE_FSTAT_CCIF(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSTAT_CCIF_SHIFT)) & FTFE_FSTAT_CCIF_MASK)
  5483. /*! @name FCNFG - Flash Configuration Register */
  5484. #define FTFE_FCNFG_EEERDY_MASK (0x1U)
  5485. #define FTFE_FCNFG_EEERDY_SHIFT (0U)
  5486. #define FTFE_FCNFG_EEERDY(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_EEERDY_SHIFT)) & FTFE_FCNFG_EEERDY_MASK)
  5487. #define FTFE_FCNFG_RAMRDY_MASK (0x2U)
  5488. #define FTFE_FCNFG_RAMRDY_SHIFT (1U)
  5489. #define FTFE_FCNFG_RAMRDY(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_RAMRDY_SHIFT)) & FTFE_FCNFG_RAMRDY_MASK)
  5490. #define FTFE_FCNFG_PFLSH_MASK (0x4U)
  5491. #define FTFE_FCNFG_PFLSH_SHIFT (2U)
  5492. #define FTFE_FCNFG_PFLSH(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_PFLSH_SHIFT)) & FTFE_FCNFG_PFLSH_MASK)
  5493. #define FTFE_FCNFG_SWAP_MASK (0x8U)
  5494. #define FTFE_FCNFG_SWAP_SHIFT (3U)
  5495. #define FTFE_FCNFG_SWAP(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_SWAP_SHIFT)) & FTFE_FCNFG_SWAP_MASK)
  5496. #define FTFE_FCNFG_ERSSUSP_MASK (0x10U)
  5497. #define FTFE_FCNFG_ERSSUSP_SHIFT (4U)
  5498. #define FTFE_FCNFG_ERSSUSP(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_ERSSUSP_SHIFT)) & FTFE_FCNFG_ERSSUSP_MASK)
  5499. #define FTFE_FCNFG_ERSAREQ_MASK (0x20U)
  5500. #define FTFE_FCNFG_ERSAREQ_SHIFT (5U)
  5501. #define FTFE_FCNFG_ERSAREQ(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_ERSAREQ_SHIFT)) & FTFE_FCNFG_ERSAREQ_MASK)
  5502. #define FTFE_FCNFG_RDCOLLIE_MASK (0x40U)
  5503. #define FTFE_FCNFG_RDCOLLIE_SHIFT (6U)
  5504. #define FTFE_FCNFG_RDCOLLIE(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_RDCOLLIE_SHIFT)) & FTFE_FCNFG_RDCOLLIE_MASK)
  5505. #define FTFE_FCNFG_CCIE_MASK (0x80U)
  5506. #define FTFE_FCNFG_CCIE_SHIFT (7U)
  5507. #define FTFE_FCNFG_CCIE(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCNFG_CCIE_SHIFT)) & FTFE_FCNFG_CCIE_MASK)
  5508. /*! @name FSEC - Flash Security Register */
  5509. #define FTFE_FSEC_SEC_MASK (0x3U)
  5510. #define FTFE_FSEC_SEC_SHIFT (0U)
  5511. #define FTFE_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSEC_SEC_SHIFT)) & FTFE_FSEC_SEC_MASK)
  5512. #define FTFE_FSEC_FSLACC_MASK (0xCU)
  5513. #define FTFE_FSEC_FSLACC_SHIFT (2U)
  5514. #define FTFE_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSEC_FSLACC_SHIFT)) & FTFE_FSEC_FSLACC_MASK)
  5515. #define FTFE_FSEC_MEEN_MASK (0x30U)
  5516. #define FTFE_FSEC_MEEN_SHIFT (4U)
  5517. #define FTFE_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSEC_MEEN_SHIFT)) & FTFE_FSEC_MEEN_MASK)
  5518. #define FTFE_FSEC_KEYEN_MASK (0xC0U)
  5519. #define FTFE_FSEC_KEYEN_SHIFT (6U)
  5520. #define FTFE_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FSEC_KEYEN_SHIFT)) & FTFE_FSEC_KEYEN_MASK)
  5521. /*! @name FOPT - Flash Option Register */
  5522. #define FTFE_FOPT_OPT_MASK (0xFFU)
  5523. #define FTFE_FOPT_OPT_SHIFT (0U)
  5524. #define FTFE_FOPT_OPT(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FOPT_OPT_SHIFT)) & FTFE_FOPT_OPT_MASK)
  5525. /*! @name FCCOB3 - Flash Common Command Object Registers */
  5526. #define FTFE_FCCOB3_CCOBn_MASK (0xFFU)
  5527. #define FTFE_FCCOB3_CCOBn_SHIFT (0U)
  5528. #define FTFE_FCCOB3_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB3_CCOBn_SHIFT)) & FTFE_FCCOB3_CCOBn_MASK)
  5529. /*! @name FCCOB2 - Flash Common Command Object Registers */
  5530. #define FTFE_FCCOB2_CCOBn_MASK (0xFFU)
  5531. #define FTFE_FCCOB2_CCOBn_SHIFT (0U)
  5532. #define FTFE_FCCOB2_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB2_CCOBn_SHIFT)) & FTFE_FCCOB2_CCOBn_MASK)
  5533. /*! @name FCCOB1 - Flash Common Command Object Registers */
  5534. #define FTFE_FCCOB1_CCOBn_MASK (0xFFU)
  5535. #define FTFE_FCCOB1_CCOBn_SHIFT (0U)
  5536. #define FTFE_FCCOB1_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB1_CCOBn_SHIFT)) & FTFE_FCCOB1_CCOBn_MASK)
  5537. /*! @name FCCOB0 - Flash Common Command Object Registers */
  5538. #define FTFE_FCCOB0_CCOBn_MASK (0xFFU)
  5539. #define FTFE_FCCOB0_CCOBn_SHIFT (0U)
  5540. #define FTFE_FCCOB0_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB0_CCOBn_SHIFT)) & FTFE_FCCOB0_CCOBn_MASK)
  5541. /*! @name FCCOB7 - Flash Common Command Object Registers */
  5542. #define FTFE_FCCOB7_CCOBn_MASK (0xFFU)
  5543. #define FTFE_FCCOB7_CCOBn_SHIFT (0U)
  5544. #define FTFE_FCCOB7_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB7_CCOBn_SHIFT)) & FTFE_FCCOB7_CCOBn_MASK)
  5545. /*! @name FCCOB6 - Flash Common Command Object Registers */
  5546. #define FTFE_FCCOB6_CCOBn_MASK (0xFFU)
  5547. #define FTFE_FCCOB6_CCOBn_SHIFT (0U)
  5548. #define FTFE_FCCOB6_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB6_CCOBn_SHIFT)) & FTFE_FCCOB6_CCOBn_MASK)
  5549. /*! @name FCCOB5 - Flash Common Command Object Registers */
  5550. #define FTFE_FCCOB5_CCOBn_MASK (0xFFU)
  5551. #define FTFE_FCCOB5_CCOBn_SHIFT (0U)
  5552. #define FTFE_FCCOB5_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB5_CCOBn_SHIFT)) & FTFE_FCCOB5_CCOBn_MASK)
  5553. /*! @name FCCOB4 - Flash Common Command Object Registers */
  5554. #define FTFE_FCCOB4_CCOBn_MASK (0xFFU)
  5555. #define FTFE_FCCOB4_CCOBn_SHIFT (0U)
  5556. #define FTFE_FCCOB4_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB4_CCOBn_SHIFT)) & FTFE_FCCOB4_CCOBn_MASK)
  5557. /*! @name FCCOBB - Flash Common Command Object Registers */
  5558. #define FTFE_FCCOBB_CCOBn_MASK (0xFFU)
  5559. #define FTFE_FCCOBB_CCOBn_SHIFT (0U)
  5560. #define FTFE_FCCOBB_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOBB_CCOBn_SHIFT)) & FTFE_FCCOBB_CCOBn_MASK)
  5561. /*! @name FCCOBA - Flash Common Command Object Registers */
  5562. #define FTFE_FCCOBA_CCOBn_MASK (0xFFU)
  5563. #define FTFE_FCCOBA_CCOBn_SHIFT (0U)
  5564. #define FTFE_FCCOBA_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOBA_CCOBn_SHIFT)) & FTFE_FCCOBA_CCOBn_MASK)
  5565. /*! @name FCCOB9 - Flash Common Command Object Registers */
  5566. #define FTFE_FCCOB9_CCOBn_MASK (0xFFU)
  5567. #define FTFE_FCCOB9_CCOBn_SHIFT (0U)
  5568. #define FTFE_FCCOB9_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB9_CCOBn_SHIFT)) & FTFE_FCCOB9_CCOBn_MASK)
  5569. /*! @name FCCOB8 - Flash Common Command Object Registers */
  5570. #define FTFE_FCCOB8_CCOBn_MASK (0xFFU)
  5571. #define FTFE_FCCOB8_CCOBn_SHIFT (0U)
  5572. #define FTFE_FCCOB8_CCOBn(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FCCOB8_CCOBn_SHIFT)) & FTFE_FCCOB8_CCOBn_MASK)
  5573. /*! @name FPROT3 - Program Flash Protection Registers */
  5574. #define FTFE_FPROT3_PROT_MASK (0xFFU)
  5575. #define FTFE_FPROT3_PROT_SHIFT (0U)
  5576. #define FTFE_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FPROT3_PROT_SHIFT)) & FTFE_FPROT3_PROT_MASK)
  5577. /*! @name FPROT2 - Program Flash Protection Registers */
  5578. #define FTFE_FPROT2_PROT_MASK (0xFFU)
  5579. #define FTFE_FPROT2_PROT_SHIFT (0U)
  5580. #define FTFE_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FPROT2_PROT_SHIFT)) & FTFE_FPROT2_PROT_MASK)
  5581. /*! @name FPROT1 - Program Flash Protection Registers */
  5582. #define FTFE_FPROT1_PROT_MASK (0xFFU)
  5583. #define FTFE_FPROT1_PROT_SHIFT (0U)
  5584. #define FTFE_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FPROT1_PROT_SHIFT)) & FTFE_FPROT1_PROT_MASK)
  5585. /*! @name FPROT0 - Program Flash Protection Registers */
  5586. #define FTFE_FPROT0_PROT_MASK (0xFFU)
  5587. #define FTFE_FPROT0_PROT_SHIFT (0U)
  5588. #define FTFE_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FPROT0_PROT_SHIFT)) & FTFE_FPROT0_PROT_MASK)
  5589. /*! @name FEPROT - EEPROM Protection Register */
  5590. #define FTFE_FEPROT_EPROT_MASK (0xFFU)
  5591. #define FTFE_FEPROT_EPROT_SHIFT (0U)
  5592. #define FTFE_FEPROT_EPROT(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FEPROT_EPROT_SHIFT)) & FTFE_FEPROT_EPROT_MASK)
  5593. /*! @name FDPROT - Data Flash Protection Register */
  5594. #define FTFE_FDPROT_DPROT_MASK (0xFFU)
  5595. #define FTFE_FDPROT_DPROT_SHIFT (0U)
  5596. #define FTFE_FDPROT_DPROT(x) (((uint8_t)(((uint8_t)(x)) << FTFE_FDPROT_DPROT_SHIFT)) & FTFE_FDPROT_DPROT_MASK)
  5597. /*!
  5598. * @}
  5599. */ /* end of group FTFE_Register_Masks */
  5600. /* FTFE - Peripheral instance base addresses */
  5601. /** Peripheral FTFE base address */
  5602. #define FTFE_BASE (0x40020000u)
  5603. /** Peripheral FTFE base pointer */
  5604. #define FTFE ((FTFE_Type *)FTFE_BASE)
  5605. /** Array initializer of FTFE peripheral base addresses */
  5606. #define FTFE_BASE_ADDRS { FTFE_BASE }
  5607. /** Array initializer of FTFE peripheral base pointers */
  5608. #define FTFE_BASE_PTRS { FTFE }
  5609. /** Interrupt vectors for the FTFE peripheral type */
  5610. #define FTFE_COMMAND_COMPLETE_IRQS { FTFE_IRQn }
  5611. #define FTFE_READ_COLLISION_IRQS { Read_Collision_IRQn }
  5612. /*!
  5613. * @}
  5614. */ /* end of group FTFE_Peripheral_Access_Layer */
  5615. /* ----------------------------------------------------------------------------
  5616. -- FTM Peripheral Access Layer
  5617. ---------------------------------------------------------------------------- */
  5618. /*!
  5619. * @addtogroup FTM_Peripheral_Access_Layer FTM Peripheral Access Layer
  5620. * @{
  5621. */
  5622. /** FTM - Register Layout Typedef */
  5623. typedef struct {
  5624. __IO uint32_t SC; /**< Status And Control, offset: 0x0 */
  5625. __IO uint32_t CNT; /**< Counter, offset: 0x4 */
  5626. __IO uint32_t MOD; /**< Modulo, offset: 0x8 */
  5627. struct { /* offset: 0xC, array step: 0x8 */
  5628. __IO uint32_t CnSC; /**< Channel (n) Status And Control, array offset: 0xC, array step: 0x8 */
  5629. __IO uint32_t CnV; /**< Channel (n) Value, array offset: 0x10, array step: 0x8 */
  5630. } CONTROLS[8];
  5631. __IO uint32_t CNTIN; /**< Counter Initial Value, offset: 0x4C */
  5632. __IO uint32_t STATUS; /**< Capture And Compare Status, offset: 0x50 */
  5633. __IO uint32_t MODE; /**< Features Mode Selection, offset: 0x54 */
  5634. __IO uint32_t SYNC; /**< Synchronization, offset: 0x58 */
  5635. __IO uint32_t OUTINIT; /**< Initial State For Channels Output, offset: 0x5C */
  5636. __IO uint32_t OUTMASK; /**< Output Mask, offset: 0x60 */
  5637. __IO uint32_t COMBINE; /**< Function For Linked Channels, offset: 0x64 */
  5638. __IO uint32_t DEADTIME; /**< Deadtime Insertion Control, offset: 0x68 */
  5639. __IO uint32_t EXTTRIG; /**< FTM External Trigger, offset: 0x6C */
  5640. __IO uint32_t POL; /**< Channels Polarity, offset: 0x70 */
  5641. __IO uint32_t FMS; /**< Fault Mode Status, offset: 0x74 */
  5642. __IO uint32_t FILTER; /**< Input Capture Filter Control, offset: 0x78 */
  5643. __IO uint32_t FLTCTRL; /**< Fault Control, offset: 0x7C */
  5644. __IO uint32_t QDCTRL; /**< Quadrature Decoder Control And Status, offset: 0x80 */
  5645. __IO uint32_t CONF; /**< Configuration, offset: 0x84 */
  5646. __IO uint32_t FLTPOL; /**< FTM Fault Input Polarity, offset: 0x88 */
  5647. __IO uint32_t SYNCONF; /**< Synchronization Configuration, offset: 0x8C */
  5648. __IO uint32_t INVCTRL; /**< FTM Inverting Control, offset: 0x90 */
  5649. __IO uint32_t SWOCTRL; /**< FTM Software Output Control, offset: 0x94 */
  5650. __IO uint32_t PWMLOAD; /**< FTM PWM Load, offset: 0x98 */
  5651. } FTM_Type;
  5652. /* ----------------------------------------------------------------------------
  5653. -- FTM Register Masks
  5654. ---------------------------------------------------------------------------- */
  5655. /*!
  5656. * @addtogroup FTM_Register_Masks FTM Register Masks
  5657. * @{
  5658. */
  5659. /*! @name SC - Status And Control */
  5660. #define FTM_SC_PS_MASK (0x7U)
  5661. #define FTM_SC_PS_SHIFT (0U)
  5662. #define FTM_SC_PS(x) (((uint32_t)(((uint32_t)(x)) << FTM_SC_PS_SHIFT)) & FTM_SC_PS_MASK)
  5663. #define FTM_SC_CLKS_MASK (0x18U)
  5664. #define FTM_SC_CLKS_SHIFT (3U)
  5665. #define FTM_SC_CLKS(x) (((uint32_t)(((uint32_t)(x)) << FTM_SC_CLKS_SHIFT)) & FTM_SC_CLKS_MASK)
  5666. #define FTM_SC_CPWMS_MASK (0x20U)
  5667. #define FTM_SC_CPWMS_SHIFT (5U)
  5668. #define FTM_SC_CPWMS(x) (((uint32_t)(((uint32_t)(x)) << FTM_SC_CPWMS_SHIFT)) & FTM_SC_CPWMS_MASK)
  5669. #define FTM_SC_TOIE_MASK (0x40U)
  5670. #define FTM_SC_TOIE_SHIFT (6U)
  5671. #define FTM_SC_TOIE(x) (((uint32_t)(((uint32_t)(x)) << FTM_SC_TOIE_SHIFT)) & FTM_SC_TOIE_MASK)
  5672. #define FTM_SC_TOF_MASK (0x80U)
  5673. #define FTM_SC_TOF_SHIFT (7U)
  5674. #define FTM_SC_TOF(x) (((uint32_t)(((uint32_t)(x)) << FTM_SC_TOF_SHIFT)) & FTM_SC_TOF_MASK)
  5675. /*! @name CNT - Counter */
  5676. #define FTM_CNT_COUNT_MASK (0xFFFFU)
  5677. #define FTM_CNT_COUNT_SHIFT (0U)
  5678. #define FTM_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << FTM_CNT_COUNT_SHIFT)) & FTM_CNT_COUNT_MASK)
  5679. /*! @name MOD - Modulo */
  5680. #define FTM_MOD_MOD_MASK (0xFFFFU)
  5681. #define FTM_MOD_MOD_SHIFT (0U)
  5682. #define FTM_MOD_MOD(x) (((uint32_t)(((uint32_t)(x)) << FTM_MOD_MOD_SHIFT)) & FTM_MOD_MOD_MASK)
  5683. /*! @name CnSC - Channel (n) Status And Control */
  5684. #define FTM_CnSC_DMA_MASK (0x1U)
  5685. #define FTM_CnSC_DMA_SHIFT (0U)
  5686. #define FTM_CnSC_DMA(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnSC_DMA_SHIFT)) & FTM_CnSC_DMA_MASK)
  5687. #define FTM_CnSC_ELSA_MASK (0x4U)
  5688. #define FTM_CnSC_ELSA_SHIFT (2U)
  5689. #define FTM_CnSC_ELSA(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnSC_ELSA_SHIFT)) & FTM_CnSC_ELSA_MASK)
  5690. #define FTM_CnSC_ELSB_MASK (0x8U)
  5691. #define FTM_CnSC_ELSB_SHIFT (3U)
  5692. #define FTM_CnSC_ELSB(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnSC_ELSB_SHIFT)) & FTM_CnSC_ELSB_MASK)
  5693. #define FTM_CnSC_MSA_MASK (0x10U)
  5694. #define FTM_CnSC_MSA_SHIFT (4U)
  5695. #define FTM_CnSC_MSA(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnSC_MSA_SHIFT)) & FTM_CnSC_MSA_MASK)
  5696. #define FTM_CnSC_MSB_MASK (0x20U)
  5697. #define FTM_CnSC_MSB_SHIFT (5U)
  5698. #define FTM_CnSC_MSB(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnSC_MSB_SHIFT)) & FTM_CnSC_MSB_MASK)
  5699. #define FTM_CnSC_CHIE_MASK (0x40U)
  5700. #define FTM_CnSC_CHIE_SHIFT (6U)
  5701. #define FTM_CnSC_CHIE(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnSC_CHIE_SHIFT)) & FTM_CnSC_CHIE_MASK)
  5702. #define FTM_CnSC_CHF_MASK (0x80U)
  5703. #define FTM_CnSC_CHF_SHIFT (7U)
  5704. #define FTM_CnSC_CHF(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnSC_CHF_SHIFT)) & FTM_CnSC_CHF_MASK)
  5705. /* The count of FTM_CnSC */
  5706. #define FTM_CnSC_COUNT (8U)
  5707. /*! @name CnV - Channel (n) Value */
  5708. #define FTM_CnV_VAL_MASK (0xFFFFU)
  5709. #define FTM_CnV_VAL_SHIFT (0U)
  5710. #define FTM_CnV_VAL(x) (((uint32_t)(((uint32_t)(x)) << FTM_CnV_VAL_SHIFT)) & FTM_CnV_VAL_MASK)
  5711. /* The count of FTM_CnV */
  5712. #define FTM_CnV_COUNT (8U)
  5713. /*! @name CNTIN - Counter Initial Value */
  5714. #define FTM_CNTIN_INIT_MASK (0xFFFFU)
  5715. #define FTM_CNTIN_INIT_SHIFT (0U)
  5716. #define FTM_CNTIN_INIT(x) (((uint32_t)(((uint32_t)(x)) << FTM_CNTIN_INIT_SHIFT)) & FTM_CNTIN_INIT_MASK)
  5717. /*! @name STATUS - Capture And Compare Status */
  5718. #define FTM_STATUS_CH0F_MASK (0x1U)
  5719. #define FTM_STATUS_CH0F_SHIFT (0U)
  5720. #define FTM_STATUS_CH0F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH0F_SHIFT)) & FTM_STATUS_CH0F_MASK)
  5721. #define FTM_STATUS_CH1F_MASK (0x2U)
  5722. #define FTM_STATUS_CH1F_SHIFT (1U)
  5723. #define FTM_STATUS_CH1F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH1F_SHIFT)) & FTM_STATUS_CH1F_MASK)
  5724. #define FTM_STATUS_CH2F_MASK (0x4U)
  5725. #define FTM_STATUS_CH2F_SHIFT (2U)
  5726. #define FTM_STATUS_CH2F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH2F_SHIFT)) & FTM_STATUS_CH2F_MASK)
  5727. #define FTM_STATUS_CH3F_MASK (0x8U)
  5728. #define FTM_STATUS_CH3F_SHIFT (3U)
  5729. #define FTM_STATUS_CH3F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH3F_SHIFT)) & FTM_STATUS_CH3F_MASK)
  5730. #define FTM_STATUS_CH4F_MASK (0x10U)
  5731. #define FTM_STATUS_CH4F_SHIFT (4U)
  5732. #define FTM_STATUS_CH4F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH4F_SHIFT)) & FTM_STATUS_CH4F_MASK)
  5733. #define FTM_STATUS_CH5F_MASK (0x20U)
  5734. #define FTM_STATUS_CH5F_SHIFT (5U)
  5735. #define FTM_STATUS_CH5F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH5F_SHIFT)) & FTM_STATUS_CH5F_MASK)
  5736. #define FTM_STATUS_CH6F_MASK (0x40U)
  5737. #define FTM_STATUS_CH6F_SHIFT (6U)
  5738. #define FTM_STATUS_CH6F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH6F_SHIFT)) & FTM_STATUS_CH6F_MASK)
  5739. #define FTM_STATUS_CH7F_MASK (0x80U)
  5740. #define FTM_STATUS_CH7F_SHIFT (7U)
  5741. #define FTM_STATUS_CH7F(x) (((uint32_t)(((uint32_t)(x)) << FTM_STATUS_CH7F_SHIFT)) & FTM_STATUS_CH7F_MASK)
  5742. /*! @name MODE - Features Mode Selection */
  5743. #define FTM_MODE_FTMEN_MASK (0x1U)
  5744. #define FTM_MODE_FTMEN_SHIFT (0U)
  5745. #define FTM_MODE_FTMEN(x) (((uint32_t)(((uint32_t)(x)) << FTM_MODE_FTMEN_SHIFT)) & FTM_MODE_FTMEN_MASK)
  5746. #define FTM_MODE_INIT_MASK (0x2U)
  5747. #define FTM_MODE_INIT_SHIFT (1U)
  5748. #define FTM_MODE_INIT(x) (((uint32_t)(((uint32_t)(x)) << FTM_MODE_INIT_SHIFT)) & FTM_MODE_INIT_MASK)
  5749. #define FTM_MODE_WPDIS_MASK (0x4U)
  5750. #define FTM_MODE_WPDIS_SHIFT (2U)
  5751. #define FTM_MODE_WPDIS(x) (((uint32_t)(((uint32_t)(x)) << FTM_MODE_WPDIS_SHIFT)) & FTM_MODE_WPDIS_MASK)
  5752. #define FTM_MODE_PWMSYNC_MASK (0x8U)
  5753. #define FTM_MODE_PWMSYNC_SHIFT (3U)
  5754. #define FTM_MODE_PWMSYNC(x) (((uint32_t)(((uint32_t)(x)) << FTM_MODE_PWMSYNC_SHIFT)) & FTM_MODE_PWMSYNC_MASK)
  5755. #define FTM_MODE_CAPTEST_MASK (0x10U)
  5756. #define FTM_MODE_CAPTEST_SHIFT (4U)
  5757. #define FTM_MODE_CAPTEST(x) (((uint32_t)(((uint32_t)(x)) << FTM_MODE_CAPTEST_SHIFT)) & FTM_MODE_CAPTEST_MASK)
  5758. #define FTM_MODE_FAULTM_MASK (0x60U)
  5759. #define FTM_MODE_FAULTM_SHIFT (5U)
  5760. #define FTM_MODE_FAULTM(x) (((uint32_t)(((uint32_t)(x)) << FTM_MODE_FAULTM_SHIFT)) & FTM_MODE_FAULTM_MASK)
  5761. #define FTM_MODE_FAULTIE_MASK (0x80U)
  5762. #define FTM_MODE_FAULTIE_SHIFT (7U)
  5763. #define FTM_MODE_FAULTIE(x) (((uint32_t)(((uint32_t)(x)) << FTM_MODE_FAULTIE_SHIFT)) & FTM_MODE_FAULTIE_MASK)
  5764. /*! @name SYNC - Synchronization */
  5765. #define FTM_SYNC_CNTMIN_MASK (0x1U)
  5766. #define FTM_SYNC_CNTMIN_SHIFT (0U)
  5767. #define FTM_SYNC_CNTMIN(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_CNTMIN_SHIFT)) & FTM_SYNC_CNTMIN_MASK)
  5768. #define FTM_SYNC_CNTMAX_MASK (0x2U)
  5769. #define FTM_SYNC_CNTMAX_SHIFT (1U)
  5770. #define FTM_SYNC_CNTMAX(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_CNTMAX_SHIFT)) & FTM_SYNC_CNTMAX_MASK)
  5771. #define FTM_SYNC_REINIT_MASK (0x4U)
  5772. #define FTM_SYNC_REINIT_SHIFT (2U)
  5773. #define FTM_SYNC_REINIT(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_REINIT_SHIFT)) & FTM_SYNC_REINIT_MASK)
  5774. #define FTM_SYNC_SYNCHOM_MASK (0x8U)
  5775. #define FTM_SYNC_SYNCHOM_SHIFT (3U)
  5776. #define FTM_SYNC_SYNCHOM(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_SYNCHOM_SHIFT)) & FTM_SYNC_SYNCHOM_MASK)
  5777. #define FTM_SYNC_TRIG0_MASK (0x10U)
  5778. #define FTM_SYNC_TRIG0_SHIFT (4U)
  5779. #define FTM_SYNC_TRIG0(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_TRIG0_SHIFT)) & FTM_SYNC_TRIG0_MASK)
  5780. #define FTM_SYNC_TRIG1_MASK (0x20U)
  5781. #define FTM_SYNC_TRIG1_SHIFT (5U)
  5782. #define FTM_SYNC_TRIG1(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_TRIG1_SHIFT)) & FTM_SYNC_TRIG1_MASK)
  5783. #define FTM_SYNC_TRIG2_MASK (0x40U)
  5784. #define FTM_SYNC_TRIG2_SHIFT (6U)
  5785. #define FTM_SYNC_TRIG2(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_TRIG2_SHIFT)) & FTM_SYNC_TRIG2_MASK)
  5786. #define FTM_SYNC_SWSYNC_MASK (0x80U)
  5787. #define FTM_SYNC_SWSYNC_SHIFT (7U)
  5788. #define FTM_SYNC_SWSYNC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNC_SWSYNC_SHIFT)) & FTM_SYNC_SWSYNC_MASK)
  5789. /*! @name OUTINIT - Initial State For Channels Output */
  5790. #define FTM_OUTINIT_CH0OI_MASK (0x1U)
  5791. #define FTM_OUTINIT_CH0OI_SHIFT (0U)
  5792. #define FTM_OUTINIT_CH0OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH0OI_SHIFT)) & FTM_OUTINIT_CH0OI_MASK)
  5793. #define FTM_OUTINIT_CH1OI_MASK (0x2U)
  5794. #define FTM_OUTINIT_CH1OI_SHIFT (1U)
  5795. #define FTM_OUTINIT_CH1OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH1OI_SHIFT)) & FTM_OUTINIT_CH1OI_MASK)
  5796. #define FTM_OUTINIT_CH2OI_MASK (0x4U)
  5797. #define FTM_OUTINIT_CH2OI_SHIFT (2U)
  5798. #define FTM_OUTINIT_CH2OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH2OI_SHIFT)) & FTM_OUTINIT_CH2OI_MASK)
  5799. #define FTM_OUTINIT_CH3OI_MASK (0x8U)
  5800. #define FTM_OUTINIT_CH3OI_SHIFT (3U)
  5801. #define FTM_OUTINIT_CH3OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH3OI_SHIFT)) & FTM_OUTINIT_CH3OI_MASK)
  5802. #define FTM_OUTINIT_CH4OI_MASK (0x10U)
  5803. #define FTM_OUTINIT_CH4OI_SHIFT (4U)
  5804. #define FTM_OUTINIT_CH4OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH4OI_SHIFT)) & FTM_OUTINIT_CH4OI_MASK)
  5805. #define FTM_OUTINIT_CH5OI_MASK (0x20U)
  5806. #define FTM_OUTINIT_CH5OI_SHIFT (5U)
  5807. #define FTM_OUTINIT_CH5OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH5OI_SHIFT)) & FTM_OUTINIT_CH5OI_MASK)
  5808. #define FTM_OUTINIT_CH6OI_MASK (0x40U)
  5809. #define FTM_OUTINIT_CH6OI_SHIFT (6U)
  5810. #define FTM_OUTINIT_CH6OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH6OI_SHIFT)) & FTM_OUTINIT_CH6OI_MASK)
  5811. #define FTM_OUTINIT_CH7OI_MASK (0x80U)
  5812. #define FTM_OUTINIT_CH7OI_SHIFT (7U)
  5813. #define FTM_OUTINIT_CH7OI(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTINIT_CH7OI_SHIFT)) & FTM_OUTINIT_CH7OI_MASK)
  5814. /*! @name OUTMASK - Output Mask */
  5815. #define FTM_OUTMASK_CH0OM_MASK (0x1U)
  5816. #define FTM_OUTMASK_CH0OM_SHIFT (0U)
  5817. #define FTM_OUTMASK_CH0OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH0OM_SHIFT)) & FTM_OUTMASK_CH0OM_MASK)
  5818. #define FTM_OUTMASK_CH1OM_MASK (0x2U)
  5819. #define FTM_OUTMASK_CH1OM_SHIFT (1U)
  5820. #define FTM_OUTMASK_CH1OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH1OM_SHIFT)) & FTM_OUTMASK_CH1OM_MASK)
  5821. #define FTM_OUTMASK_CH2OM_MASK (0x4U)
  5822. #define FTM_OUTMASK_CH2OM_SHIFT (2U)
  5823. #define FTM_OUTMASK_CH2OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH2OM_SHIFT)) & FTM_OUTMASK_CH2OM_MASK)
  5824. #define FTM_OUTMASK_CH3OM_MASK (0x8U)
  5825. #define FTM_OUTMASK_CH3OM_SHIFT (3U)
  5826. #define FTM_OUTMASK_CH3OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH3OM_SHIFT)) & FTM_OUTMASK_CH3OM_MASK)
  5827. #define FTM_OUTMASK_CH4OM_MASK (0x10U)
  5828. #define FTM_OUTMASK_CH4OM_SHIFT (4U)
  5829. #define FTM_OUTMASK_CH4OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH4OM_SHIFT)) & FTM_OUTMASK_CH4OM_MASK)
  5830. #define FTM_OUTMASK_CH5OM_MASK (0x20U)
  5831. #define FTM_OUTMASK_CH5OM_SHIFT (5U)
  5832. #define FTM_OUTMASK_CH5OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH5OM_SHIFT)) & FTM_OUTMASK_CH5OM_MASK)
  5833. #define FTM_OUTMASK_CH6OM_MASK (0x40U)
  5834. #define FTM_OUTMASK_CH6OM_SHIFT (6U)
  5835. #define FTM_OUTMASK_CH6OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH6OM_SHIFT)) & FTM_OUTMASK_CH6OM_MASK)
  5836. #define FTM_OUTMASK_CH7OM_MASK (0x80U)
  5837. #define FTM_OUTMASK_CH7OM_SHIFT (7U)
  5838. #define FTM_OUTMASK_CH7OM(x) (((uint32_t)(((uint32_t)(x)) << FTM_OUTMASK_CH7OM_SHIFT)) & FTM_OUTMASK_CH7OM_MASK)
  5839. /*! @name COMBINE - Function For Linked Channels */
  5840. #define FTM_COMBINE_COMBINE0_MASK (0x1U)
  5841. #define FTM_COMBINE_COMBINE0_SHIFT (0U)
  5842. #define FTM_COMBINE_COMBINE0(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMBINE0_SHIFT)) & FTM_COMBINE_COMBINE0_MASK)
  5843. #define FTM_COMBINE_COMP0_MASK (0x2U)
  5844. #define FTM_COMBINE_COMP0_SHIFT (1U)
  5845. #define FTM_COMBINE_COMP0(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMP0_SHIFT)) & FTM_COMBINE_COMP0_MASK)
  5846. #define FTM_COMBINE_DECAPEN0_MASK (0x4U)
  5847. #define FTM_COMBINE_DECAPEN0_SHIFT (2U)
  5848. #define FTM_COMBINE_DECAPEN0(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAPEN0_SHIFT)) & FTM_COMBINE_DECAPEN0_MASK)
  5849. #define FTM_COMBINE_DECAP0_MASK (0x8U)
  5850. #define FTM_COMBINE_DECAP0_SHIFT (3U)
  5851. #define FTM_COMBINE_DECAP0(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAP0_SHIFT)) & FTM_COMBINE_DECAP0_MASK)
  5852. #define FTM_COMBINE_DTEN0_MASK (0x10U)
  5853. #define FTM_COMBINE_DTEN0_SHIFT (4U)
  5854. #define FTM_COMBINE_DTEN0(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DTEN0_SHIFT)) & FTM_COMBINE_DTEN0_MASK)
  5855. #define FTM_COMBINE_SYNCEN0_MASK (0x20U)
  5856. #define FTM_COMBINE_SYNCEN0_SHIFT (5U)
  5857. #define FTM_COMBINE_SYNCEN0(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_SYNCEN0_SHIFT)) & FTM_COMBINE_SYNCEN0_MASK)
  5858. #define FTM_COMBINE_FAULTEN0_MASK (0x40U)
  5859. #define FTM_COMBINE_FAULTEN0_SHIFT (6U)
  5860. #define FTM_COMBINE_FAULTEN0(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_FAULTEN0_SHIFT)) & FTM_COMBINE_FAULTEN0_MASK)
  5861. #define FTM_COMBINE_COMBINE1_MASK (0x100U)
  5862. #define FTM_COMBINE_COMBINE1_SHIFT (8U)
  5863. #define FTM_COMBINE_COMBINE1(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMBINE1_SHIFT)) & FTM_COMBINE_COMBINE1_MASK)
  5864. #define FTM_COMBINE_COMP1_MASK (0x200U)
  5865. #define FTM_COMBINE_COMP1_SHIFT (9U)
  5866. #define FTM_COMBINE_COMP1(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMP1_SHIFT)) & FTM_COMBINE_COMP1_MASK)
  5867. #define FTM_COMBINE_DECAPEN1_MASK (0x400U)
  5868. #define FTM_COMBINE_DECAPEN1_SHIFT (10U)
  5869. #define FTM_COMBINE_DECAPEN1(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAPEN1_SHIFT)) & FTM_COMBINE_DECAPEN1_MASK)
  5870. #define FTM_COMBINE_DECAP1_MASK (0x800U)
  5871. #define FTM_COMBINE_DECAP1_SHIFT (11U)
  5872. #define FTM_COMBINE_DECAP1(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAP1_SHIFT)) & FTM_COMBINE_DECAP1_MASK)
  5873. #define FTM_COMBINE_DTEN1_MASK (0x1000U)
  5874. #define FTM_COMBINE_DTEN1_SHIFT (12U)
  5875. #define FTM_COMBINE_DTEN1(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DTEN1_SHIFT)) & FTM_COMBINE_DTEN1_MASK)
  5876. #define FTM_COMBINE_SYNCEN1_MASK (0x2000U)
  5877. #define FTM_COMBINE_SYNCEN1_SHIFT (13U)
  5878. #define FTM_COMBINE_SYNCEN1(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_SYNCEN1_SHIFT)) & FTM_COMBINE_SYNCEN1_MASK)
  5879. #define FTM_COMBINE_FAULTEN1_MASK (0x4000U)
  5880. #define FTM_COMBINE_FAULTEN1_SHIFT (14U)
  5881. #define FTM_COMBINE_FAULTEN1(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_FAULTEN1_SHIFT)) & FTM_COMBINE_FAULTEN1_MASK)
  5882. #define FTM_COMBINE_COMBINE2_MASK (0x10000U)
  5883. #define FTM_COMBINE_COMBINE2_SHIFT (16U)
  5884. #define FTM_COMBINE_COMBINE2(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMBINE2_SHIFT)) & FTM_COMBINE_COMBINE2_MASK)
  5885. #define FTM_COMBINE_COMP2_MASK (0x20000U)
  5886. #define FTM_COMBINE_COMP2_SHIFT (17U)
  5887. #define FTM_COMBINE_COMP2(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMP2_SHIFT)) & FTM_COMBINE_COMP2_MASK)
  5888. #define FTM_COMBINE_DECAPEN2_MASK (0x40000U)
  5889. #define FTM_COMBINE_DECAPEN2_SHIFT (18U)
  5890. #define FTM_COMBINE_DECAPEN2(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAPEN2_SHIFT)) & FTM_COMBINE_DECAPEN2_MASK)
  5891. #define FTM_COMBINE_DECAP2_MASK (0x80000U)
  5892. #define FTM_COMBINE_DECAP2_SHIFT (19U)
  5893. #define FTM_COMBINE_DECAP2(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAP2_SHIFT)) & FTM_COMBINE_DECAP2_MASK)
  5894. #define FTM_COMBINE_DTEN2_MASK (0x100000U)
  5895. #define FTM_COMBINE_DTEN2_SHIFT (20U)
  5896. #define FTM_COMBINE_DTEN2(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DTEN2_SHIFT)) & FTM_COMBINE_DTEN2_MASK)
  5897. #define FTM_COMBINE_SYNCEN2_MASK (0x200000U)
  5898. #define FTM_COMBINE_SYNCEN2_SHIFT (21U)
  5899. #define FTM_COMBINE_SYNCEN2(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_SYNCEN2_SHIFT)) & FTM_COMBINE_SYNCEN2_MASK)
  5900. #define FTM_COMBINE_FAULTEN2_MASK (0x400000U)
  5901. #define FTM_COMBINE_FAULTEN2_SHIFT (22U)
  5902. #define FTM_COMBINE_FAULTEN2(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_FAULTEN2_SHIFT)) & FTM_COMBINE_FAULTEN2_MASK)
  5903. #define FTM_COMBINE_COMBINE3_MASK (0x1000000U)
  5904. #define FTM_COMBINE_COMBINE3_SHIFT (24U)
  5905. #define FTM_COMBINE_COMBINE3(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMBINE3_SHIFT)) & FTM_COMBINE_COMBINE3_MASK)
  5906. #define FTM_COMBINE_COMP3_MASK (0x2000000U)
  5907. #define FTM_COMBINE_COMP3_SHIFT (25U)
  5908. #define FTM_COMBINE_COMP3(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_COMP3_SHIFT)) & FTM_COMBINE_COMP3_MASK)
  5909. #define FTM_COMBINE_DECAPEN3_MASK (0x4000000U)
  5910. #define FTM_COMBINE_DECAPEN3_SHIFT (26U)
  5911. #define FTM_COMBINE_DECAPEN3(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAPEN3_SHIFT)) & FTM_COMBINE_DECAPEN3_MASK)
  5912. #define FTM_COMBINE_DECAP3_MASK (0x8000000U)
  5913. #define FTM_COMBINE_DECAP3_SHIFT (27U)
  5914. #define FTM_COMBINE_DECAP3(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DECAP3_SHIFT)) & FTM_COMBINE_DECAP3_MASK)
  5915. #define FTM_COMBINE_DTEN3_MASK (0x10000000U)
  5916. #define FTM_COMBINE_DTEN3_SHIFT (28U)
  5917. #define FTM_COMBINE_DTEN3(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_DTEN3_SHIFT)) & FTM_COMBINE_DTEN3_MASK)
  5918. #define FTM_COMBINE_SYNCEN3_MASK (0x20000000U)
  5919. #define FTM_COMBINE_SYNCEN3_SHIFT (29U)
  5920. #define FTM_COMBINE_SYNCEN3(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_SYNCEN3_SHIFT)) & FTM_COMBINE_SYNCEN3_MASK)
  5921. #define FTM_COMBINE_FAULTEN3_MASK (0x40000000U)
  5922. #define FTM_COMBINE_FAULTEN3_SHIFT (30U)
  5923. #define FTM_COMBINE_FAULTEN3(x) (((uint32_t)(((uint32_t)(x)) << FTM_COMBINE_FAULTEN3_SHIFT)) & FTM_COMBINE_FAULTEN3_MASK)
  5924. /*! @name DEADTIME - Deadtime Insertion Control */
  5925. #define FTM_DEADTIME_DTVAL_MASK (0x3FU)
  5926. #define FTM_DEADTIME_DTVAL_SHIFT (0U)
  5927. #define FTM_DEADTIME_DTVAL(x) (((uint32_t)(((uint32_t)(x)) << FTM_DEADTIME_DTVAL_SHIFT)) & FTM_DEADTIME_DTVAL_MASK)
  5928. #define FTM_DEADTIME_DTPS_MASK (0xC0U)
  5929. #define FTM_DEADTIME_DTPS_SHIFT (6U)
  5930. #define FTM_DEADTIME_DTPS(x) (((uint32_t)(((uint32_t)(x)) << FTM_DEADTIME_DTPS_SHIFT)) & FTM_DEADTIME_DTPS_MASK)
  5931. /*! @name EXTTRIG - FTM External Trigger */
  5932. #define FTM_EXTTRIG_CH2TRIG_MASK (0x1U)
  5933. #define FTM_EXTTRIG_CH2TRIG_SHIFT (0U)
  5934. #define FTM_EXTTRIG_CH2TRIG(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_CH2TRIG_SHIFT)) & FTM_EXTTRIG_CH2TRIG_MASK)
  5935. #define FTM_EXTTRIG_CH3TRIG_MASK (0x2U)
  5936. #define FTM_EXTTRIG_CH3TRIG_SHIFT (1U)
  5937. #define FTM_EXTTRIG_CH3TRIG(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_CH3TRIG_SHIFT)) & FTM_EXTTRIG_CH3TRIG_MASK)
  5938. #define FTM_EXTTRIG_CH4TRIG_MASK (0x4U)
  5939. #define FTM_EXTTRIG_CH4TRIG_SHIFT (2U)
  5940. #define FTM_EXTTRIG_CH4TRIG(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_CH4TRIG_SHIFT)) & FTM_EXTTRIG_CH4TRIG_MASK)
  5941. #define FTM_EXTTRIG_CH5TRIG_MASK (0x8U)
  5942. #define FTM_EXTTRIG_CH5TRIG_SHIFT (3U)
  5943. #define FTM_EXTTRIG_CH5TRIG(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_CH5TRIG_SHIFT)) & FTM_EXTTRIG_CH5TRIG_MASK)
  5944. #define FTM_EXTTRIG_CH0TRIG_MASK (0x10U)
  5945. #define FTM_EXTTRIG_CH0TRIG_SHIFT (4U)
  5946. #define FTM_EXTTRIG_CH0TRIG(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_CH0TRIG_SHIFT)) & FTM_EXTTRIG_CH0TRIG_MASK)
  5947. #define FTM_EXTTRIG_CH1TRIG_MASK (0x20U)
  5948. #define FTM_EXTTRIG_CH1TRIG_SHIFT (5U)
  5949. #define FTM_EXTTRIG_CH1TRIG(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_CH1TRIG_SHIFT)) & FTM_EXTTRIG_CH1TRIG_MASK)
  5950. #define FTM_EXTTRIG_INITTRIGEN_MASK (0x40U)
  5951. #define FTM_EXTTRIG_INITTRIGEN_SHIFT (6U)
  5952. #define FTM_EXTTRIG_INITTRIGEN(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_INITTRIGEN_SHIFT)) & FTM_EXTTRIG_INITTRIGEN_MASK)
  5953. #define FTM_EXTTRIG_TRIGF_MASK (0x80U)
  5954. #define FTM_EXTTRIG_TRIGF_SHIFT (7U)
  5955. #define FTM_EXTTRIG_TRIGF(x) (((uint32_t)(((uint32_t)(x)) << FTM_EXTTRIG_TRIGF_SHIFT)) & FTM_EXTTRIG_TRIGF_MASK)
  5956. /*! @name POL - Channels Polarity */
  5957. #define FTM_POL_POL0_MASK (0x1U)
  5958. #define FTM_POL_POL0_SHIFT (0U)
  5959. #define FTM_POL_POL0(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL0_SHIFT)) & FTM_POL_POL0_MASK)
  5960. #define FTM_POL_POL1_MASK (0x2U)
  5961. #define FTM_POL_POL1_SHIFT (1U)
  5962. #define FTM_POL_POL1(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL1_SHIFT)) & FTM_POL_POL1_MASK)
  5963. #define FTM_POL_POL2_MASK (0x4U)
  5964. #define FTM_POL_POL2_SHIFT (2U)
  5965. #define FTM_POL_POL2(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL2_SHIFT)) & FTM_POL_POL2_MASK)
  5966. #define FTM_POL_POL3_MASK (0x8U)
  5967. #define FTM_POL_POL3_SHIFT (3U)
  5968. #define FTM_POL_POL3(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL3_SHIFT)) & FTM_POL_POL3_MASK)
  5969. #define FTM_POL_POL4_MASK (0x10U)
  5970. #define FTM_POL_POL4_SHIFT (4U)
  5971. #define FTM_POL_POL4(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL4_SHIFT)) & FTM_POL_POL4_MASK)
  5972. #define FTM_POL_POL5_MASK (0x20U)
  5973. #define FTM_POL_POL5_SHIFT (5U)
  5974. #define FTM_POL_POL5(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL5_SHIFT)) & FTM_POL_POL5_MASK)
  5975. #define FTM_POL_POL6_MASK (0x40U)
  5976. #define FTM_POL_POL6_SHIFT (6U)
  5977. #define FTM_POL_POL6(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL6_SHIFT)) & FTM_POL_POL6_MASK)
  5978. #define FTM_POL_POL7_MASK (0x80U)
  5979. #define FTM_POL_POL7_SHIFT (7U)
  5980. #define FTM_POL_POL7(x) (((uint32_t)(((uint32_t)(x)) << FTM_POL_POL7_SHIFT)) & FTM_POL_POL7_MASK)
  5981. /*! @name FMS - Fault Mode Status */
  5982. #define FTM_FMS_FAULTF0_MASK (0x1U)
  5983. #define FTM_FMS_FAULTF0_SHIFT (0U)
  5984. #define FTM_FMS_FAULTF0(x) (((uint32_t)(((uint32_t)(x)) << FTM_FMS_FAULTF0_SHIFT)) & FTM_FMS_FAULTF0_MASK)
  5985. #define FTM_FMS_FAULTF1_MASK (0x2U)
  5986. #define FTM_FMS_FAULTF1_SHIFT (1U)
  5987. #define FTM_FMS_FAULTF1(x) (((uint32_t)(((uint32_t)(x)) << FTM_FMS_FAULTF1_SHIFT)) & FTM_FMS_FAULTF1_MASK)
  5988. #define FTM_FMS_FAULTF2_MASK (0x4U)
  5989. #define FTM_FMS_FAULTF2_SHIFT (2U)
  5990. #define FTM_FMS_FAULTF2(x) (((uint32_t)(((uint32_t)(x)) << FTM_FMS_FAULTF2_SHIFT)) & FTM_FMS_FAULTF2_MASK)
  5991. #define FTM_FMS_FAULTF3_MASK (0x8U)
  5992. #define FTM_FMS_FAULTF3_SHIFT (3U)
  5993. #define FTM_FMS_FAULTF3(x) (((uint32_t)(((uint32_t)(x)) << FTM_FMS_FAULTF3_SHIFT)) & FTM_FMS_FAULTF3_MASK)
  5994. #define FTM_FMS_FAULTIN_MASK (0x20U)
  5995. #define FTM_FMS_FAULTIN_SHIFT (5U)
  5996. #define FTM_FMS_FAULTIN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FMS_FAULTIN_SHIFT)) & FTM_FMS_FAULTIN_MASK)
  5997. #define FTM_FMS_WPEN_MASK (0x40U)
  5998. #define FTM_FMS_WPEN_SHIFT (6U)
  5999. #define FTM_FMS_WPEN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FMS_WPEN_SHIFT)) & FTM_FMS_WPEN_MASK)
  6000. #define FTM_FMS_FAULTF_MASK (0x80U)
  6001. #define FTM_FMS_FAULTF_SHIFT (7U)
  6002. #define FTM_FMS_FAULTF(x) (((uint32_t)(((uint32_t)(x)) << FTM_FMS_FAULTF_SHIFT)) & FTM_FMS_FAULTF_MASK)
  6003. /*! @name FILTER - Input Capture Filter Control */
  6004. #define FTM_FILTER_CH0FVAL_MASK (0xFU)
  6005. #define FTM_FILTER_CH0FVAL_SHIFT (0U)
  6006. #define FTM_FILTER_CH0FVAL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FILTER_CH0FVAL_SHIFT)) & FTM_FILTER_CH0FVAL_MASK)
  6007. #define FTM_FILTER_CH1FVAL_MASK (0xF0U)
  6008. #define FTM_FILTER_CH1FVAL_SHIFT (4U)
  6009. #define FTM_FILTER_CH1FVAL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FILTER_CH1FVAL_SHIFT)) & FTM_FILTER_CH1FVAL_MASK)
  6010. #define FTM_FILTER_CH2FVAL_MASK (0xF00U)
  6011. #define FTM_FILTER_CH2FVAL_SHIFT (8U)
  6012. #define FTM_FILTER_CH2FVAL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FILTER_CH2FVAL_SHIFT)) & FTM_FILTER_CH2FVAL_MASK)
  6013. #define FTM_FILTER_CH3FVAL_MASK (0xF000U)
  6014. #define FTM_FILTER_CH3FVAL_SHIFT (12U)
  6015. #define FTM_FILTER_CH3FVAL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FILTER_CH3FVAL_SHIFT)) & FTM_FILTER_CH3FVAL_MASK)
  6016. /*! @name FLTCTRL - Fault Control */
  6017. #define FTM_FLTCTRL_FAULT0EN_MASK (0x1U)
  6018. #define FTM_FLTCTRL_FAULT0EN_SHIFT (0U)
  6019. #define FTM_FLTCTRL_FAULT0EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FAULT0EN_SHIFT)) & FTM_FLTCTRL_FAULT0EN_MASK)
  6020. #define FTM_FLTCTRL_FAULT1EN_MASK (0x2U)
  6021. #define FTM_FLTCTRL_FAULT1EN_SHIFT (1U)
  6022. #define FTM_FLTCTRL_FAULT1EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FAULT1EN_SHIFT)) & FTM_FLTCTRL_FAULT1EN_MASK)
  6023. #define FTM_FLTCTRL_FAULT2EN_MASK (0x4U)
  6024. #define FTM_FLTCTRL_FAULT2EN_SHIFT (2U)
  6025. #define FTM_FLTCTRL_FAULT2EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FAULT2EN_SHIFT)) & FTM_FLTCTRL_FAULT2EN_MASK)
  6026. #define FTM_FLTCTRL_FAULT3EN_MASK (0x8U)
  6027. #define FTM_FLTCTRL_FAULT3EN_SHIFT (3U)
  6028. #define FTM_FLTCTRL_FAULT3EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FAULT3EN_SHIFT)) & FTM_FLTCTRL_FAULT3EN_MASK)
  6029. #define FTM_FLTCTRL_FFLTR0EN_MASK (0x10U)
  6030. #define FTM_FLTCTRL_FFLTR0EN_SHIFT (4U)
  6031. #define FTM_FLTCTRL_FFLTR0EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FFLTR0EN_SHIFT)) & FTM_FLTCTRL_FFLTR0EN_MASK)
  6032. #define FTM_FLTCTRL_FFLTR1EN_MASK (0x20U)
  6033. #define FTM_FLTCTRL_FFLTR1EN_SHIFT (5U)
  6034. #define FTM_FLTCTRL_FFLTR1EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FFLTR1EN_SHIFT)) & FTM_FLTCTRL_FFLTR1EN_MASK)
  6035. #define FTM_FLTCTRL_FFLTR2EN_MASK (0x40U)
  6036. #define FTM_FLTCTRL_FFLTR2EN_SHIFT (6U)
  6037. #define FTM_FLTCTRL_FFLTR2EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FFLTR2EN_SHIFT)) & FTM_FLTCTRL_FFLTR2EN_MASK)
  6038. #define FTM_FLTCTRL_FFLTR3EN_MASK (0x80U)
  6039. #define FTM_FLTCTRL_FFLTR3EN_SHIFT (7U)
  6040. #define FTM_FLTCTRL_FFLTR3EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FFLTR3EN_SHIFT)) & FTM_FLTCTRL_FFLTR3EN_MASK)
  6041. #define FTM_FLTCTRL_FFVAL_MASK (0xF00U)
  6042. #define FTM_FLTCTRL_FFVAL_SHIFT (8U)
  6043. #define FTM_FLTCTRL_FFVAL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTCTRL_FFVAL_SHIFT)) & FTM_FLTCTRL_FFVAL_MASK)
  6044. /*! @name QDCTRL - Quadrature Decoder Control And Status */
  6045. #define FTM_QDCTRL_QUADEN_MASK (0x1U)
  6046. #define FTM_QDCTRL_QUADEN_SHIFT (0U)
  6047. #define FTM_QDCTRL_QUADEN(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_QUADEN_SHIFT)) & FTM_QDCTRL_QUADEN_MASK)
  6048. #define FTM_QDCTRL_TOFDIR_MASK (0x2U)
  6049. #define FTM_QDCTRL_TOFDIR_SHIFT (1U)
  6050. #define FTM_QDCTRL_TOFDIR(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_TOFDIR_SHIFT)) & FTM_QDCTRL_TOFDIR_MASK)
  6051. #define FTM_QDCTRL_QUADIR_MASK (0x4U)
  6052. #define FTM_QDCTRL_QUADIR_SHIFT (2U)
  6053. #define FTM_QDCTRL_QUADIR(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_QUADIR_SHIFT)) & FTM_QDCTRL_QUADIR_MASK)
  6054. #define FTM_QDCTRL_QUADMODE_MASK (0x8U)
  6055. #define FTM_QDCTRL_QUADMODE_SHIFT (3U)
  6056. #define FTM_QDCTRL_QUADMODE(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_QUADMODE_SHIFT)) & FTM_QDCTRL_QUADMODE_MASK)
  6057. #define FTM_QDCTRL_PHBPOL_MASK (0x10U)
  6058. #define FTM_QDCTRL_PHBPOL_SHIFT (4U)
  6059. #define FTM_QDCTRL_PHBPOL(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_PHBPOL_SHIFT)) & FTM_QDCTRL_PHBPOL_MASK)
  6060. #define FTM_QDCTRL_PHAPOL_MASK (0x20U)
  6061. #define FTM_QDCTRL_PHAPOL_SHIFT (5U)
  6062. #define FTM_QDCTRL_PHAPOL(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_PHAPOL_SHIFT)) & FTM_QDCTRL_PHAPOL_MASK)
  6063. #define FTM_QDCTRL_PHBFLTREN_MASK (0x40U)
  6064. #define FTM_QDCTRL_PHBFLTREN_SHIFT (6U)
  6065. #define FTM_QDCTRL_PHBFLTREN(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_PHBFLTREN_SHIFT)) & FTM_QDCTRL_PHBFLTREN_MASK)
  6066. #define FTM_QDCTRL_PHAFLTREN_MASK (0x80U)
  6067. #define FTM_QDCTRL_PHAFLTREN_SHIFT (7U)
  6068. #define FTM_QDCTRL_PHAFLTREN(x) (((uint32_t)(((uint32_t)(x)) << FTM_QDCTRL_PHAFLTREN_SHIFT)) & FTM_QDCTRL_PHAFLTREN_MASK)
  6069. /*! @name CONF - Configuration */
  6070. #define FTM_CONF_NUMTOF_MASK (0x1FU)
  6071. #define FTM_CONF_NUMTOF_SHIFT (0U)
  6072. #define FTM_CONF_NUMTOF(x) (((uint32_t)(((uint32_t)(x)) << FTM_CONF_NUMTOF_SHIFT)) & FTM_CONF_NUMTOF_MASK)
  6073. #define FTM_CONF_BDMMODE_MASK (0xC0U)
  6074. #define FTM_CONF_BDMMODE_SHIFT (6U)
  6075. #define FTM_CONF_BDMMODE(x) (((uint32_t)(((uint32_t)(x)) << FTM_CONF_BDMMODE_SHIFT)) & FTM_CONF_BDMMODE_MASK)
  6076. #define FTM_CONF_GTBEEN_MASK (0x200U)
  6077. #define FTM_CONF_GTBEEN_SHIFT (9U)
  6078. #define FTM_CONF_GTBEEN(x) (((uint32_t)(((uint32_t)(x)) << FTM_CONF_GTBEEN_SHIFT)) & FTM_CONF_GTBEEN_MASK)
  6079. #define FTM_CONF_GTBEOUT_MASK (0x400U)
  6080. #define FTM_CONF_GTBEOUT_SHIFT (10U)
  6081. #define FTM_CONF_GTBEOUT(x) (((uint32_t)(((uint32_t)(x)) << FTM_CONF_GTBEOUT_SHIFT)) & FTM_CONF_GTBEOUT_MASK)
  6082. /*! @name FLTPOL - FTM Fault Input Polarity */
  6083. #define FTM_FLTPOL_FLT0POL_MASK (0x1U)
  6084. #define FTM_FLTPOL_FLT0POL_SHIFT (0U)
  6085. #define FTM_FLTPOL_FLT0POL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTPOL_FLT0POL_SHIFT)) & FTM_FLTPOL_FLT0POL_MASK)
  6086. #define FTM_FLTPOL_FLT1POL_MASK (0x2U)
  6087. #define FTM_FLTPOL_FLT1POL_SHIFT (1U)
  6088. #define FTM_FLTPOL_FLT1POL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTPOL_FLT1POL_SHIFT)) & FTM_FLTPOL_FLT1POL_MASK)
  6089. #define FTM_FLTPOL_FLT2POL_MASK (0x4U)
  6090. #define FTM_FLTPOL_FLT2POL_SHIFT (2U)
  6091. #define FTM_FLTPOL_FLT2POL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTPOL_FLT2POL_SHIFT)) & FTM_FLTPOL_FLT2POL_MASK)
  6092. #define FTM_FLTPOL_FLT3POL_MASK (0x8U)
  6093. #define FTM_FLTPOL_FLT3POL_SHIFT (3U)
  6094. #define FTM_FLTPOL_FLT3POL(x) (((uint32_t)(((uint32_t)(x)) << FTM_FLTPOL_FLT3POL_SHIFT)) & FTM_FLTPOL_FLT3POL_MASK)
  6095. /*! @name SYNCONF - Synchronization Configuration */
  6096. #define FTM_SYNCONF_HWTRIGMODE_MASK (0x1U)
  6097. #define FTM_SYNCONF_HWTRIGMODE_SHIFT (0U)
  6098. #define FTM_SYNCONF_HWTRIGMODE(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_HWTRIGMODE_SHIFT)) & FTM_SYNCONF_HWTRIGMODE_MASK)
  6099. #define FTM_SYNCONF_CNTINC_MASK (0x4U)
  6100. #define FTM_SYNCONF_CNTINC_SHIFT (2U)
  6101. #define FTM_SYNCONF_CNTINC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_CNTINC_SHIFT)) & FTM_SYNCONF_CNTINC_MASK)
  6102. #define FTM_SYNCONF_INVC_MASK (0x10U)
  6103. #define FTM_SYNCONF_INVC_SHIFT (4U)
  6104. #define FTM_SYNCONF_INVC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_INVC_SHIFT)) & FTM_SYNCONF_INVC_MASK)
  6105. #define FTM_SYNCONF_SWOC_MASK (0x20U)
  6106. #define FTM_SYNCONF_SWOC_SHIFT (5U)
  6107. #define FTM_SYNCONF_SWOC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_SWOC_SHIFT)) & FTM_SYNCONF_SWOC_MASK)
  6108. #define FTM_SYNCONF_SYNCMODE_MASK (0x80U)
  6109. #define FTM_SYNCONF_SYNCMODE_SHIFT (7U)
  6110. #define FTM_SYNCONF_SYNCMODE(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_SYNCMODE_SHIFT)) & FTM_SYNCONF_SYNCMODE_MASK)
  6111. #define FTM_SYNCONF_SWRSTCNT_MASK (0x100U)
  6112. #define FTM_SYNCONF_SWRSTCNT_SHIFT (8U)
  6113. #define FTM_SYNCONF_SWRSTCNT(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_SWRSTCNT_SHIFT)) & FTM_SYNCONF_SWRSTCNT_MASK)
  6114. #define FTM_SYNCONF_SWWRBUF_MASK (0x200U)
  6115. #define FTM_SYNCONF_SWWRBUF_SHIFT (9U)
  6116. #define FTM_SYNCONF_SWWRBUF(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_SWWRBUF_SHIFT)) & FTM_SYNCONF_SWWRBUF_MASK)
  6117. #define FTM_SYNCONF_SWOM_MASK (0x400U)
  6118. #define FTM_SYNCONF_SWOM_SHIFT (10U)
  6119. #define FTM_SYNCONF_SWOM(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_SWOM_SHIFT)) & FTM_SYNCONF_SWOM_MASK)
  6120. #define FTM_SYNCONF_SWINVC_MASK (0x800U)
  6121. #define FTM_SYNCONF_SWINVC_SHIFT (11U)
  6122. #define FTM_SYNCONF_SWINVC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_SWINVC_SHIFT)) & FTM_SYNCONF_SWINVC_MASK)
  6123. #define FTM_SYNCONF_SWSOC_MASK (0x1000U)
  6124. #define FTM_SYNCONF_SWSOC_SHIFT (12U)
  6125. #define FTM_SYNCONF_SWSOC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_SWSOC_SHIFT)) & FTM_SYNCONF_SWSOC_MASK)
  6126. #define FTM_SYNCONF_HWRSTCNT_MASK (0x10000U)
  6127. #define FTM_SYNCONF_HWRSTCNT_SHIFT (16U)
  6128. #define FTM_SYNCONF_HWRSTCNT(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_HWRSTCNT_SHIFT)) & FTM_SYNCONF_HWRSTCNT_MASK)
  6129. #define FTM_SYNCONF_HWWRBUF_MASK (0x20000U)
  6130. #define FTM_SYNCONF_HWWRBUF_SHIFT (17U)
  6131. #define FTM_SYNCONF_HWWRBUF(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_HWWRBUF_SHIFT)) & FTM_SYNCONF_HWWRBUF_MASK)
  6132. #define FTM_SYNCONF_HWOM_MASK (0x40000U)
  6133. #define FTM_SYNCONF_HWOM_SHIFT (18U)
  6134. #define FTM_SYNCONF_HWOM(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_HWOM_SHIFT)) & FTM_SYNCONF_HWOM_MASK)
  6135. #define FTM_SYNCONF_HWINVC_MASK (0x80000U)
  6136. #define FTM_SYNCONF_HWINVC_SHIFT (19U)
  6137. #define FTM_SYNCONF_HWINVC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_HWINVC_SHIFT)) & FTM_SYNCONF_HWINVC_MASK)
  6138. #define FTM_SYNCONF_HWSOC_MASK (0x100000U)
  6139. #define FTM_SYNCONF_HWSOC_SHIFT (20U)
  6140. #define FTM_SYNCONF_HWSOC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SYNCONF_HWSOC_SHIFT)) & FTM_SYNCONF_HWSOC_MASK)
  6141. /*! @name INVCTRL - FTM Inverting Control */
  6142. #define FTM_INVCTRL_INV0EN_MASK (0x1U)
  6143. #define FTM_INVCTRL_INV0EN_SHIFT (0U)
  6144. #define FTM_INVCTRL_INV0EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_INVCTRL_INV0EN_SHIFT)) & FTM_INVCTRL_INV0EN_MASK)
  6145. #define FTM_INVCTRL_INV1EN_MASK (0x2U)
  6146. #define FTM_INVCTRL_INV1EN_SHIFT (1U)
  6147. #define FTM_INVCTRL_INV1EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_INVCTRL_INV1EN_SHIFT)) & FTM_INVCTRL_INV1EN_MASK)
  6148. #define FTM_INVCTRL_INV2EN_MASK (0x4U)
  6149. #define FTM_INVCTRL_INV2EN_SHIFT (2U)
  6150. #define FTM_INVCTRL_INV2EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_INVCTRL_INV2EN_SHIFT)) & FTM_INVCTRL_INV2EN_MASK)
  6151. #define FTM_INVCTRL_INV3EN_MASK (0x8U)
  6152. #define FTM_INVCTRL_INV3EN_SHIFT (3U)
  6153. #define FTM_INVCTRL_INV3EN(x) (((uint32_t)(((uint32_t)(x)) << FTM_INVCTRL_INV3EN_SHIFT)) & FTM_INVCTRL_INV3EN_MASK)
  6154. /*! @name SWOCTRL - FTM Software Output Control */
  6155. #define FTM_SWOCTRL_CH0OC_MASK (0x1U)
  6156. #define FTM_SWOCTRL_CH0OC_SHIFT (0U)
  6157. #define FTM_SWOCTRL_CH0OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH0OC_SHIFT)) & FTM_SWOCTRL_CH0OC_MASK)
  6158. #define FTM_SWOCTRL_CH1OC_MASK (0x2U)
  6159. #define FTM_SWOCTRL_CH1OC_SHIFT (1U)
  6160. #define FTM_SWOCTRL_CH1OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH1OC_SHIFT)) & FTM_SWOCTRL_CH1OC_MASK)
  6161. #define FTM_SWOCTRL_CH2OC_MASK (0x4U)
  6162. #define FTM_SWOCTRL_CH2OC_SHIFT (2U)
  6163. #define FTM_SWOCTRL_CH2OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH2OC_SHIFT)) & FTM_SWOCTRL_CH2OC_MASK)
  6164. #define FTM_SWOCTRL_CH3OC_MASK (0x8U)
  6165. #define FTM_SWOCTRL_CH3OC_SHIFT (3U)
  6166. #define FTM_SWOCTRL_CH3OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH3OC_SHIFT)) & FTM_SWOCTRL_CH3OC_MASK)
  6167. #define FTM_SWOCTRL_CH4OC_MASK (0x10U)
  6168. #define FTM_SWOCTRL_CH4OC_SHIFT (4U)
  6169. #define FTM_SWOCTRL_CH4OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH4OC_SHIFT)) & FTM_SWOCTRL_CH4OC_MASK)
  6170. #define FTM_SWOCTRL_CH5OC_MASK (0x20U)
  6171. #define FTM_SWOCTRL_CH5OC_SHIFT (5U)
  6172. #define FTM_SWOCTRL_CH5OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH5OC_SHIFT)) & FTM_SWOCTRL_CH5OC_MASK)
  6173. #define FTM_SWOCTRL_CH6OC_MASK (0x40U)
  6174. #define FTM_SWOCTRL_CH6OC_SHIFT (6U)
  6175. #define FTM_SWOCTRL_CH6OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH6OC_SHIFT)) & FTM_SWOCTRL_CH6OC_MASK)
  6176. #define FTM_SWOCTRL_CH7OC_MASK (0x80U)
  6177. #define FTM_SWOCTRL_CH7OC_SHIFT (7U)
  6178. #define FTM_SWOCTRL_CH7OC(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH7OC_SHIFT)) & FTM_SWOCTRL_CH7OC_MASK)
  6179. #define FTM_SWOCTRL_CH0OCV_MASK (0x100U)
  6180. #define FTM_SWOCTRL_CH0OCV_SHIFT (8U)
  6181. #define FTM_SWOCTRL_CH0OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH0OCV_SHIFT)) & FTM_SWOCTRL_CH0OCV_MASK)
  6182. #define FTM_SWOCTRL_CH1OCV_MASK (0x200U)
  6183. #define FTM_SWOCTRL_CH1OCV_SHIFT (9U)
  6184. #define FTM_SWOCTRL_CH1OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH1OCV_SHIFT)) & FTM_SWOCTRL_CH1OCV_MASK)
  6185. #define FTM_SWOCTRL_CH2OCV_MASK (0x400U)
  6186. #define FTM_SWOCTRL_CH2OCV_SHIFT (10U)
  6187. #define FTM_SWOCTRL_CH2OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH2OCV_SHIFT)) & FTM_SWOCTRL_CH2OCV_MASK)
  6188. #define FTM_SWOCTRL_CH3OCV_MASK (0x800U)
  6189. #define FTM_SWOCTRL_CH3OCV_SHIFT (11U)
  6190. #define FTM_SWOCTRL_CH3OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH3OCV_SHIFT)) & FTM_SWOCTRL_CH3OCV_MASK)
  6191. #define FTM_SWOCTRL_CH4OCV_MASK (0x1000U)
  6192. #define FTM_SWOCTRL_CH4OCV_SHIFT (12U)
  6193. #define FTM_SWOCTRL_CH4OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH4OCV_SHIFT)) & FTM_SWOCTRL_CH4OCV_MASK)
  6194. #define FTM_SWOCTRL_CH5OCV_MASK (0x2000U)
  6195. #define FTM_SWOCTRL_CH5OCV_SHIFT (13U)
  6196. #define FTM_SWOCTRL_CH5OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH5OCV_SHIFT)) & FTM_SWOCTRL_CH5OCV_MASK)
  6197. #define FTM_SWOCTRL_CH6OCV_MASK (0x4000U)
  6198. #define FTM_SWOCTRL_CH6OCV_SHIFT (14U)
  6199. #define FTM_SWOCTRL_CH6OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH6OCV_SHIFT)) & FTM_SWOCTRL_CH6OCV_MASK)
  6200. #define FTM_SWOCTRL_CH7OCV_MASK (0x8000U)
  6201. #define FTM_SWOCTRL_CH7OCV_SHIFT (15U)
  6202. #define FTM_SWOCTRL_CH7OCV(x) (((uint32_t)(((uint32_t)(x)) << FTM_SWOCTRL_CH7OCV_SHIFT)) & FTM_SWOCTRL_CH7OCV_MASK)
  6203. /*! @name PWMLOAD - FTM PWM Load */
  6204. #define FTM_PWMLOAD_CH0SEL_MASK (0x1U)
  6205. #define FTM_PWMLOAD_CH0SEL_SHIFT (0U)
  6206. #define FTM_PWMLOAD_CH0SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH0SEL_SHIFT)) & FTM_PWMLOAD_CH0SEL_MASK)
  6207. #define FTM_PWMLOAD_CH1SEL_MASK (0x2U)
  6208. #define FTM_PWMLOAD_CH1SEL_SHIFT (1U)
  6209. #define FTM_PWMLOAD_CH1SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH1SEL_SHIFT)) & FTM_PWMLOAD_CH1SEL_MASK)
  6210. #define FTM_PWMLOAD_CH2SEL_MASK (0x4U)
  6211. #define FTM_PWMLOAD_CH2SEL_SHIFT (2U)
  6212. #define FTM_PWMLOAD_CH2SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH2SEL_SHIFT)) & FTM_PWMLOAD_CH2SEL_MASK)
  6213. #define FTM_PWMLOAD_CH3SEL_MASK (0x8U)
  6214. #define FTM_PWMLOAD_CH3SEL_SHIFT (3U)
  6215. #define FTM_PWMLOAD_CH3SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH3SEL_SHIFT)) & FTM_PWMLOAD_CH3SEL_MASK)
  6216. #define FTM_PWMLOAD_CH4SEL_MASK (0x10U)
  6217. #define FTM_PWMLOAD_CH4SEL_SHIFT (4U)
  6218. #define FTM_PWMLOAD_CH4SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH4SEL_SHIFT)) & FTM_PWMLOAD_CH4SEL_MASK)
  6219. #define FTM_PWMLOAD_CH5SEL_MASK (0x20U)
  6220. #define FTM_PWMLOAD_CH5SEL_SHIFT (5U)
  6221. #define FTM_PWMLOAD_CH5SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH5SEL_SHIFT)) & FTM_PWMLOAD_CH5SEL_MASK)
  6222. #define FTM_PWMLOAD_CH6SEL_MASK (0x40U)
  6223. #define FTM_PWMLOAD_CH6SEL_SHIFT (6U)
  6224. #define FTM_PWMLOAD_CH6SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH6SEL_SHIFT)) & FTM_PWMLOAD_CH6SEL_MASK)
  6225. #define FTM_PWMLOAD_CH7SEL_MASK (0x80U)
  6226. #define FTM_PWMLOAD_CH7SEL_SHIFT (7U)
  6227. #define FTM_PWMLOAD_CH7SEL(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_CH7SEL_SHIFT)) & FTM_PWMLOAD_CH7SEL_MASK)
  6228. #define FTM_PWMLOAD_LDOK_MASK (0x200U)
  6229. #define FTM_PWMLOAD_LDOK_SHIFT (9U)
  6230. #define FTM_PWMLOAD_LDOK(x) (((uint32_t)(((uint32_t)(x)) << FTM_PWMLOAD_LDOK_SHIFT)) & FTM_PWMLOAD_LDOK_MASK)
  6231. /*!
  6232. * @}
  6233. */ /* end of group FTM_Register_Masks */
  6234. /* FTM - Peripheral instance base addresses */
  6235. /** Peripheral FTM0 base address */
  6236. #define FTM0_BASE (0x40038000u)
  6237. /** Peripheral FTM0 base pointer */
  6238. #define FTM0 ((FTM_Type *)FTM0_BASE)
  6239. /** Peripheral FTM1 base address */
  6240. #define FTM1_BASE (0x40039000u)
  6241. /** Peripheral FTM1 base pointer */
  6242. #define FTM1 ((FTM_Type *)FTM1_BASE)
  6243. /** Peripheral FTM2 base address */
  6244. #define FTM2_BASE (0x4003A000u)
  6245. /** Peripheral FTM2 base pointer */
  6246. #define FTM2 ((FTM_Type *)FTM2_BASE)
  6247. /** Peripheral FTM3 base address */
  6248. #define FTM3_BASE (0x400B9000u)
  6249. /** Peripheral FTM3 base pointer */
  6250. #define FTM3 ((FTM_Type *)FTM3_BASE)
  6251. /** Array initializer of FTM peripheral base addresses */
  6252. #define FTM_BASE_ADDRS { FTM0_BASE, FTM1_BASE, FTM2_BASE, FTM3_BASE }
  6253. /** Array initializer of FTM peripheral base pointers */
  6254. #define FTM_BASE_PTRS { FTM0, FTM1, FTM2, FTM3 }
  6255. /** Interrupt vectors for the FTM peripheral type */
  6256. #define FTM_IRQS { FTM0_IRQn, FTM1_IRQn, FTM2_IRQn, FTM3_IRQn }
  6257. /*!
  6258. * @}
  6259. */ /* end of group FTM_Peripheral_Access_Layer */
  6260. /* ----------------------------------------------------------------------------
  6261. -- GPIO Peripheral Access Layer
  6262. ---------------------------------------------------------------------------- */
  6263. /*!
  6264. * @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
  6265. * @{
  6266. */
  6267. /** GPIO - Register Layout Typedef */
  6268. typedef struct {
  6269. __IO uint32_t PDOR; /**< Port Data Output Register, offset: 0x0 */
  6270. __O uint32_t PSOR; /**< Port Set Output Register, offset: 0x4 */
  6271. __O uint32_t PCOR; /**< Port Clear Output Register, offset: 0x8 */
  6272. __O uint32_t PTOR; /**< Port Toggle Output Register, offset: 0xC */
  6273. __I uint32_t PDIR; /**< Port Data Input Register, offset: 0x10 */
  6274. __IO uint32_t PDDR; /**< Port Data Direction Register, offset: 0x14 */
  6275. } GPIO_Type;
  6276. /* ----------------------------------------------------------------------------
  6277. -- GPIO Register Masks
  6278. ---------------------------------------------------------------------------- */
  6279. /*!
  6280. * @addtogroup GPIO_Register_Masks GPIO Register Masks
  6281. * @{
  6282. */
  6283. /*! @name PDOR - Port Data Output Register */
  6284. #define GPIO_PDOR_PDO_MASK (0xFFFFFFFFU)
  6285. #define GPIO_PDOR_PDO_SHIFT (0U)
  6286. #define GPIO_PDOR_PDO(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PDOR_PDO_SHIFT)) & GPIO_PDOR_PDO_MASK)
  6287. /*! @name PSOR - Port Set Output Register */
  6288. #define GPIO_PSOR_PTSO_MASK (0xFFFFFFFFU)
  6289. #define GPIO_PSOR_PTSO_SHIFT (0U)
  6290. #define GPIO_PSOR_PTSO(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PSOR_PTSO_SHIFT)) & GPIO_PSOR_PTSO_MASK)
  6291. /*! @name PCOR - Port Clear Output Register */
  6292. #define GPIO_PCOR_PTCO_MASK (0xFFFFFFFFU)
  6293. #define GPIO_PCOR_PTCO_SHIFT (0U)
  6294. #define GPIO_PCOR_PTCO(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PCOR_PTCO_SHIFT)) & GPIO_PCOR_PTCO_MASK)
  6295. /*! @name PTOR - Port Toggle Output Register */
  6296. #define GPIO_PTOR_PTTO_MASK (0xFFFFFFFFU)
  6297. #define GPIO_PTOR_PTTO_SHIFT (0U)
  6298. #define GPIO_PTOR_PTTO(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PTOR_PTTO_SHIFT)) & GPIO_PTOR_PTTO_MASK)
  6299. /*! @name PDIR - Port Data Input Register */
  6300. #define GPIO_PDIR_PDI_MASK (0xFFFFFFFFU)
  6301. #define GPIO_PDIR_PDI_SHIFT (0U)
  6302. #define GPIO_PDIR_PDI(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PDIR_PDI_SHIFT)) & GPIO_PDIR_PDI_MASK)
  6303. /*! @name PDDR - Port Data Direction Register */
  6304. #define GPIO_PDDR_PDD_MASK (0xFFFFFFFFU)
  6305. #define GPIO_PDDR_PDD_SHIFT (0U)
  6306. #define GPIO_PDDR_PDD(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PDDR_PDD_SHIFT)) & GPIO_PDDR_PDD_MASK)
  6307. /*!
  6308. * @}
  6309. */ /* end of group GPIO_Register_Masks */
  6310. /* GPIO - Peripheral instance base addresses */
  6311. /** Peripheral GPIOA base address */
  6312. #define GPIOA_BASE (0x400FF000u)
  6313. /** Peripheral GPIOA base pointer */
  6314. #define GPIOA ((GPIO_Type *)GPIOA_BASE)
  6315. /** Peripheral GPIOB base address */
  6316. #define GPIOB_BASE (0x400FF040u)
  6317. /** Peripheral GPIOB base pointer */
  6318. #define GPIOB ((GPIO_Type *)GPIOB_BASE)
  6319. /** Peripheral GPIOC base address */
  6320. #define GPIOC_BASE (0x400FF080u)
  6321. /** Peripheral GPIOC base pointer */
  6322. #define GPIOC ((GPIO_Type *)GPIOC_BASE)
  6323. /** Peripheral GPIOD base address */
  6324. #define GPIOD_BASE (0x400FF0C0u)
  6325. /** Peripheral GPIOD base pointer */
  6326. #define GPIOD ((GPIO_Type *)GPIOD_BASE)
  6327. /** Peripheral GPIOE base address */
  6328. #define GPIOE_BASE (0x400FF100u)
  6329. /** Peripheral GPIOE base pointer */
  6330. #define GPIOE ((GPIO_Type *)GPIOE_BASE)
  6331. /** Array initializer of GPIO peripheral base addresses */
  6332. #define GPIO_BASE_ADDRS { GPIOA_BASE, GPIOB_BASE, GPIOC_BASE, GPIOD_BASE, GPIOE_BASE }
  6333. /** Array initializer of GPIO peripheral base pointers */
  6334. #define GPIO_BASE_PTRS { GPIOA, GPIOB, GPIOC, GPIOD, GPIOE }
  6335. /*!
  6336. * @}
  6337. */ /* end of group GPIO_Peripheral_Access_Layer */
  6338. /* ----------------------------------------------------------------------------
  6339. -- I2C Peripheral Access Layer
  6340. ---------------------------------------------------------------------------- */
  6341. /*!
  6342. * @addtogroup I2C_Peripheral_Access_Layer I2C Peripheral Access Layer
  6343. * @{
  6344. */
  6345. /** I2C - Register Layout Typedef */
  6346. typedef struct {
  6347. __IO uint8_t A1; /**< I2C Address Register 1, offset: 0x0 */
  6348. __IO uint8_t F; /**< I2C Frequency Divider register, offset: 0x1 */
  6349. __IO uint8_t C1; /**< I2C Control Register 1, offset: 0x2 */
  6350. __IO uint8_t S; /**< I2C Status register, offset: 0x3 */
  6351. __IO uint8_t D; /**< I2C Data I/O register, offset: 0x4 */
  6352. __IO uint8_t C2; /**< I2C Control Register 2, offset: 0x5 */
  6353. __IO uint8_t FLT; /**< I2C Programmable Input Glitch Filter register, offset: 0x6 */
  6354. __IO uint8_t RA; /**< I2C Range Address register, offset: 0x7 */
  6355. __IO uint8_t SMB; /**< I2C SMBus Control and Status register, offset: 0x8 */
  6356. __IO uint8_t A2; /**< I2C Address Register 2, offset: 0x9 */
  6357. __IO uint8_t SLTH; /**< I2C SCL Low Timeout Register High, offset: 0xA */
  6358. __IO uint8_t SLTL; /**< I2C SCL Low Timeout Register Low, offset: 0xB */
  6359. } I2C_Type;
  6360. /* ----------------------------------------------------------------------------
  6361. -- I2C Register Masks
  6362. ---------------------------------------------------------------------------- */
  6363. /*!
  6364. * @addtogroup I2C_Register_Masks I2C Register Masks
  6365. * @{
  6366. */
  6367. /*! @name A1 - I2C Address Register 1 */
  6368. #define I2C_A1_AD_MASK (0xFEU)
  6369. #define I2C_A1_AD_SHIFT (1U)
  6370. #define I2C_A1_AD(x) (((uint8_t)(((uint8_t)(x)) << I2C_A1_AD_SHIFT)) & I2C_A1_AD_MASK)
  6371. /*! @name F - I2C Frequency Divider register */
  6372. #define I2C_F_ICR_MASK (0x3FU)
  6373. #define I2C_F_ICR_SHIFT (0U)
  6374. #define I2C_F_ICR(x) (((uint8_t)(((uint8_t)(x)) << I2C_F_ICR_SHIFT)) & I2C_F_ICR_MASK)
  6375. #define I2C_F_MULT_MASK (0xC0U)
  6376. #define I2C_F_MULT_SHIFT (6U)
  6377. #define I2C_F_MULT(x) (((uint8_t)(((uint8_t)(x)) << I2C_F_MULT_SHIFT)) & I2C_F_MULT_MASK)
  6378. /*! @name C1 - I2C Control Register 1 */
  6379. #define I2C_C1_DMAEN_MASK (0x1U)
  6380. #define I2C_C1_DMAEN_SHIFT (0U)
  6381. #define I2C_C1_DMAEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_DMAEN_SHIFT)) & I2C_C1_DMAEN_MASK)
  6382. #define I2C_C1_WUEN_MASK (0x2U)
  6383. #define I2C_C1_WUEN_SHIFT (1U)
  6384. #define I2C_C1_WUEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_WUEN_SHIFT)) & I2C_C1_WUEN_MASK)
  6385. #define I2C_C1_RSTA_MASK (0x4U)
  6386. #define I2C_C1_RSTA_SHIFT (2U)
  6387. #define I2C_C1_RSTA(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_RSTA_SHIFT)) & I2C_C1_RSTA_MASK)
  6388. #define I2C_C1_TXAK_MASK (0x8U)
  6389. #define I2C_C1_TXAK_SHIFT (3U)
  6390. #define I2C_C1_TXAK(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_TXAK_SHIFT)) & I2C_C1_TXAK_MASK)
  6391. #define I2C_C1_TX_MASK (0x10U)
  6392. #define I2C_C1_TX_SHIFT (4U)
  6393. #define I2C_C1_TX(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_TX_SHIFT)) & I2C_C1_TX_MASK)
  6394. #define I2C_C1_MST_MASK (0x20U)
  6395. #define I2C_C1_MST_SHIFT (5U)
  6396. #define I2C_C1_MST(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_MST_SHIFT)) & I2C_C1_MST_MASK)
  6397. #define I2C_C1_IICIE_MASK (0x40U)
  6398. #define I2C_C1_IICIE_SHIFT (6U)
  6399. #define I2C_C1_IICIE(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_IICIE_SHIFT)) & I2C_C1_IICIE_MASK)
  6400. #define I2C_C1_IICEN_MASK (0x80U)
  6401. #define I2C_C1_IICEN_SHIFT (7U)
  6402. #define I2C_C1_IICEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_C1_IICEN_SHIFT)) & I2C_C1_IICEN_MASK)
  6403. /*! @name S - I2C Status register */
  6404. #define I2C_S_RXAK_MASK (0x1U)
  6405. #define I2C_S_RXAK_SHIFT (0U)
  6406. #define I2C_S_RXAK(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_RXAK_SHIFT)) & I2C_S_RXAK_MASK)
  6407. #define I2C_S_IICIF_MASK (0x2U)
  6408. #define I2C_S_IICIF_SHIFT (1U)
  6409. #define I2C_S_IICIF(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_IICIF_SHIFT)) & I2C_S_IICIF_MASK)
  6410. #define I2C_S_SRW_MASK (0x4U)
  6411. #define I2C_S_SRW_SHIFT (2U)
  6412. #define I2C_S_SRW(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_SRW_SHIFT)) & I2C_S_SRW_MASK)
  6413. #define I2C_S_RAM_MASK (0x8U)
  6414. #define I2C_S_RAM_SHIFT (3U)
  6415. #define I2C_S_RAM(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_RAM_SHIFT)) & I2C_S_RAM_MASK)
  6416. #define I2C_S_ARBL_MASK (0x10U)
  6417. #define I2C_S_ARBL_SHIFT (4U)
  6418. #define I2C_S_ARBL(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_ARBL_SHIFT)) & I2C_S_ARBL_MASK)
  6419. #define I2C_S_BUSY_MASK (0x20U)
  6420. #define I2C_S_BUSY_SHIFT (5U)
  6421. #define I2C_S_BUSY(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_BUSY_SHIFT)) & I2C_S_BUSY_MASK)
  6422. #define I2C_S_IAAS_MASK (0x40U)
  6423. #define I2C_S_IAAS_SHIFT (6U)
  6424. #define I2C_S_IAAS(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_IAAS_SHIFT)) & I2C_S_IAAS_MASK)
  6425. #define I2C_S_TCF_MASK (0x80U)
  6426. #define I2C_S_TCF_SHIFT (7U)
  6427. #define I2C_S_TCF(x) (((uint8_t)(((uint8_t)(x)) << I2C_S_TCF_SHIFT)) & I2C_S_TCF_MASK)
  6428. /*! @name D - I2C Data I/O register */
  6429. #define I2C_D_DATA_MASK (0xFFU)
  6430. #define I2C_D_DATA_SHIFT (0U)
  6431. #define I2C_D_DATA(x) (((uint8_t)(((uint8_t)(x)) << I2C_D_DATA_SHIFT)) & I2C_D_DATA_MASK)
  6432. /*! @name C2 - I2C Control Register 2 */
  6433. #define I2C_C2_AD_MASK (0x7U)
  6434. #define I2C_C2_AD_SHIFT (0U)
  6435. #define I2C_C2_AD(x) (((uint8_t)(((uint8_t)(x)) << I2C_C2_AD_SHIFT)) & I2C_C2_AD_MASK)
  6436. #define I2C_C2_RMEN_MASK (0x8U)
  6437. #define I2C_C2_RMEN_SHIFT (3U)
  6438. #define I2C_C2_RMEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_C2_RMEN_SHIFT)) & I2C_C2_RMEN_MASK)
  6439. #define I2C_C2_SBRC_MASK (0x10U)
  6440. #define I2C_C2_SBRC_SHIFT (4U)
  6441. #define I2C_C2_SBRC(x) (((uint8_t)(((uint8_t)(x)) << I2C_C2_SBRC_SHIFT)) & I2C_C2_SBRC_MASK)
  6442. #define I2C_C2_HDRS_MASK (0x20U)
  6443. #define I2C_C2_HDRS_SHIFT (5U)
  6444. #define I2C_C2_HDRS(x) (((uint8_t)(((uint8_t)(x)) << I2C_C2_HDRS_SHIFT)) & I2C_C2_HDRS_MASK)
  6445. #define I2C_C2_ADEXT_MASK (0x40U)
  6446. #define I2C_C2_ADEXT_SHIFT (6U)
  6447. #define I2C_C2_ADEXT(x) (((uint8_t)(((uint8_t)(x)) << I2C_C2_ADEXT_SHIFT)) & I2C_C2_ADEXT_MASK)
  6448. #define I2C_C2_GCAEN_MASK (0x80U)
  6449. #define I2C_C2_GCAEN_SHIFT (7U)
  6450. #define I2C_C2_GCAEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_C2_GCAEN_SHIFT)) & I2C_C2_GCAEN_MASK)
  6451. /*! @name FLT - I2C Programmable Input Glitch Filter register */
  6452. #define I2C_FLT_FLT_MASK (0xFU)
  6453. #define I2C_FLT_FLT_SHIFT (0U)
  6454. #define I2C_FLT_FLT(x) (((uint8_t)(((uint8_t)(x)) << I2C_FLT_FLT_SHIFT)) & I2C_FLT_FLT_MASK)
  6455. #define I2C_FLT_STARTF_MASK (0x10U)
  6456. #define I2C_FLT_STARTF_SHIFT (4U)
  6457. #define I2C_FLT_STARTF(x) (((uint8_t)(((uint8_t)(x)) << I2C_FLT_STARTF_SHIFT)) & I2C_FLT_STARTF_MASK)
  6458. #define I2C_FLT_SSIE_MASK (0x20U)
  6459. #define I2C_FLT_SSIE_SHIFT (5U)
  6460. #define I2C_FLT_SSIE(x) (((uint8_t)(((uint8_t)(x)) << I2C_FLT_SSIE_SHIFT)) & I2C_FLT_SSIE_MASK)
  6461. #define I2C_FLT_STOPF_MASK (0x40U)
  6462. #define I2C_FLT_STOPF_SHIFT (6U)
  6463. #define I2C_FLT_STOPF(x) (((uint8_t)(((uint8_t)(x)) << I2C_FLT_STOPF_SHIFT)) & I2C_FLT_STOPF_MASK)
  6464. #define I2C_FLT_SHEN_MASK (0x80U)
  6465. #define I2C_FLT_SHEN_SHIFT (7U)
  6466. #define I2C_FLT_SHEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_FLT_SHEN_SHIFT)) & I2C_FLT_SHEN_MASK)
  6467. /*! @name RA - I2C Range Address register */
  6468. #define I2C_RA_RAD_MASK (0xFEU)
  6469. #define I2C_RA_RAD_SHIFT (1U)
  6470. #define I2C_RA_RAD(x) (((uint8_t)(((uint8_t)(x)) << I2C_RA_RAD_SHIFT)) & I2C_RA_RAD_MASK)
  6471. /*! @name SMB - I2C SMBus Control and Status register */
  6472. #define I2C_SMB_SHTF2IE_MASK (0x1U)
  6473. #define I2C_SMB_SHTF2IE_SHIFT (0U)
  6474. #define I2C_SMB_SHTF2IE(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_SHTF2IE_SHIFT)) & I2C_SMB_SHTF2IE_MASK)
  6475. #define I2C_SMB_SHTF2_MASK (0x2U)
  6476. #define I2C_SMB_SHTF2_SHIFT (1U)
  6477. #define I2C_SMB_SHTF2(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_SHTF2_SHIFT)) & I2C_SMB_SHTF2_MASK)
  6478. #define I2C_SMB_SHTF1_MASK (0x4U)
  6479. #define I2C_SMB_SHTF1_SHIFT (2U)
  6480. #define I2C_SMB_SHTF1(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_SHTF1_SHIFT)) & I2C_SMB_SHTF1_MASK)
  6481. #define I2C_SMB_SLTF_MASK (0x8U)
  6482. #define I2C_SMB_SLTF_SHIFT (3U)
  6483. #define I2C_SMB_SLTF(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_SLTF_SHIFT)) & I2C_SMB_SLTF_MASK)
  6484. #define I2C_SMB_TCKSEL_MASK (0x10U)
  6485. #define I2C_SMB_TCKSEL_SHIFT (4U)
  6486. #define I2C_SMB_TCKSEL(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_TCKSEL_SHIFT)) & I2C_SMB_TCKSEL_MASK)
  6487. #define I2C_SMB_SIICAEN_MASK (0x20U)
  6488. #define I2C_SMB_SIICAEN_SHIFT (5U)
  6489. #define I2C_SMB_SIICAEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_SIICAEN_SHIFT)) & I2C_SMB_SIICAEN_MASK)
  6490. #define I2C_SMB_ALERTEN_MASK (0x40U)
  6491. #define I2C_SMB_ALERTEN_SHIFT (6U)
  6492. #define I2C_SMB_ALERTEN(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_ALERTEN_SHIFT)) & I2C_SMB_ALERTEN_MASK)
  6493. #define I2C_SMB_FACK_MASK (0x80U)
  6494. #define I2C_SMB_FACK_SHIFT (7U)
  6495. #define I2C_SMB_FACK(x) (((uint8_t)(((uint8_t)(x)) << I2C_SMB_FACK_SHIFT)) & I2C_SMB_FACK_MASK)
  6496. /*! @name A2 - I2C Address Register 2 */
  6497. #define I2C_A2_SAD_MASK (0xFEU)
  6498. #define I2C_A2_SAD_SHIFT (1U)
  6499. #define I2C_A2_SAD(x) (((uint8_t)(((uint8_t)(x)) << I2C_A2_SAD_SHIFT)) & I2C_A2_SAD_MASK)
  6500. /*! @name SLTH - I2C SCL Low Timeout Register High */
  6501. #define I2C_SLTH_SSLT_MASK (0xFFU)
  6502. #define I2C_SLTH_SSLT_SHIFT (0U)
  6503. #define I2C_SLTH_SSLT(x) (((uint8_t)(((uint8_t)(x)) << I2C_SLTH_SSLT_SHIFT)) & I2C_SLTH_SSLT_MASK)
  6504. /*! @name SLTL - I2C SCL Low Timeout Register Low */
  6505. #define I2C_SLTL_SSLT_MASK (0xFFU)
  6506. #define I2C_SLTL_SSLT_SHIFT (0U)
  6507. #define I2C_SLTL_SSLT(x) (((uint8_t)(((uint8_t)(x)) << I2C_SLTL_SSLT_SHIFT)) & I2C_SLTL_SSLT_MASK)
  6508. /*!
  6509. * @}
  6510. */ /* end of group I2C_Register_Masks */
  6511. /* I2C - Peripheral instance base addresses */
  6512. /** Peripheral I2C0 base address */
  6513. #define I2C0_BASE (0x40066000u)
  6514. /** Peripheral I2C0 base pointer */
  6515. #define I2C0 ((I2C_Type *)I2C0_BASE)
  6516. /** Peripheral I2C1 base address */
  6517. #define I2C1_BASE (0x40067000u)
  6518. /** Peripheral I2C1 base pointer */
  6519. #define I2C1 ((I2C_Type *)I2C1_BASE)
  6520. /** Peripheral I2C2 base address */
  6521. #define I2C2_BASE (0x400E6000u)
  6522. /** Peripheral I2C2 base pointer */
  6523. #define I2C2 ((I2C_Type *)I2C2_BASE)
  6524. /** Array initializer of I2C peripheral base addresses */
  6525. #define I2C_BASE_ADDRS { I2C0_BASE, I2C1_BASE, I2C2_BASE }
  6526. /** Array initializer of I2C peripheral base pointers */
  6527. #define I2C_BASE_PTRS { I2C0, I2C1, I2C2 }
  6528. /** Interrupt vectors for the I2C peripheral type */
  6529. #define I2C_IRQS { I2C0_IRQn, I2C1_IRQn, I2C2_IRQn }
  6530. /*!
  6531. * @}
  6532. */ /* end of group I2C_Peripheral_Access_Layer */
  6533. /* ----------------------------------------------------------------------------
  6534. -- I2S Peripheral Access Layer
  6535. ---------------------------------------------------------------------------- */
  6536. /*!
  6537. * @addtogroup I2S_Peripheral_Access_Layer I2S Peripheral Access Layer
  6538. * @{
  6539. */
  6540. /** I2S - Register Layout Typedef */
  6541. typedef struct {
  6542. __IO uint32_t TCSR; /**< SAI Transmit Control Register, offset: 0x0 */
  6543. __IO uint32_t TCR1; /**< SAI Transmit Configuration 1 Register, offset: 0x4 */
  6544. __IO uint32_t TCR2; /**< SAI Transmit Configuration 2 Register, offset: 0x8 */
  6545. __IO uint32_t TCR3; /**< SAI Transmit Configuration 3 Register, offset: 0xC */
  6546. __IO uint32_t TCR4; /**< SAI Transmit Configuration 4 Register, offset: 0x10 */
  6547. __IO uint32_t TCR5; /**< SAI Transmit Configuration 5 Register, offset: 0x14 */
  6548. uint8_t RESERVED_0[8];
  6549. __O uint32_t TDR[2]; /**< SAI Transmit Data Register, array offset: 0x20, array step: 0x4 */
  6550. uint8_t RESERVED_1[24];
  6551. __I uint32_t TFR[2]; /**< SAI Transmit FIFO Register, array offset: 0x40, array step: 0x4 */
  6552. uint8_t RESERVED_2[24];
  6553. __IO uint32_t TMR; /**< SAI Transmit Mask Register, offset: 0x60 */
  6554. uint8_t RESERVED_3[28];
  6555. __IO uint32_t RCSR; /**< SAI Receive Control Register, offset: 0x80 */
  6556. __IO uint32_t RCR1; /**< SAI Receive Configuration 1 Register, offset: 0x84 */
  6557. __IO uint32_t RCR2; /**< SAI Receive Configuration 2 Register, offset: 0x88 */
  6558. __IO uint32_t RCR3; /**< SAI Receive Configuration 3 Register, offset: 0x8C */
  6559. __IO uint32_t RCR4; /**< SAI Receive Configuration 4 Register, offset: 0x90 */
  6560. __IO uint32_t RCR5; /**< SAI Receive Configuration 5 Register, offset: 0x94 */
  6561. uint8_t RESERVED_4[8];
  6562. __I uint32_t RDR[2]; /**< SAI Receive Data Register, array offset: 0xA0, array step: 0x4 */
  6563. uint8_t RESERVED_5[24];
  6564. __I uint32_t RFR[2]; /**< SAI Receive FIFO Register, array offset: 0xC0, array step: 0x4 */
  6565. uint8_t RESERVED_6[24];
  6566. __IO uint32_t RMR; /**< SAI Receive Mask Register, offset: 0xE0 */
  6567. uint8_t RESERVED_7[28];
  6568. __IO uint32_t MCR; /**< SAI MCLK Control Register, offset: 0x100 */
  6569. __IO uint32_t MDR; /**< SAI MCLK Divide Register, offset: 0x104 */
  6570. } I2S_Type;
  6571. /* ----------------------------------------------------------------------------
  6572. -- I2S Register Masks
  6573. ---------------------------------------------------------------------------- */
  6574. /*!
  6575. * @addtogroup I2S_Register_Masks I2S Register Masks
  6576. * @{
  6577. */
  6578. /*! @name TCSR - SAI Transmit Control Register */
  6579. #define I2S_TCSR_FRDE_MASK (0x1U)
  6580. #define I2S_TCSR_FRDE_SHIFT (0U)
  6581. #define I2S_TCSR_FRDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRDE_SHIFT)) & I2S_TCSR_FRDE_MASK)
  6582. #define I2S_TCSR_FWDE_MASK (0x2U)
  6583. #define I2S_TCSR_FWDE_SHIFT (1U)
  6584. #define I2S_TCSR_FWDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWDE_SHIFT)) & I2S_TCSR_FWDE_MASK)
  6585. #define I2S_TCSR_FRIE_MASK (0x100U)
  6586. #define I2S_TCSR_FRIE_SHIFT (8U)
  6587. #define I2S_TCSR_FRIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRIE_SHIFT)) & I2S_TCSR_FRIE_MASK)
  6588. #define I2S_TCSR_FWIE_MASK (0x200U)
  6589. #define I2S_TCSR_FWIE_SHIFT (9U)
  6590. #define I2S_TCSR_FWIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWIE_SHIFT)) & I2S_TCSR_FWIE_MASK)
  6591. #define I2S_TCSR_FEIE_MASK (0x400U)
  6592. #define I2S_TCSR_FEIE_SHIFT (10U)
  6593. #define I2S_TCSR_FEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FEIE_SHIFT)) & I2S_TCSR_FEIE_MASK)
  6594. #define I2S_TCSR_SEIE_MASK (0x800U)
  6595. #define I2S_TCSR_SEIE_SHIFT (11U)
  6596. #define I2S_TCSR_SEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SEIE_SHIFT)) & I2S_TCSR_SEIE_MASK)
  6597. #define I2S_TCSR_WSIE_MASK (0x1000U)
  6598. #define I2S_TCSR_WSIE_SHIFT (12U)
  6599. #define I2S_TCSR_WSIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_WSIE_SHIFT)) & I2S_TCSR_WSIE_MASK)
  6600. #define I2S_TCSR_FRF_MASK (0x10000U)
  6601. #define I2S_TCSR_FRF_SHIFT (16U)
  6602. #define I2S_TCSR_FRF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRF_SHIFT)) & I2S_TCSR_FRF_MASK)
  6603. #define I2S_TCSR_FWF_MASK (0x20000U)
  6604. #define I2S_TCSR_FWF_SHIFT (17U)
  6605. #define I2S_TCSR_FWF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWF_SHIFT)) & I2S_TCSR_FWF_MASK)
  6606. #define I2S_TCSR_FEF_MASK (0x40000U)
  6607. #define I2S_TCSR_FEF_SHIFT (18U)
  6608. #define I2S_TCSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FEF_SHIFT)) & I2S_TCSR_FEF_MASK)
  6609. #define I2S_TCSR_SEF_MASK (0x80000U)
  6610. #define I2S_TCSR_SEF_SHIFT (19U)
  6611. #define I2S_TCSR_SEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SEF_SHIFT)) & I2S_TCSR_SEF_MASK)
  6612. #define I2S_TCSR_WSF_MASK (0x100000U)
  6613. #define I2S_TCSR_WSF_SHIFT (20U)
  6614. #define I2S_TCSR_WSF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_WSF_SHIFT)) & I2S_TCSR_WSF_MASK)
  6615. #define I2S_TCSR_SR_MASK (0x1000000U)
  6616. #define I2S_TCSR_SR_SHIFT (24U)
  6617. #define I2S_TCSR_SR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SR_SHIFT)) & I2S_TCSR_SR_MASK)
  6618. #define I2S_TCSR_FR_MASK (0x2000000U)
  6619. #define I2S_TCSR_FR_SHIFT (25U)
  6620. #define I2S_TCSR_FR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FR_SHIFT)) & I2S_TCSR_FR_MASK)
  6621. #define I2S_TCSR_BCE_MASK (0x10000000U)
  6622. #define I2S_TCSR_BCE_SHIFT (28U)
  6623. #define I2S_TCSR_BCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_BCE_SHIFT)) & I2S_TCSR_BCE_MASK)
  6624. #define I2S_TCSR_DBGE_MASK (0x20000000U)
  6625. #define I2S_TCSR_DBGE_SHIFT (29U)
  6626. #define I2S_TCSR_DBGE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_DBGE_SHIFT)) & I2S_TCSR_DBGE_MASK)
  6627. #define I2S_TCSR_STOPE_MASK (0x40000000U)
  6628. #define I2S_TCSR_STOPE_SHIFT (30U)
  6629. #define I2S_TCSR_STOPE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_STOPE_SHIFT)) & I2S_TCSR_STOPE_MASK)
  6630. #define I2S_TCSR_TE_MASK (0x80000000U)
  6631. #define I2S_TCSR_TE_SHIFT (31U)
  6632. #define I2S_TCSR_TE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_TE_SHIFT)) & I2S_TCSR_TE_MASK)
  6633. /*! @name TCR1 - SAI Transmit Configuration 1 Register */
  6634. #define I2S_TCR1_TFW_MASK (0x7U)
  6635. #define I2S_TCR1_TFW_SHIFT (0U)
  6636. #define I2S_TCR1_TFW(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR1_TFW_SHIFT)) & I2S_TCR1_TFW_MASK)
  6637. /*! @name TCR2 - SAI Transmit Configuration 2 Register */
  6638. #define I2S_TCR2_DIV_MASK (0xFFU)
  6639. #define I2S_TCR2_DIV_SHIFT (0U)
  6640. #define I2S_TCR2_DIV(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_DIV_SHIFT)) & I2S_TCR2_DIV_MASK)
  6641. #define I2S_TCR2_BCD_MASK (0x1000000U)
  6642. #define I2S_TCR2_BCD_SHIFT (24U)
  6643. #define I2S_TCR2_BCD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCD_SHIFT)) & I2S_TCR2_BCD_MASK)
  6644. #define I2S_TCR2_BCP_MASK (0x2000000U)
  6645. #define I2S_TCR2_BCP_SHIFT (25U)
  6646. #define I2S_TCR2_BCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCP_SHIFT)) & I2S_TCR2_BCP_MASK)
  6647. #define I2S_TCR2_MSEL_MASK (0xC000000U)
  6648. #define I2S_TCR2_MSEL_SHIFT (26U)
  6649. #define I2S_TCR2_MSEL(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_MSEL_SHIFT)) & I2S_TCR2_MSEL_MASK)
  6650. #define I2S_TCR2_BCI_MASK (0x10000000U)
  6651. #define I2S_TCR2_BCI_SHIFT (28U)
  6652. #define I2S_TCR2_BCI(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCI_SHIFT)) & I2S_TCR2_BCI_MASK)
  6653. #define I2S_TCR2_BCS_MASK (0x20000000U)
  6654. #define I2S_TCR2_BCS_SHIFT (29U)
  6655. #define I2S_TCR2_BCS(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCS_SHIFT)) & I2S_TCR2_BCS_MASK)
  6656. #define I2S_TCR2_SYNC_MASK (0xC0000000U)
  6657. #define I2S_TCR2_SYNC_SHIFT (30U)
  6658. #define I2S_TCR2_SYNC(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_SYNC_SHIFT)) & I2S_TCR2_SYNC_MASK)
  6659. /*! @name TCR3 - SAI Transmit Configuration 3 Register */
  6660. #define I2S_TCR3_WDFL_MASK (0x1FU)
  6661. #define I2S_TCR3_WDFL_SHIFT (0U)
  6662. #define I2S_TCR3_WDFL(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR3_WDFL_SHIFT)) & I2S_TCR3_WDFL_MASK)
  6663. #define I2S_TCR3_TCE_MASK (0x30000U)
  6664. #define I2S_TCR3_TCE_SHIFT (16U)
  6665. #define I2S_TCR3_TCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR3_TCE_SHIFT)) & I2S_TCR3_TCE_MASK)
  6666. /*! @name TCR4 - SAI Transmit Configuration 4 Register */
  6667. #define I2S_TCR4_FSD_MASK (0x1U)
  6668. #define I2S_TCR4_FSD_SHIFT (0U)
  6669. #define I2S_TCR4_FSD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSD_SHIFT)) & I2S_TCR4_FSD_MASK)
  6670. #define I2S_TCR4_FSP_MASK (0x2U)
  6671. #define I2S_TCR4_FSP_SHIFT (1U)
  6672. #define I2S_TCR4_FSP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSP_SHIFT)) & I2S_TCR4_FSP_MASK)
  6673. #define I2S_TCR4_FSE_MASK (0x8U)
  6674. #define I2S_TCR4_FSE_SHIFT (3U)
  6675. #define I2S_TCR4_FSE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSE_SHIFT)) & I2S_TCR4_FSE_MASK)
  6676. #define I2S_TCR4_MF_MASK (0x10U)
  6677. #define I2S_TCR4_MF_SHIFT (4U)
  6678. #define I2S_TCR4_MF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_MF_SHIFT)) & I2S_TCR4_MF_MASK)
  6679. #define I2S_TCR4_SYWD_MASK (0x1F00U)
  6680. #define I2S_TCR4_SYWD_SHIFT (8U)
  6681. #define I2S_TCR4_SYWD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_SYWD_SHIFT)) & I2S_TCR4_SYWD_MASK)
  6682. #define I2S_TCR4_FRSZ_MASK (0x1F0000U)
  6683. #define I2S_TCR4_FRSZ_SHIFT (16U)
  6684. #define I2S_TCR4_FRSZ(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FRSZ_SHIFT)) & I2S_TCR4_FRSZ_MASK)
  6685. /*! @name TCR5 - SAI Transmit Configuration 5 Register */
  6686. #define I2S_TCR5_FBT_MASK (0x1F00U)
  6687. #define I2S_TCR5_FBT_SHIFT (8U)
  6688. #define I2S_TCR5_FBT(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_FBT_SHIFT)) & I2S_TCR5_FBT_MASK)
  6689. #define I2S_TCR5_W0W_MASK (0x1F0000U)
  6690. #define I2S_TCR5_W0W_SHIFT (16U)
  6691. #define I2S_TCR5_W0W(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_W0W_SHIFT)) & I2S_TCR5_W0W_MASK)
  6692. #define I2S_TCR5_WNW_MASK (0x1F000000U)
  6693. #define I2S_TCR5_WNW_SHIFT (24U)
  6694. #define I2S_TCR5_WNW(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_WNW_SHIFT)) & I2S_TCR5_WNW_MASK)
  6695. /*! @name TDR - SAI Transmit Data Register */
  6696. #define I2S_TDR_TDR_MASK (0xFFFFFFFFU)
  6697. #define I2S_TDR_TDR_SHIFT (0U)
  6698. #define I2S_TDR_TDR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TDR_TDR_SHIFT)) & I2S_TDR_TDR_MASK)
  6699. /* The count of I2S_TDR */
  6700. #define I2S_TDR_COUNT (2U)
  6701. /*! @name TFR - SAI Transmit FIFO Register */
  6702. #define I2S_TFR_RFP_MASK (0xFU)
  6703. #define I2S_TFR_RFP_SHIFT (0U)
  6704. #define I2S_TFR_RFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TFR_RFP_SHIFT)) & I2S_TFR_RFP_MASK)
  6705. #define I2S_TFR_WFP_MASK (0xF0000U)
  6706. #define I2S_TFR_WFP_SHIFT (16U)
  6707. #define I2S_TFR_WFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TFR_WFP_SHIFT)) & I2S_TFR_WFP_MASK)
  6708. /* The count of I2S_TFR */
  6709. #define I2S_TFR_COUNT (2U)
  6710. /*! @name TMR - SAI Transmit Mask Register */
  6711. #define I2S_TMR_TWM_MASK (0xFFFFFFFFU)
  6712. #define I2S_TMR_TWM_SHIFT (0U)
  6713. #define I2S_TMR_TWM(x) (((uint32_t)(((uint32_t)(x)) << I2S_TMR_TWM_SHIFT)) & I2S_TMR_TWM_MASK)
  6714. /*! @name RCSR - SAI Receive Control Register */
  6715. #define I2S_RCSR_FRDE_MASK (0x1U)
  6716. #define I2S_RCSR_FRDE_SHIFT (0U)
  6717. #define I2S_RCSR_FRDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRDE_SHIFT)) & I2S_RCSR_FRDE_MASK)
  6718. #define I2S_RCSR_FWDE_MASK (0x2U)
  6719. #define I2S_RCSR_FWDE_SHIFT (1U)
  6720. #define I2S_RCSR_FWDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWDE_SHIFT)) & I2S_RCSR_FWDE_MASK)
  6721. #define I2S_RCSR_FRIE_MASK (0x100U)
  6722. #define I2S_RCSR_FRIE_SHIFT (8U)
  6723. #define I2S_RCSR_FRIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRIE_SHIFT)) & I2S_RCSR_FRIE_MASK)
  6724. #define I2S_RCSR_FWIE_MASK (0x200U)
  6725. #define I2S_RCSR_FWIE_SHIFT (9U)
  6726. #define I2S_RCSR_FWIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWIE_SHIFT)) & I2S_RCSR_FWIE_MASK)
  6727. #define I2S_RCSR_FEIE_MASK (0x400U)
  6728. #define I2S_RCSR_FEIE_SHIFT (10U)
  6729. #define I2S_RCSR_FEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FEIE_SHIFT)) & I2S_RCSR_FEIE_MASK)
  6730. #define I2S_RCSR_SEIE_MASK (0x800U)
  6731. #define I2S_RCSR_SEIE_SHIFT (11U)
  6732. #define I2S_RCSR_SEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SEIE_SHIFT)) & I2S_RCSR_SEIE_MASK)
  6733. #define I2S_RCSR_WSIE_MASK (0x1000U)
  6734. #define I2S_RCSR_WSIE_SHIFT (12U)
  6735. #define I2S_RCSR_WSIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_WSIE_SHIFT)) & I2S_RCSR_WSIE_MASK)
  6736. #define I2S_RCSR_FRF_MASK (0x10000U)
  6737. #define I2S_RCSR_FRF_SHIFT (16U)
  6738. #define I2S_RCSR_FRF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRF_SHIFT)) & I2S_RCSR_FRF_MASK)
  6739. #define I2S_RCSR_FWF_MASK (0x20000U)
  6740. #define I2S_RCSR_FWF_SHIFT (17U)
  6741. #define I2S_RCSR_FWF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWF_SHIFT)) & I2S_RCSR_FWF_MASK)
  6742. #define I2S_RCSR_FEF_MASK (0x40000U)
  6743. #define I2S_RCSR_FEF_SHIFT (18U)
  6744. #define I2S_RCSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FEF_SHIFT)) & I2S_RCSR_FEF_MASK)
  6745. #define I2S_RCSR_SEF_MASK (0x80000U)
  6746. #define I2S_RCSR_SEF_SHIFT (19U)
  6747. #define I2S_RCSR_SEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SEF_SHIFT)) & I2S_RCSR_SEF_MASK)
  6748. #define I2S_RCSR_WSF_MASK (0x100000U)
  6749. #define I2S_RCSR_WSF_SHIFT (20U)
  6750. #define I2S_RCSR_WSF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_WSF_SHIFT)) & I2S_RCSR_WSF_MASK)
  6751. #define I2S_RCSR_SR_MASK (0x1000000U)
  6752. #define I2S_RCSR_SR_SHIFT (24U)
  6753. #define I2S_RCSR_SR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SR_SHIFT)) & I2S_RCSR_SR_MASK)
  6754. #define I2S_RCSR_FR_MASK (0x2000000U)
  6755. #define I2S_RCSR_FR_SHIFT (25U)
  6756. #define I2S_RCSR_FR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FR_SHIFT)) & I2S_RCSR_FR_MASK)
  6757. #define I2S_RCSR_BCE_MASK (0x10000000U)
  6758. #define I2S_RCSR_BCE_SHIFT (28U)
  6759. #define I2S_RCSR_BCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_BCE_SHIFT)) & I2S_RCSR_BCE_MASK)
  6760. #define I2S_RCSR_DBGE_MASK (0x20000000U)
  6761. #define I2S_RCSR_DBGE_SHIFT (29U)
  6762. #define I2S_RCSR_DBGE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_DBGE_SHIFT)) & I2S_RCSR_DBGE_MASK)
  6763. #define I2S_RCSR_STOPE_MASK (0x40000000U)
  6764. #define I2S_RCSR_STOPE_SHIFT (30U)
  6765. #define I2S_RCSR_STOPE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_STOPE_SHIFT)) & I2S_RCSR_STOPE_MASK)
  6766. #define I2S_RCSR_RE_MASK (0x80000000U)
  6767. #define I2S_RCSR_RE_SHIFT (31U)
  6768. #define I2S_RCSR_RE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_RE_SHIFT)) & I2S_RCSR_RE_MASK)
  6769. /*! @name RCR1 - SAI Receive Configuration 1 Register */
  6770. #define I2S_RCR1_RFW_MASK (0x7U)
  6771. #define I2S_RCR1_RFW_SHIFT (0U)
  6772. #define I2S_RCR1_RFW(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR1_RFW_SHIFT)) & I2S_RCR1_RFW_MASK)
  6773. /*! @name RCR2 - SAI Receive Configuration 2 Register */
  6774. #define I2S_RCR2_DIV_MASK (0xFFU)
  6775. #define I2S_RCR2_DIV_SHIFT (0U)
  6776. #define I2S_RCR2_DIV(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_DIV_SHIFT)) & I2S_RCR2_DIV_MASK)
  6777. #define I2S_RCR2_BCD_MASK (0x1000000U)
  6778. #define I2S_RCR2_BCD_SHIFT (24U)
  6779. #define I2S_RCR2_BCD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCD_SHIFT)) & I2S_RCR2_BCD_MASK)
  6780. #define I2S_RCR2_BCP_MASK (0x2000000U)
  6781. #define I2S_RCR2_BCP_SHIFT (25U)
  6782. #define I2S_RCR2_BCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCP_SHIFT)) & I2S_RCR2_BCP_MASK)
  6783. #define I2S_RCR2_MSEL_MASK (0xC000000U)
  6784. #define I2S_RCR2_MSEL_SHIFT (26U)
  6785. #define I2S_RCR2_MSEL(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_MSEL_SHIFT)) & I2S_RCR2_MSEL_MASK)
  6786. #define I2S_RCR2_BCI_MASK (0x10000000U)
  6787. #define I2S_RCR2_BCI_SHIFT (28U)
  6788. #define I2S_RCR2_BCI(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCI_SHIFT)) & I2S_RCR2_BCI_MASK)
  6789. #define I2S_RCR2_BCS_MASK (0x20000000U)
  6790. #define I2S_RCR2_BCS_SHIFT (29U)
  6791. #define I2S_RCR2_BCS(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCS_SHIFT)) & I2S_RCR2_BCS_MASK)
  6792. #define I2S_RCR2_SYNC_MASK (0xC0000000U)
  6793. #define I2S_RCR2_SYNC_SHIFT (30U)
  6794. #define I2S_RCR2_SYNC(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_SYNC_SHIFT)) & I2S_RCR2_SYNC_MASK)
  6795. /*! @name RCR3 - SAI Receive Configuration 3 Register */
  6796. #define I2S_RCR3_WDFL_MASK (0x1FU)
  6797. #define I2S_RCR3_WDFL_SHIFT (0U)
  6798. #define I2S_RCR3_WDFL(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR3_WDFL_SHIFT)) & I2S_RCR3_WDFL_MASK)
  6799. #define I2S_RCR3_RCE_MASK (0x30000U)
  6800. #define I2S_RCR3_RCE_SHIFT (16U)
  6801. #define I2S_RCR3_RCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR3_RCE_SHIFT)) & I2S_RCR3_RCE_MASK)
  6802. /*! @name RCR4 - SAI Receive Configuration 4 Register */
  6803. #define I2S_RCR4_FSD_MASK (0x1U)
  6804. #define I2S_RCR4_FSD_SHIFT (0U)
  6805. #define I2S_RCR4_FSD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSD_SHIFT)) & I2S_RCR4_FSD_MASK)
  6806. #define I2S_RCR4_FSP_MASK (0x2U)
  6807. #define I2S_RCR4_FSP_SHIFT (1U)
  6808. #define I2S_RCR4_FSP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSP_SHIFT)) & I2S_RCR4_FSP_MASK)
  6809. #define I2S_RCR4_FSE_MASK (0x8U)
  6810. #define I2S_RCR4_FSE_SHIFT (3U)
  6811. #define I2S_RCR4_FSE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSE_SHIFT)) & I2S_RCR4_FSE_MASK)
  6812. #define I2S_RCR4_MF_MASK (0x10U)
  6813. #define I2S_RCR4_MF_SHIFT (4U)
  6814. #define I2S_RCR4_MF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_MF_SHIFT)) & I2S_RCR4_MF_MASK)
  6815. #define I2S_RCR4_SYWD_MASK (0x1F00U)
  6816. #define I2S_RCR4_SYWD_SHIFT (8U)
  6817. #define I2S_RCR4_SYWD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_SYWD_SHIFT)) & I2S_RCR4_SYWD_MASK)
  6818. #define I2S_RCR4_FRSZ_MASK (0x1F0000U)
  6819. #define I2S_RCR4_FRSZ_SHIFT (16U)
  6820. #define I2S_RCR4_FRSZ(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FRSZ_SHIFT)) & I2S_RCR4_FRSZ_MASK)
  6821. /*! @name RCR5 - SAI Receive Configuration 5 Register */
  6822. #define I2S_RCR5_FBT_MASK (0x1F00U)
  6823. #define I2S_RCR5_FBT_SHIFT (8U)
  6824. #define I2S_RCR5_FBT(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_FBT_SHIFT)) & I2S_RCR5_FBT_MASK)
  6825. #define I2S_RCR5_W0W_MASK (0x1F0000U)
  6826. #define I2S_RCR5_W0W_SHIFT (16U)
  6827. #define I2S_RCR5_W0W(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_W0W_SHIFT)) & I2S_RCR5_W0W_MASK)
  6828. #define I2S_RCR5_WNW_MASK (0x1F000000U)
  6829. #define I2S_RCR5_WNW_SHIFT (24U)
  6830. #define I2S_RCR5_WNW(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_WNW_SHIFT)) & I2S_RCR5_WNW_MASK)
  6831. /*! @name RDR - SAI Receive Data Register */
  6832. #define I2S_RDR_RDR_MASK (0xFFFFFFFFU)
  6833. #define I2S_RDR_RDR_SHIFT (0U)
  6834. #define I2S_RDR_RDR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RDR_RDR_SHIFT)) & I2S_RDR_RDR_MASK)
  6835. /* The count of I2S_RDR */
  6836. #define I2S_RDR_COUNT (2U)
  6837. /*! @name RFR - SAI Receive FIFO Register */
  6838. #define I2S_RFR_RFP_MASK (0xFU)
  6839. #define I2S_RFR_RFP_SHIFT (0U)
  6840. #define I2S_RFR_RFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RFR_RFP_SHIFT)) & I2S_RFR_RFP_MASK)
  6841. #define I2S_RFR_WFP_MASK (0xF0000U)
  6842. #define I2S_RFR_WFP_SHIFT (16U)
  6843. #define I2S_RFR_WFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RFR_WFP_SHIFT)) & I2S_RFR_WFP_MASK)
  6844. /* The count of I2S_RFR */
  6845. #define I2S_RFR_COUNT (2U)
  6846. /*! @name RMR - SAI Receive Mask Register */
  6847. #define I2S_RMR_RWM_MASK (0xFFFFFFFFU)
  6848. #define I2S_RMR_RWM_SHIFT (0U)
  6849. #define I2S_RMR_RWM(x) (((uint32_t)(((uint32_t)(x)) << I2S_RMR_RWM_SHIFT)) & I2S_RMR_RWM_MASK)
  6850. /*! @name MCR - SAI MCLK Control Register */
  6851. #define I2S_MCR_MICS_MASK (0x3000000U)
  6852. #define I2S_MCR_MICS_SHIFT (24U)
  6853. #define I2S_MCR_MICS(x) (((uint32_t)(((uint32_t)(x)) << I2S_MCR_MICS_SHIFT)) & I2S_MCR_MICS_MASK)
  6854. #define I2S_MCR_MOE_MASK (0x40000000U)
  6855. #define I2S_MCR_MOE_SHIFT (30U)
  6856. #define I2S_MCR_MOE(x) (((uint32_t)(((uint32_t)(x)) << I2S_MCR_MOE_SHIFT)) & I2S_MCR_MOE_MASK)
  6857. #define I2S_MCR_DUF_MASK (0x80000000U)
  6858. #define I2S_MCR_DUF_SHIFT (31U)
  6859. #define I2S_MCR_DUF(x) (((uint32_t)(((uint32_t)(x)) << I2S_MCR_DUF_SHIFT)) & I2S_MCR_DUF_MASK)
  6860. /*! @name MDR - SAI MCLK Divide Register */
  6861. #define I2S_MDR_DIVIDE_MASK (0xFFFU)
  6862. #define I2S_MDR_DIVIDE_SHIFT (0U)
  6863. #define I2S_MDR_DIVIDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_MDR_DIVIDE_SHIFT)) & I2S_MDR_DIVIDE_MASK)
  6864. #define I2S_MDR_FRACT_MASK (0xFF000U)
  6865. #define I2S_MDR_FRACT_SHIFT (12U)
  6866. #define I2S_MDR_FRACT(x) (((uint32_t)(((uint32_t)(x)) << I2S_MDR_FRACT_SHIFT)) & I2S_MDR_FRACT_MASK)
  6867. /*!
  6868. * @}
  6869. */ /* end of group I2S_Register_Masks */
  6870. /* I2S - Peripheral instance base addresses */
  6871. /** Peripheral I2S0 base address */
  6872. #define I2S0_BASE (0x4002F000u)
  6873. /** Peripheral I2S0 base pointer */
  6874. #define I2S0 ((I2S_Type *)I2S0_BASE)
  6875. /** Array initializer of I2S peripheral base addresses */
  6876. #define I2S_BASE_ADDRS { I2S0_BASE }
  6877. /** Array initializer of I2S peripheral base pointers */
  6878. #define I2S_BASE_PTRS { I2S0 }
  6879. /** Interrupt vectors for the I2S peripheral type */
  6880. #define I2S_RX_IRQS { I2S0_Rx_IRQn }
  6881. #define I2S_TX_IRQS { I2S0_Tx_IRQn }
  6882. /*!
  6883. * @}
  6884. */ /* end of group I2S_Peripheral_Access_Layer */
  6885. /* ----------------------------------------------------------------------------
  6886. -- LLWU Peripheral Access Layer
  6887. ---------------------------------------------------------------------------- */
  6888. /*!
  6889. * @addtogroup LLWU_Peripheral_Access_Layer LLWU Peripheral Access Layer
  6890. * @{
  6891. */
  6892. /** LLWU - Register Layout Typedef */
  6893. typedef struct {
  6894. __IO uint8_t PE1; /**< LLWU Pin Enable 1 register, offset: 0x0 */
  6895. __IO uint8_t PE2; /**< LLWU Pin Enable 2 register, offset: 0x1 */
  6896. __IO uint8_t PE3; /**< LLWU Pin Enable 3 register, offset: 0x2 */
  6897. __IO uint8_t PE4; /**< LLWU Pin Enable 4 register, offset: 0x3 */
  6898. __IO uint8_t ME; /**< LLWU Module Enable register, offset: 0x4 */
  6899. __IO uint8_t F1; /**< LLWU Flag 1 register, offset: 0x5 */
  6900. __IO uint8_t F2; /**< LLWU Flag 2 register, offset: 0x6 */
  6901. __I uint8_t F3; /**< LLWU Flag 3 register, offset: 0x7 */
  6902. __IO uint8_t FILT1; /**< LLWU Pin Filter 1 register, offset: 0x8 */
  6903. __IO uint8_t FILT2; /**< LLWU Pin Filter 2 register, offset: 0x9 */
  6904. __IO uint8_t RST; /**< LLWU Reset Enable register, offset: 0xA */
  6905. } LLWU_Type;
  6906. /* ----------------------------------------------------------------------------
  6907. -- LLWU Register Masks
  6908. ---------------------------------------------------------------------------- */
  6909. /*!
  6910. * @addtogroup LLWU_Register_Masks LLWU Register Masks
  6911. * @{
  6912. */
  6913. /*! @name PE1 - LLWU Pin Enable 1 register */
  6914. #define LLWU_PE1_WUPE0_MASK (0x3U)
  6915. #define LLWU_PE1_WUPE0_SHIFT (0U)
  6916. #define LLWU_PE1_WUPE0(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE1_WUPE0_SHIFT)) & LLWU_PE1_WUPE0_MASK)
  6917. #define LLWU_PE1_WUPE1_MASK (0xCU)
  6918. #define LLWU_PE1_WUPE1_SHIFT (2U)
  6919. #define LLWU_PE1_WUPE1(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE1_WUPE1_SHIFT)) & LLWU_PE1_WUPE1_MASK)
  6920. #define LLWU_PE1_WUPE2_MASK (0x30U)
  6921. #define LLWU_PE1_WUPE2_SHIFT (4U)
  6922. #define LLWU_PE1_WUPE2(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE1_WUPE2_SHIFT)) & LLWU_PE1_WUPE2_MASK)
  6923. #define LLWU_PE1_WUPE3_MASK (0xC0U)
  6924. #define LLWU_PE1_WUPE3_SHIFT (6U)
  6925. #define LLWU_PE1_WUPE3(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE1_WUPE3_SHIFT)) & LLWU_PE1_WUPE3_MASK)
  6926. /*! @name PE2 - LLWU Pin Enable 2 register */
  6927. #define LLWU_PE2_WUPE4_MASK (0x3U)
  6928. #define LLWU_PE2_WUPE4_SHIFT (0U)
  6929. #define LLWU_PE2_WUPE4(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE2_WUPE4_SHIFT)) & LLWU_PE2_WUPE4_MASK)
  6930. #define LLWU_PE2_WUPE5_MASK (0xCU)
  6931. #define LLWU_PE2_WUPE5_SHIFT (2U)
  6932. #define LLWU_PE2_WUPE5(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE2_WUPE5_SHIFT)) & LLWU_PE2_WUPE5_MASK)
  6933. #define LLWU_PE2_WUPE6_MASK (0x30U)
  6934. #define LLWU_PE2_WUPE6_SHIFT (4U)
  6935. #define LLWU_PE2_WUPE6(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE2_WUPE6_SHIFT)) & LLWU_PE2_WUPE6_MASK)
  6936. #define LLWU_PE2_WUPE7_MASK (0xC0U)
  6937. #define LLWU_PE2_WUPE7_SHIFT (6U)
  6938. #define LLWU_PE2_WUPE7(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE2_WUPE7_SHIFT)) & LLWU_PE2_WUPE7_MASK)
  6939. /*! @name PE3 - LLWU Pin Enable 3 register */
  6940. #define LLWU_PE3_WUPE8_MASK (0x3U)
  6941. #define LLWU_PE3_WUPE8_SHIFT (0U)
  6942. #define LLWU_PE3_WUPE8(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE3_WUPE8_SHIFT)) & LLWU_PE3_WUPE8_MASK)
  6943. #define LLWU_PE3_WUPE9_MASK (0xCU)
  6944. #define LLWU_PE3_WUPE9_SHIFT (2U)
  6945. #define LLWU_PE3_WUPE9(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE3_WUPE9_SHIFT)) & LLWU_PE3_WUPE9_MASK)
  6946. #define LLWU_PE3_WUPE10_MASK (0x30U)
  6947. #define LLWU_PE3_WUPE10_SHIFT (4U)
  6948. #define LLWU_PE3_WUPE10(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE3_WUPE10_SHIFT)) & LLWU_PE3_WUPE10_MASK)
  6949. #define LLWU_PE3_WUPE11_MASK (0xC0U)
  6950. #define LLWU_PE3_WUPE11_SHIFT (6U)
  6951. #define LLWU_PE3_WUPE11(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE3_WUPE11_SHIFT)) & LLWU_PE3_WUPE11_MASK)
  6952. /*! @name PE4 - LLWU Pin Enable 4 register */
  6953. #define LLWU_PE4_WUPE12_MASK (0x3U)
  6954. #define LLWU_PE4_WUPE12_SHIFT (0U)
  6955. #define LLWU_PE4_WUPE12(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE4_WUPE12_SHIFT)) & LLWU_PE4_WUPE12_MASK)
  6956. #define LLWU_PE4_WUPE13_MASK (0xCU)
  6957. #define LLWU_PE4_WUPE13_SHIFT (2U)
  6958. #define LLWU_PE4_WUPE13(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE4_WUPE13_SHIFT)) & LLWU_PE4_WUPE13_MASK)
  6959. #define LLWU_PE4_WUPE14_MASK (0x30U)
  6960. #define LLWU_PE4_WUPE14_SHIFT (4U)
  6961. #define LLWU_PE4_WUPE14(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE4_WUPE14_SHIFT)) & LLWU_PE4_WUPE14_MASK)
  6962. #define LLWU_PE4_WUPE15_MASK (0xC0U)
  6963. #define LLWU_PE4_WUPE15_SHIFT (6U)
  6964. #define LLWU_PE4_WUPE15(x) (((uint8_t)(((uint8_t)(x)) << LLWU_PE4_WUPE15_SHIFT)) & LLWU_PE4_WUPE15_MASK)
  6965. /*! @name ME - LLWU Module Enable register */
  6966. #define LLWU_ME_WUME0_MASK (0x1U)
  6967. #define LLWU_ME_WUME0_SHIFT (0U)
  6968. #define LLWU_ME_WUME0(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME0_SHIFT)) & LLWU_ME_WUME0_MASK)
  6969. #define LLWU_ME_WUME1_MASK (0x2U)
  6970. #define LLWU_ME_WUME1_SHIFT (1U)
  6971. #define LLWU_ME_WUME1(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME1_SHIFT)) & LLWU_ME_WUME1_MASK)
  6972. #define LLWU_ME_WUME2_MASK (0x4U)
  6973. #define LLWU_ME_WUME2_SHIFT (2U)
  6974. #define LLWU_ME_WUME2(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME2_SHIFT)) & LLWU_ME_WUME2_MASK)
  6975. #define LLWU_ME_WUME3_MASK (0x8U)
  6976. #define LLWU_ME_WUME3_SHIFT (3U)
  6977. #define LLWU_ME_WUME3(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME3_SHIFT)) & LLWU_ME_WUME3_MASK)
  6978. #define LLWU_ME_WUME4_MASK (0x10U)
  6979. #define LLWU_ME_WUME4_SHIFT (4U)
  6980. #define LLWU_ME_WUME4(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME4_SHIFT)) & LLWU_ME_WUME4_MASK)
  6981. #define LLWU_ME_WUME5_MASK (0x20U)
  6982. #define LLWU_ME_WUME5_SHIFT (5U)
  6983. #define LLWU_ME_WUME5(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME5_SHIFT)) & LLWU_ME_WUME5_MASK)
  6984. #define LLWU_ME_WUME6_MASK (0x40U)
  6985. #define LLWU_ME_WUME6_SHIFT (6U)
  6986. #define LLWU_ME_WUME6(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME6_SHIFT)) & LLWU_ME_WUME6_MASK)
  6987. #define LLWU_ME_WUME7_MASK (0x80U)
  6988. #define LLWU_ME_WUME7_SHIFT (7U)
  6989. #define LLWU_ME_WUME7(x) (((uint8_t)(((uint8_t)(x)) << LLWU_ME_WUME7_SHIFT)) & LLWU_ME_WUME7_MASK)
  6990. /*! @name F1 - LLWU Flag 1 register */
  6991. #define LLWU_F1_WUF0_MASK (0x1U)
  6992. #define LLWU_F1_WUF0_SHIFT (0U)
  6993. #define LLWU_F1_WUF0(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF0_SHIFT)) & LLWU_F1_WUF0_MASK)
  6994. #define LLWU_F1_WUF1_MASK (0x2U)
  6995. #define LLWU_F1_WUF1_SHIFT (1U)
  6996. #define LLWU_F1_WUF1(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF1_SHIFT)) & LLWU_F1_WUF1_MASK)
  6997. #define LLWU_F1_WUF2_MASK (0x4U)
  6998. #define LLWU_F1_WUF2_SHIFT (2U)
  6999. #define LLWU_F1_WUF2(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF2_SHIFT)) & LLWU_F1_WUF2_MASK)
  7000. #define LLWU_F1_WUF3_MASK (0x8U)
  7001. #define LLWU_F1_WUF3_SHIFT (3U)
  7002. #define LLWU_F1_WUF3(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF3_SHIFT)) & LLWU_F1_WUF3_MASK)
  7003. #define LLWU_F1_WUF4_MASK (0x10U)
  7004. #define LLWU_F1_WUF4_SHIFT (4U)
  7005. #define LLWU_F1_WUF4(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF4_SHIFT)) & LLWU_F1_WUF4_MASK)
  7006. #define LLWU_F1_WUF5_MASK (0x20U)
  7007. #define LLWU_F1_WUF5_SHIFT (5U)
  7008. #define LLWU_F1_WUF5(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF5_SHIFT)) & LLWU_F1_WUF5_MASK)
  7009. #define LLWU_F1_WUF6_MASK (0x40U)
  7010. #define LLWU_F1_WUF6_SHIFT (6U)
  7011. #define LLWU_F1_WUF6(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF6_SHIFT)) & LLWU_F1_WUF6_MASK)
  7012. #define LLWU_F1_WUF7_MASK (0x80U)
  7013. #define LLWU_F1_WUF7_SHIFT (7U)
  7014. #define LLWU_F1_WUF7(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F1_WUF7_SHIFT)) & LLWU_F1_WUF7_MASK)
  7015. /*! @name F2 - LLWU Flag 2 register */
  7016. #define LLWU_F2_WUF8_MASK (0x1U)
  7017. #define LLWU_F2_WUF8_SHIFT (0U)
  7018. #define LLWU_F2_WUF8(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF8_SHIFT)) & LLWU_F2_WUF8_MASK)
  7019. #define LLWU_F2_WUF9_MASK (0x2U)
  7020. #define LLWU_F2_WUF9_SHIFT (1U)
  7021. #define LLWU_F2_WUF9(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF9_SHIFT)) & LLWU_F2_WUF9_MASK)
  7022. #define LLWU_F2_WUF10_MASK (0x4U)
  7023. #define LLWU_F2_WUF10_SHIFT (2U)
  7024. #define LLWU_F2_WUF10(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF10_SHIFT)) & LLWU_F2_WUF10_MASK)
  7025. #define LLWU_F2_WUF11_MASK (0x8U)
  7026. #define LLWU_F2_WUF11_SHIFT (3U)
  7027. #define LLWU_F2_WUF11(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF11_SHIFT)) & LLWU_F2_WUF11_MASK)
  7028. #define LLWU_F2_WUF12_MASK (0x10U)
  7029. #define LLWU_F2_WUF12_SHIFT (4U)
  7030. #define LLWU_F2_WUF12(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF12_SHIFT)) & LLWU_F2_WUF12_MASK)
  7031. #define LLWU_F2_WUF13_MASK (0x20U)
  7032. #define LLWU_F2_WUF13_SHIFT (5U)
  7033. #define LLWU_F2_WUF13(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF13_SHIFT)) & LLWU_F2_WUF13_MASK)
  7034. #define LLWU_F2_WUF14_MASK (0x40U)
  7035. #define LLWU_F2_WUF14_SHIFT (6U)
  7036. #define LLWU_F2_WUF14(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF14_SHIFT)) & LLWU_F2_WUF14_MASK)
  7037. #define LLWU_F2_WUF15_MASK (0x80U)
  7038. #define LLWU_F2_WUF15_SHIFT (7U)
  7039. #define LLWU_F2_WUF15(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F2_WUF15_SHIFT)) & LLWU_F2_WUF15_MASK)
  7040. /*! @name F3 - LLWU Flag 3 register */
  7041. #define LLWU_F3_MWUF0_MASK (0x1U)
  7042. #define LLWU_F3_MWUF0_SHIFT (0U)
  7043. #define LLWU_F3_MWUF0(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF0_SHIFT)) & LLWU_F3_MWUF0_MASK)
  7044. #define LLWU_F3_MWUF1_MASK (0x2U)
  7045. #define LLWU_F3_MWUF1_SHIFT (1U)
  7046. #define LLWU_F3_MWUF1(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF1_SHIFT)) & LLWU_F3_MWUF1_MASK)
  7047. #define LLWU_F3_MWUF2_MASK (0x4U)
  7048. #define LLWU_F3_MWUF2_SHIFT (2U)
  7049. #define LLWU_F3_MWUF2(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF2_SHIFT)) & LLWU_F3_MWUF2_MASK)
  7050. #define LLWU_F3_MWUF3_MASK (0x8U)
  7051. #define LLWU_F3_MWUF3_SHIFT (3U)
  7052. #define LLWU_F3_MWUF3(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF3_SHIFT)) & LLWU_F3_MWUF3_MASK)
  7053. #define LLWU_F3_MWUF4_MASK (0x10U)
  7054. #define LLWU_F3_MWUF4_SHIFT (4U)
  7055. #define LLWU_F3_MWUF4(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF4_SHIFT)) & LLWU_F3_MWUF4_MASK)
  7056. #define LLWU_F3_MWUF5_MASK (0x20U)
  7057. #define LLWU_F3_MWUF5_SHIFT (5U)
  7058. #define LLWU_F3_MWUF5(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF5_SHIFT)) & LLWU_F3_MWUF5_MASK)
  7059. #define LLWU_F3_MWUF6_MASK (0x40U)
  7060. #define LLWU_F3_MWUF6_SHIFT (6U)
  7061. #define LLWU_F3_MWUF6(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF6_SHIFT)) & LLWU_F3_MWUF6_MASK)
  7062. #define LLWU_F3_MWUF7_MASK (0x80U)
  7063. #define LLWU_F3_MWUF7_SHIFT (7U)
  7064. #define LLWU_F3_MWUF7(x) (((uint8_t)(((uint8_t)(x)) << LLWU_F3_MWUF7_SHIFT)) & LLWU_F3_MWUF7_MASK)
  7065. /*! @name FILT1 - LLWU Pin Filter 1 register */
  7066. #define LLWU_FILT1_FILTSEL_MASK (0xFU)
  7067. #define LLWU_FILT1_FILTSEL_SHIFT (0U)
  7068. #define LLWU_FILT1_FILTSEL(x) (((uint8_t)(((uint8_t)(x)) << LLWU_FILT1_FILTSEL_SHIFT)) & LLWU_FILT1_FILTSEL_MASK)
  7069. #define LLWU_FILT1_FILTE_MASK (0x60U)
  7070. #define LLWU_FILT1_FILTE_SHIFT (5U)
  7071. #define LLWU_FILT1_FILTE(x) (((uint8_t)(((uint8_t)(x)) << LLWU_FILT1_FILTE_SHIFT)) & LLWU_FILT1_FILTE_MASK)
  7072. #define LLWU_FILT1_FILTF_MASK (0x80U)
  7073. #define LLWU_FILT1_FILTF_SHIFT (7U)
  7074. #define LLWU_FILT1_FILTF(x) (((uint8_t)(((uint8_t)(x)) << LLWU_FILT1_FILTF_SHIFT)) & LLWU_FILT1_FILTF_MASK)
  7075. /*! @name FILT2 - LLWU Pin Filter 2 register */
  7076. #define LLWU_FILT2_FILTSEL_MASK (0xFU)
  7077. #define LLWU_FILT2_FILTSEL_SHIFT (0U)
  7078. #define LLWU_FILT2_FILTSEL(x) (((uint8_t)(((uint8_t)(x)) << LLWU_FILT2_FILTSEL_SHIFT)) & LLWU_FILT2_FILTSEL_MASK)
  7079. #define LLWU_FILT2_FILTE_MASK (0x60U)
  7080. #define LLWU_FILT2_FILTE_SHIFT (5U)
  7081. #define LLWU_FILT2_FILTE(x) (((uint8_t)(((uint8_t)(x)) << LLWU_FILT2_FILTE_SHIFT)) & LLWU_FILT2_FILTE_MASK)
  7082. #define LLWU_FILT2_FILTF_MASK (0x80U)
  7083. #define LLWU_FILT2_FILTF_SHIFT (7U)
  7084. #define LLWU_FILT2_FILTF(x) (((uint8_t)(((uint8_t)(x)) << LLWU_FILT2_FILTF_SHIFT)) & LLWU_FILT2_FILTF_MASK)
  7085. /*! @name RST - LLWU Reset Enable register */
  7086. #define LLWU_RST_RSTFILT_MASK (0x1U)
  7087. #define LLWU_RST_RSTFILT_SHIFT (0U)
  7088. #define LLWU_RST_RSTFILT(x) (((uint8_t)(((uint8_t)(x)) << LLWU_RST_RSTFILT_SHIFT)) & LLWU_RST_RSTFILT_MASK)
  7089. #define LLWU_RST_LLRSTE_MASK (0x2U)
  7090. #define LLWU_RST_LLRSTE_SHIFT (1U)
  7091. #define LLWU_RST_LLRSTE(x) (((uint8_t)(((uint8_t)(x)) << LLWU_RST_LLRSTE_SHIFT)) & LLWU_RST_LLRSTE_MASK)
  7092. /*!
  7093. * @}
  7094. */ /* end of group LLWU_Register_Masks */
  7095. /* LLWU - Peripheral instance base addresses */
  7096. /** Peripheral LLWU base address */
  7097. #define LLWU_BASE (0x4007C000u)
  7098. /** Peripheral LLWU base pointer */
  7099. #define LLWU ((LLWU_Type *)LLWU_BASE)
  7100. /** Array initializer of LLWU peripheral base addresses */
  7101. #define LLWU_BASE_ADDRS { LLWU_BASE }
  7102. /** Array initializer of LLWU peripheral base pointers */
  7103. #define LLWU_BASE_PTRS { LLWU }
  7104. /** Interrupt vectors for the LLWU peripheral type */
  7105. #define LLWU_IRQS { LLWU_IRQn }
  7106. /*!
  7107. * @}
  7108. */ /* end of group LLWU_Peripheral_Access_Layer */
  7109. /* ----------------------------------------------------------------------------
  7110. -- LPTMR Peripheral Access Layer
  7111. ---------------------------------------------------------------------------- */
  7112. /*!
  7113. * @addtogroup LPTMR_Peripheral_Access_Layer LPTMR Peripheral Access Layer
  7114. * @{
  7115. */
  7116. /** LPTMR - Register Layout Typedef */
  7117. typedef struct {
  7118. __IO uint32_t CSR; /**< Low Power Timer Control Status Register, offset: 0x0 */
  7119. __IO uint32_t PSR; /**< Low Power Timer Prescale Register, offset: 0x4 */
  7120. __IO uint32_t CMR; /**< Low Power Timer Compare Register, offset: 0x8 */
  7121. __IO uint32_t CNR; /**< Low Power Timer Counter Register, offset: 0xC */
  7122. } LPTMR_Type;
  7123. /* ----------------------------------------------------------------------------
  7124. -- LPTMR Register Masks
  7125. ---------------------------------------------------------------------------- */
  7126. /*!
  7127. * @addtogroup LPTMR_Register_Masks LPTMR Register Masks
  7128. * @{
  7129. */
  7130. /*! @name CSR - Low Power Timer Control Status Register */
  7131. #define LPTMR_CSR_TEN_MASK (0x1U)
  7132. #define LPTMR_CSR_TEN_SHIFT (0U)
  7133. #define LPTMR_CSR_TEN(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CSR_TEN_SHIFT)) & LPTMR_CSR_TEN_MASK)
  7134. #define LPTMR_CSR_TMS_MASK (0x2U)
  7135. #define LPTMR_CSR_TMS_SHIFT (1U)
  7136. #define LPTMR_CSR_TMS(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CSR_TMS_SHIFT)) & LPTMR_CSR_TMS_MASK)
  7137. #define LPTMR_CSR_TFC_MASK (0x4U)
  7138. #define LPTMR_CSR_TFC_SHIFT (2U)
  7139. #define LPTMR_CSR_TFC(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CSR_TFC_SHIFT)) & LPTMR_CSR_TFC_MASK)
  7140. #define LPTMR_CSR_TPP_MASK (0x8U)
  7141. #define LPTMR_CSR_TPP_SHIFT (3U)
  7142. #define LPTMR_CSR_TPP(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CSR_TPP_SHIFT)) & LPTMR_CSR_TPP_MASK)
  7143. #define LPTMR_CSR_TPS_MASK (0x30U)
  7144. #define LPTMR_CSR_TPS_SHIFT (4U)
  7145. #define LPTMR_CSR_TPS(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CSR_TPS_SHIFT)) & LPTMR_CSR_TPS_MASK)
  7146. #define LPTMR_CSR_TIE_MASK (0x40U)
  7147. #define LPTMR_CSR_TIE_SHIFT (6U)
  7148. #define LPTMR_CSR_TIE(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CSR_TIE_SHIFT)) & LPTMR_CSR_TIE_MASK)
  7149. #define LPTMR_CSR_TCF_MASK (0x80U)
  7150. #define LPTMR_CSR_TCF_SHIFT (7U)
  7151. #define LPTMR_CSR_TCF(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CSR_TCF_SHIFT)) & LPTMR_CSR_TCF_MASK)
  7152. /*! @name PSR - Low Power Timer Prescale Register */
  7153. #define LPTMR_PSR_PCS_MASK (0x3U)
  7154. #define LPTMR_PSR_PCS_SHIFT (0U)
  7155. #define LPTMR_PSR_PCS(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_PSR_PCS_SHIFT)) & LPTMR_PSR_PCS_MASK)
  7156. #define LPTMR_PSR_PBYP_MASK (0x4U)
  7157. #define LPTMR_PSR_PBYP_SHIFT (2U)
  7158. #define LPTMR_PSR_PBYP(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_PSR_PBYP_SHIFT)) & LPTMR_PSR_PBYP_MASK)
  7159. #define LPTMR_PSR_PRESCALE_MASK (0x78U)
  7160. #define LPTMR_PSR_PRESCALE_SHIFT (3U)
  7161. #define LPTMR_PSR_PRESCALE(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_PSR_PRESCALE_SHIFT)) & LPTMR_PSR_PRESCALE_MASK)
  7162. /*! @name CMR - Low Power Timer Compare Register */
  7163. #define LPTMR_CMR_COMPARE_MASK (0xFFFFU)
  7164. #define LPTMR_CMR_COMPARE_SHIFT (0U)
  7165. #define LPTMR_CMR_COMPARE(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CMR_COMPARE_SHIFT)) & LPTMR_CMR_COMPARE_MASK)
  7166. /*! @name CNR - Low Power Timer Counter Register */
  7167. #define LPTMR_CNR_COUNTER_MASK (0xFFFFU)
  7168. #define LPTMR_CNR_COUNTER_SHIFT (0U)
  7169. #define LPTMR_CNR_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << LPTMR_CNR_COUNTER_SHIFT)) & LPTMR_CNR_COUNTER_MASK)
  7170. /*!
  7171. * @}
  7172. */ /* end of group LPTMR_Register_Masks */
  7173. /* LPTMR - Peripheral instance base addresses */
  7174. /** Peripheral LPTMR0 base address */
  7175. #define LPTMR0_BASE (0x40040000u)
  7176. /** Peripheral LPTMR0 base pointer */
  7177. #define LPTMR0 ((LPTMR_Type *)LPTMR0_BASE)
  7178. /** Array initializer of LPTMR peripheral base addresses */
  7179. #define LPTMR_BASE_ADDRS { LPTMR0_BASE }
  7180. /** Array initializer of LPTMR peripheral base pointers */
  7181. #define LPTMR_BASE_PTRS { LPTMR0 }
  7182. /** Interrupt vectors for the LPTMR peripheral type */
  7183. #define LPTMR_IRQS { LPTMR0_IRQn }
  7184. /*!
  7185. * @}
  7186. */ /* end of group LPTMR_Peripheral_Access_Layer */
  7187. /* ----------------------------------------------------------------------------
  7188. -- MCG Peripheral Access Layer
  7189. ---------------------------------------------------------------------------- */
  7190. /*!
  7191. * @addtogroup MCG_Peripheral_Access_Layer MCG Peripheral Access Layer
  7192. * @{
  7193. */
  7194. /** MCG - Register Layout Typedef */
  7195. typedef struct {
  7196. __IO uint8_t C1; /**< MCG Control 1 Register, offset: 0x0 */
  7197. __IO uint8_t C2; /**< MCG Control 2 Register, offset: 0x1 */
  7198. __IO uint8_t C3; /**< MCG Control 3 Register, offset: 0x2 */
  7199. __IO uint8_t C4; /**< MCG Control 4 Register, offset: 0x3 */
  7200. __IO uint8_t C5; /**< MCG Control 5 Register, offset: 0x4 */
  7201. __IO uint8_t C6; /**< MCG Control 6 Register, offset: 0x5 */
  7202. __IO uint8_t S; /**< MCG Status Register, offset: 0x6 */
  7203. uint8_t RESERVED_0[1];
  7204. __IO uint8_t SC; /**< MCG Status and Control Register, offset: 0x8 */
  7205. uint8_t RESERVED_1[1];
  7206. __IO uint8_t ATCVH; /**< MCG Auto Trim Compare Value High Register, offset: 0xA */
  7207. __IO uint8_t ATCVL; /**< MCG Auto Trim Compare Value Low Register, offset: 0xB */
  7208. __IO uint8_t C7; /**< MCG Control 7 Register, offset: 0xC */
  7209. __IO uint8_t C8; /**< MCG Control 8 Register, offset: 0xD */
  7210. } MCG_Type;
  7211. /* ----------------------------------------------------------------------------
  7212. -- MCG Register Masks
  7213. ---------------------------------------------------------------------------- */
  7214. /*!
  7215. * @addtogroup MCG_Register_Masks MCG Register Masks
  7216. * @{
  7217. */
  7218. /*! @name C1 - MCG Control 1 Register */
  7219. #define MCG_C1_IREFSTEN_MASK (0x1U)
  7220. #define MCG_C1_IREFSTEN_SHIFT (0U)
  7221. #define MCG_C1_IREFSTEN(x) (((uint8_t)(((uint8_t)(x)) << MCG_C1_IREFSTEN_SHIFT)) & MCG_C1_IREFSTEN_MASK)
  7222. #define MCG_C1_IRCLKEN_MASK (0x2U)
  7223. #define MCG_C1_IRCLKEN_SHIFT (1U)
  7224. #define MCG_C1_IRCLKEN(x) (((uint8_t)(((uint8_t)(x)) << MCG_C1_IRCLKEN_SHIFT)) & MCG_C1_IRCLKEN_MASK)
  7225. #define MCG_C1_IREFS_MASK (0x4U)
  7226. #define MCG_C1_IREFS_SHIFT (2U)
  7227. #define MCG_C1_IREFS(x) (((uint8_t)(((uint8_t)(x)) << MCG_C1_IREFS_SHIFT)) & MCG_C1_IREFS_MASK)
  7228. #define MCG_C1_FRDIV_MASK (0x38U)
  7229. #define MCG_C1_FRDIV_SHIFT (3U)
  7230. #define MCG_C1_FRDIV(x) (((uint8_t)(((uint8_t)(x)) << MCG_C1_FRDIV_SHIFT)) & MCG_C1_FRDIV_MASK)
  7231. #define MCG_C1_CLKS_MASK (0xC0U)
  7232. #define MCG_C1_CLKS_SHIFT (6U)
  7233. #define MCG_C1_CLKS(x) (((uint8_t)(((uint8_t)(x)) << MCG_C1_CLKS_SHIFT)) & MCG_C1_CLKS_MASK)
  7234. /*! @name C2 - MCG Control 2 Register */
  7235. #define MCG_C2_IRCS_MASK (0x1U)
  7236. #define MCG_C2_IRCS_SHIFT (0U)
  7237. #define MCG_C2_IRCS(x) (((uint8_t)(((uint8_t)(x)) << MCG_C2_IRCS_SHIFT)) & MCG_C2_IRCS_MASK)
  7238. #define MCG_C2_LP_MASK (0x2U)
  7239. #define MCG_C2_LP_SHIFT (1U)
  7240. #define MCG_C2_LP(x) (((uint8_t)(((uint8_t)(x)) << MCG_C2_LP_SHIFT)) & MCG_C2_LP_MASK)
  7241. #define MCG_C2_EREFS_MASK (0x4U)
  7242. #define MCG_C2_EREFS_SHIFT (2U)
  7243. #define MCG_C2_EREFS(x) (((uint8_t)(((uint8_t)(x)) << MCG_C2_EREFS_SHIFT)) & MCG_C2_EREFS_MASK)
  7244. #define MCG_C2_HGO_MASK (0x8U)
  7245. #define MCG_C2_HGO_SHIFT (3U)
  7246. #define MCG_C2_HGO(x) (((uint8_t)(((uint8_t)(x)) << MCG_C2_HGO_SHIFT)) & MCG_C2_HGO_MASK)
  7247. #define MCG_C2_RANGE_MASK (0x30U)
  7248. #define MCG_C2_RANGE_SHIFT (4U)
  7249. #define MCG_C2_RANGE(x) (((uint8_t)(((uint8_t)(x)) << MCG_C2_RANGE_SHIFT)) & MCG_C2_RANGE_MASK)
  7250. #define MCG_C2_FCFTRIM_MASK (0x40U)
  7251. #define MCG_C2_FCFTRIM_SHIFT (6U)
  7252. #define MCG_C2_FCFTRIM(x) (((uint8_t)(((uint8_t)(x)) << MCG_C2_FCFTRIM_SHIFT)) & MCG_C2_FCFTRIM_MASK)
  7253. #define MCG_C2_LOCRE0_MASK (0x80U)
  7254. #define MCG_C2_LOCRE0_SHIFT (7U)
  7255. #define MCG_C2_LOCRE0(x) (((uint8_t)(((uint8_t)(x)) << MCG_C2_LOCRE0_SHIFT)) & MCG_C2_LOCRE0_MASK)
  7256. /*! @name C3 - MCG Control 3 Register */
  7257. #define MCG_C3_SCTRIM_MASK (0xFFU)
  7258. #define MCG_C3_SCTRIM_SHIFT (0U)
  7259. #define MCG_C3_SCTRIM(x) (((uint8_t)(((uint8_t)(x)) << MCG_C3_SCTRIM_SHIFT)) & MCG_C3_SCTRIM_MASK)
  7260. /*! @name C4 - MCG Control 4 Register */
  7261. #define MCG_C4_SCFTRIM_MASK (0x1U)
  7262. #define MCG_C4_SCFTRIM_SHIFT (0U)
  7263. #define MCG_C4_SCFTRIM(x) (((uint8_t)(((uint8_t)(x)) << MCG_C4_SCFTRIM_SHIFT)) & MCG_C4_SCFTRIM_MASK)
  7264. #define MCG_C4_FCTRIM_MASK (0x1EU)
  7265. #define MCG_C4_FCTRIM_SHIFT (1U)
  7266. #define MCG_C4_FCTRIM(x) (((uint8_t)(((uint8_t)(x)) << MCG_C4_FCTRIM_SHIFT)) & MCG_C4_FCTRIM_MASK)
  7267. #define MCG_C4_DRST_DRS_MASK (0x60U)
  7268. #define MCG_C4_DRST_DRS_SHIFT (5U)
  7269. #define MCG_C4_DRST_DRS(x) (((uint8_t)(((uint8_t)(x)) << MCG_C4_DRST_DRS_SHIFT)) & MCG_C4_DRST_DRS_MASK)
  7270. #define MCG_C4_DMX32_MASK (0x80U)
  7271. #define MCG_C4_DMX32_SHIFT (7U)
  7272. #define MCG_C4_DMX32(x) (((uint8_t)(((uint8_t)(x)) << MCG_C4_DMX32_SHIFT)) & MCG_C4_DMX32_MASK)
  7273. /*! @name C5 - MCG Control 5 Register */
  7274. #define MCG_C5_PRDIV0_MASK (0x1FU)
  7275. #define MCG_C5_PRDIV0_SHIFT (0U)
  7276. #define MCG_C5_PRDIV0(x) (((uint8_t)(((uint8_t)(x)) << MCG_C5_PRDIV0_SHIFT)) & MCG_C5_PRDIV0_MASK)
  7277. #define MCG_C5_PLLSTEN0_MASK (0x20U)
  7278. #define MCG_C5_PLLSTEN0_SHIFT (5U)
  7279. #define MCG_C5_PLLSTEN0(x) (((uint8_t)(((uint8_t)(x)) << MCG_C5_PLLSTEN0_SHIFT)) & MCG_C5_PLLSTEN0_MASK)
  7280. #define MCG_C5_PLLCLKEN0_MASK (0x40U)
  7281. #define MCG_C5_PLLCLKEN0_SHIFT (6U)
  7282. #define MCG_C5_PLLCLKEN0(x) (((uint8_t)(((uint8_t)(x)) << MCG_C5_PLLCLKEN0_SHIFT)) & MCG_C5_PLLCLKEN0_MASK)
  7283. /*! @name C6 - MCG Control 6 Register */
  7284. #define MCG_C6_VDIV0_MASK (0x1FU)
  7285. #define MCG_C6_VDIV0_SHIFT (0U)
  7286. #define MCG_C6_VDIV0(x) (((uint8_t)(((uint8_t)(x)) << MCG_C6_VDIV0_SHIFT)) & MCG_C6_VDIV0_MASK)
  7287. #define MCG_C6_CME0_MASK (0x20U)
  7288. #define MCG_C6_CME0_SHIFT (5U)
  7289. #define MCG_C6_CME0(x) (((uint8_t)(((uint8_t)(x)) << MCG_C6_CME0_SHIFT)) & MCG_C6_CME0_MASK)
  7290. #define MCG_C6_PLLS_MASK (0x40U)
  7291. #define MCG_C6_PLLS_SHIFT (6U)
  7292. #define MCG_C6_PLLS(x) (((uint8_t)(((uint8_t)(x)) << MCG_C6_PLLS_SHIFT)) & MCG_C6_PLLS_MASK)
  7293. #define MCG_C6_LOLIE0_MASK (0x80U)
  7294. #define MCG_C6_LOLIE0_SHIFT (7U)
  7295. #define MCG_C6_LOLIE0(x) (((uint8_t)(((uint8_t)(x)) << MCG_C6_LOLIE0_SHIFT)) & MCG_C6_LOLIE0_MASK)
  7296. /*! @name S - MCG Status Register */
  7297. #define MCG_S_IRCST_MASK (0x1U)
  7298. #define MCG_S_IRCST_SHIFT (0U)
  7299. #define MCG_S_IRCST(x) (((uint8_t)(((uint8_t)(x)) << MCG_S_IRCST_SHIFT)) & MCG_S_IRCST_MASK)
  7300. #define MCG_S_OSCINIT0_MASK (0x2U)
  7301. #define MCG_S_OSCINIT0_SHIFT (1U)
  7302. #define MCG_S_OSCINIT0(x) (((uint8_t)(((uint8_t)(x)) << MCG_S_OSCINIT0_SHIFT)) & MCG_S_OSCINIT0_MASK)
  7303. #define MCG_S_CLKST_MASK (0xCU)
  7304. #define MCG_S_CLKST_SHIFT (2U)
  7305. #define MCG_S_CLKST(x) (((uint8_t)(((uint8_t)(x)) << MCG_S_CLKST_SHIFT)) & MCG_S_CLKST_MASK)
  7306. #define MCG_S_IREFST_MASK (0x10U)
  7307. #define MCG_S_IREFST_SHIFT (4U)
  7308. #define MCG_S_IREFST(x) (((uint8_t)(((uint8_t)(x)) << MCG_S_IREFST_SHIFT)) & MCG_S_IREFST_MASK)
  7309. #define MCG_S_PLLST_MASK (0x20U)
  7310. #define MCG_S_PLLST_SHIFT (5U)
  7311. #define MCG_S_PLLST(x) (((uint8_t)(((uint8_t)(x)) << MCG_S_PLLST_SHIFT)) & MCG_S_PLLST_MASK)
  7312. #define MCG_S_LOCK0_MASK (0x40U)
  7313. #define MCG_S_LOCK0_SHIFT (6U)
  7314. #define MCG_S_LOCK0(x) (((uint8_t)(((uint8_t)(x)) << MCG_S_LOCK0_SHIFT)) & MCG_S_LOCK0_MASK)
  7315. #define MCG_S_LOLS0_MASK (0x80U)
  7316. #define MCG_S_LOLS0_SHIFT (7U)
  7317. #define MCG_S_LOLS0(x) (((uint8_t)(((uint8_t)(x)) << MCG_S_LOLS0_SHIFT)) & MCG_S_LOLS0_MASK)
  7318. /*! @name SC - MCG Status and Control Register */
  7319. #define MCG_SC_LOCS0_MASK (0x1U)
  7320. #define MCG_SC_LOCS0_SHIFT (0U)
  7321. #define MCG_SC_LOCS0(x) (((uint8_t)(((uint8_t)(x)) << MCG_SC_LOCS0_SHIFT)) & MCG_SC_LOCS0_MASK)
  7322. #define MCG_SC_FCRDIV_MASK (0xEU)
  7323. #define MCG_SC_FCRDIV_SHIFT (1U)
  7324. #define MCG_SC_FCRDIV(x) (((uint8_t)(((uint8_t)(x)) << MCG_SC_FCRDIV_SHIFT)) & MCG_SC_FCRDIV_MASK)
  7325. #define MCG_SC_FLTPRSRV_MASK (0x10U)
  7326. #define MCG_SC_FLTPRSRV_SHIFT (4U)
  7327. #define MCG_SC_FLTPRSRV(x) (((uint8_t)(((uint8_t)(x)) << MCG_SC_FLTPRSRV_SHIFT)) & MCG_SC_FLTPRSRV_MASK)
  7328. #define MCG_SC_ATMF_MASK (0x20U)
  7329. #define MCG_SC_ATMF_SHIFT (5U)
  7330. #define MCG_SC_ATMF(x) (((uint8_t)(((uint8_t)(x)) << MCG_SC_ATMF_SHIFT)) & MCG_SC_ATMF_MASK)
  7331. #define MCG_SC_ATMS_MASK (0x40U)
  7332. #define MCG_SC_ATMS_SHIFT (6U)
  7333. #define MCG_SC_ATMS(x) (((uint8_t)(((uint8_t)(x)) << MCG_SC_ATMS_SHIFT)) & MCG_SC_ATMS_MASK)
  7334. #define MCG_SC_ATME_MASK (0x80U)
  7335. #define MCG_SC_ATME_SHIFT (7U)
  7336. #define MCG_SC_ATME(x) (((uint8_t)(((uint8_t)(x)) << MCG_SC_ATME_SHIFT)) & MCG_SC_ATME_MASK)
  7337. /*! @name ATCVH - MCG Auto Trim Compare Value High Register */
  7338. #define MCG_ATCVH_ATCVH_MASK (0xFFU)
  7339. #define MCG_ATCVH_ATCVH_SHIFT (0U)
  7340. #define MCG_ATCVH_ATCVH(x) (((uint8_t)(((uint8_t)(x)) << MCG_ATCVH_ATCVH_SHIFT)) & MCG_ATCVH_ATCVH_MASK)
  7341. /*! @name ATCVL - MCG Auto Trim Compare Value Low Register */
  7342. #define MCG_ATCVL_ATCVL_MASK (0xFFU)
  7343. #define MCG_ATCVL_ATCVL_SHIFT (0U)
  7344. #define MCG_ATCVL_ATCVL(x) (((uint8_t)(((uint8_t)(x)) << MCG_ATCVL_ATCVL_SHIFT)) & MCG_ATCVL_ATCVL_MASK)
  7345. /*! @name C7 - MCG Control 7 Register */
  7346. #define MCG_C7_OSCSEL_MASK (0x3U)
  7347. #define MCG_C7_OSCSEL_SHIFT (0U)
  7348. #define MCG_C7_OSCSEL(x) (((uint8_t)(((uint8_t)(x)) << MCG_C7_OSCSEL_SHIFT)) & MCG_C7_OSCSEL_MASK)
  7349. /*! @name C8 - MCG Control 8 Register */
  7350. #define MCG_C8_LOCS1_MASK (0x1U)
  7351. #define MCG_C8_LOCS1_SHIFT (0U)
  7352. #define MCG_C8_LOCS1(x) (((uint8_t)(((uint8_t)(x)) << MCG_C8_LOCS1_SHIFT)) & MCG_C8_LOCS1_MASK)
  7353. #define MCG_C8_CME1_MASK (0x20U)
  7354. #define MCG_C8_CME1_SHIFT (5U)
  7355. #define MCG_C8_CME1(x) (((uint8_t)(((uint8_t)(x)) << MCG_C8_CME1_SHIFT)) & MCG_C8_CME1_MASK)
  7356. #define MCG_C8_LOLRE_MASK (0x40U)
  7357. #define MCG_C8_LOLRE_SHIFT (6U)
  7358. #define MCG_C8_LOLRE(x) (((uint8_t)(((uint8_t)(x)) << MCG_C8_LOLRE_SHIFT)) & MCG_C8_LOLRE_MASK)
  7359. #define MCG_C8_LOCRE1_MASK (0x80U)
  7360. #define MCG_C8_LOCRE1_SHIFT (7U)
  7361. #define MCG_C8_LOCRE1(x) (((uint8_t)(((uint8_t)(x)) << MCG_C8_LOCRE1_SHIFT)) & MCG_C8_LOCRE1_MASK)
  7362. /*!
  7363. * @}
  7364. */ /* end of group MCG_Register_Masks */
  7365. /* MCG - Peripheral instance base addresses */
  7366. /** Peripheral MCG base address */
  7367. #define MCG_BASE (0x40064000u)
  7368. /** Peripheral MCG base pointer */
  7369. #define MCG ((MCG_Type *)MCG_BASE)
  7370. /** Array initializer of MCG peripheral base addresses */
  7371. #define MCG_BASE_ADDRS { MCG_BASE }
  7372. /** Array initializer of MCG peripheral base pointers */
  7373. #define MCG_BASE_PTRS { MCG }
  7374. /*!
  7375. * @}
  7376. */ /* end of group MCG_Peripheral_Access_Layer */
  7377. /* ----------------------------------------------------------------------------
  7378. -- MCM Peripheral Access Layer
  7379. ---------------------------------------------------------------------------- */
  7380. /*!
  7381. * @addtogroup MCM_Peripheral_Access_Layer MCM Peripheral Access Layer
  7382. * @{
  7383. */
  7384. /** MCM - Register Layout Typedef */
  7385. typedef struct {
  7386. uint8_t RESERVED_0[8];
  7387. __I uint16_t PLASC; /**< Crossbar Switch (AXBS) Slave Configuration, offset: 0x8 */
  7388. __I uint16_t PLAMC; /**< Crossbar Switch (AXBS) Master Configuration, offset: 0xA */
  7389. __IO uint32_t CR; /**< Control Register, offset: 0xC */
  7390. __IO uint32_t ISCR; /**< Interrupt Status Register, offset: 0x10 */
  7391. __IO uint32_t ETBCC; /**< ETB Counter Control register, offset: 0x14 */
  7392. __IO uint32_t ETBRL; /**< ETB Reload register, offset: 0x18 */
  7393. __I uint32_t ETBCNT; /**< ETB Counter Value register, offset: 0x1C */
  7394. uint8_t RESERVED_1[16];
  7395. __IO uint32_t PID; /**< Process ID register, offset: 0x30 */
  7396. } MCM_Type;
  7397. /* ----------------------------------------------------------------------------
  7398. -- MCM Register Masks
  7399. ---------------------------------------------------------------------------- */
  7400. /*!
  7401. * @addtogroup MCM_Register_Masks MCM Register Masks
  7402. * @{
  7403. */
  7404. /*! @name PLASC - Crossbar Switch (AXBS) Slave Configuration */
  7405. #define MCM_PLASC_ASC_MASK (0xFFU)
  7406. #define MCM_PLASC_ASC_SHIFT (0U)
  7407. #define MCM_PLASC_ASC(x) (((uint16_t)(((uint16_t)(x)) << MCM_PLASC_ASC_SHIFT)) & MCM_PLASC_ASC_MASK)
  7408. /*! @name PLAMC - Crossbar Switch (AXBS) Master Configuration */
  7409. #define MCM_PLAMC_AMC_MASK (0xFFU)
  7410. #define MCM_PLAMC_AMC_SHIFT (0U)
  7411. #define MCM_PLAMC_AMC(x) (((uint16_t)(((uint16_t)(x)) << MCM_PLAMC_AMC_SHIFT)) & MCM_PLAMC_AMC_MASK)
  7412. /*! @name CR - Control Register */
  7413. #define MCM_CR_SRAMUAP_MASK (0x3000000U)
  7414. #define MCM_CR_SRAMUAP_SHIFT (24U)
  7415. #define MCM_CR_SRAMUAP(x) (((uint32_t)(((uint32_t)(x)) << MCM_CR_SRAMUAP_SHIFT)) & MCM_CR_SRAMUAP_MASK)
  7416. #define MCM_CR_SRAMUWP_MASK (0x4000000U)
  7417. #define MCM_CR_SRAMUWP_SHIFT (26U)
  7418. #define MCM_CR_SRAMUWP(x) (((uint32_t)(((uint32_t)(x)) << MCM_CR_SRAMUWP_SHIFT)) & MCM_CR_SRAMUWP_MASK)
  7419. #define MCM_CR_SRAMLAP_MASK (0x30000000U)
  7420. #define MCM_CR_SRAMLAP_SHIFT (28U)
  7421. #define MCM_CR_SRAMLAP(x) (((uint32_t)(((uint32_t)(x)) << MCM_CR_SRAMLAP_SHIFT)) & MCM_CR_SRAMLAP_MASK)
  7422. #define MCM_CR_SRAMLWP_MASK (0x40000000U)
  7423. #define MCM_CR_SRAMLWP_SHIFT (30U)
  7424. #define MCM_CR_SRAMLWP(x) (((uint32_t)(((uint32_t)(x)) << MCM_CR_SRAMLWP_SHIFT)) & MCM_CR_SRAMLWP_MASK)
  7425. /*! @name ISCR - Interrupt Status Register */
  7426. #define MCM_ISCR_IRQ_MASK (0x2U)
  7427. #define MCM_ISCR_IRQ_SHIFT (1U)
  7428. #define MCM_ISCR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_IRQ_SHIFT)) & MCM_ISCR_IRQ_MASK)
  7429. #define MCM_ISCR_NMI_MASK (0x4U)
  7430. #define MCM_ISCR_NMI_SHIFT (2U)
  7431. #define MCM_ISCR_NMI(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_NMI_SHIFT)) & MCM_ISCR_NMI_MASK)
  7432. #define MCM_ISCR_DHREQ_MASK (0x8U)
  7433. #define MCM_ISCR_DHREQ_SHIFT (3U)
  7434. #define MCM_ISCR_DHREQ(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_DHREQ_SHIFT)) & MCM_ISCR_DHREQ_MASK)
  7435. #define MCM_ISCR_FIOC_MASK (0x100U)
  7436. #define MCM_ISCR_FIOC_SHIFT (8U)
  7437. #define MCM_ISCR_FIOC(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FIOC_SHIFT)) & MCM_ISCR_FIOC_MASK)
  7438. #define MCM_ISCR_FDZC_MASK (0x200U)
  7439. #define MCM_ISCR_FDZC_SHIFT (9U)
  7440. #define MCM_ISCR_FDZC(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FDZC_SHIFT)) & MCM_ISCR_FDZC_MASK)
  7441. #define MCM_ISCR_FOFC_MASK (0x400U)
  7442. #define MCM_ISCR_FOFC_SHIFT (10U)
  7443. #define MCM_ISCR_FOFC(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FOFC_SHIFT)) & MCM_ISCR_FOFC_MASK)
  7444. #define MCM_ISCR_FUFC_MASK (0x800U)
  7445. #define MCM_ISCR_FUFC_SHIFT (11U)
  7446. #define MCM_ISCR_FUFC(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FUFC_SHIFT)) & MCM_ISCR_FUFC_MASK)
  7447. #define MCM_ISCR_FIXC_MASK (0x1000U)
  7448. #define MCM_ISCR_FIXC_SHIFT (12U)
  7449. #define MCM_ISCR_FIXC(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FIXC_SHIFT)) & MCM_ISCR_FIXC_MASK)
  7450. #define MCM_ISCR_FIDC_MASK (0x8000U)
  7451. #define MCM_ISCR_FIDC_SHIFT (15U)
  7452. #define MCM_ISCR_FIDC(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FIDC_SHIFT)) & MCM_ISCR_FIDC_MASK)
  7453. #define MCM_ISCR_FIOCE_MASK (0x1000000U)
  7454. #define MCM_ISCR_FIOCE_SHIFT (24U)
  7455. #define MCM_ISCR_FIOCE(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FIOCE_SHIFT)) & MCM_ISCR_FIOCE_MASK)
  7456. #define MCM_ISCR_FDZCE_MASK (0x2000000U)
  7457. #define MCM_ISCR_FDZCE_SHIFT (25U)
  7458. #define MCM_ISCR_FDZCE(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FDZCE_SHIFT)) & MCM_ISCR_FDZCE_MASK)
  7459. #define MCM_ISCR_FOFCE_MASK (0x4000000U)
  7460. #define MCM_ISCR_FOFCE_SHIFT (26U)
  7461. #define MCM_ISCR_FOFCE(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FOFCE_SHIFT)) & MCM_ISCR_FOFCE_MASK)
  7462. #define MCM_ISCR_FUFCE_MASK (0x8000000U)
  7463. #define MCM_ISCR_FUFCE_SHIFT (27U)
  7464. #define MCM_ISCR_FUFCE(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FUFCE_SHIFT)) & MCM_ISCR_FUFCE_MASK)
  7465. #define MCM_ISCR_FIXCE_MASK (0x10000000U)
  7466. #define MCM_ISCR_FIXCE_SHIFT (28U)
  7467. #define MCM_ISCR_FIXCE(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FIXCE_SHIFT)) & MCM_ISCR_FIXCE_MASK)
  7468. #define MCM_ISCR_FIDCE_MASK (0x80000000U)
  7469. #define MCM_ISCR_FIDCE_SHIFT (31U)
  7470. #define MCM_ISCR_FIDCE(x) (((uint32_t)(((uint32_t)(x)) << MCM_ISCR_FIDCE_SHIFT)) & MCM_ISCR_FIDCE_MASK)
  7471. /*! @name ETBCC - ETB Counter Control register */
  7472. #define MCM_ETBCC_CNTEN_MASK (0x1U)
  7473. #define MCM_ETBCC_CNTEN_SHIFT (0U)
  7474. #define MCM_ETBCC_CNTEN(x) (((uint32_t)(((uint32_t)(x)) << MCM_ETBCC_CNTEN_SHIFT)) & MCM_ETBCC_CNTEN_MASK)
  7475. #define MCM_ETBCC_RSPT_MASK (0x6U)
  7476. #define MCM_ETBCC_RSPT_SHIFT (1U)
  7477. #define MCM_ETBCC_RSPT(x) (((uint32_t)(((uint32_t)(x)) << MCM_ETBCC_RSPT_SHIFT)) & MCM_ETBCC_RSPT_MASK)
  7478. #define MCM_ETBCC_RLRQ_MASK (0x8U)
  7479. #define MCM_ETBCC_RLRQ_SHIFT (3U)
  7480. #define MCM_ETBCC_RLRQ(x) (((uint32_t)(((uint32_t)(x)) << MCM_ETBCC_RLRQ_SHIFT)) & MCM_ETBCC_RLRQ_MASK)
  7481. #define MCM_ETBCC_ETDIS_MASK (0x10U)
  7482. #define MCM_ETBCC_ETDIS_SHIFT (4U)
  7483. #define MCM_ETBCC_ETDIS(x) (((uint32_t)(((uint32_t)(x)) << MCM_ETBCC_ETDIS_SHIFT)) & MCM_ETBCC_ETDIS_MASK)
  7484. #define MCM_ETBCC_ITDIS_MASK (0x20U)
  7485. #define MCM_ETBCC_ITDIS_SHIFT (5U)
  7486. #define MCM_ETBCC_ITDIS(x) (((uint32_t)(((uint32_t)(x)) << MCM_ETBCC_ITDIS_SHIFT)) & MCM_ETBCC_ITDIS_MASK)
  7487. /*! @name ETBRL - ETB Reload register */
  7488. #define MCM_ETBRL_RELOAD_MASK (0x7FFU)
  7489. #define MCM_ETBRL_RELOAD_SHIFT (0U)
  7490. #define MCM_ETBRL_RELOAD(x) (((uint32_t)(((uint32_t)(x)) << MCM_ETBRL_RELOAD_SHIFT)) & MCM_ETBRL_RELOAD_MASK)
  7491. /*! @name ETBCNT - ETB Counter Value register */
  7492. #define MCM_ETBCNT_COUNTER_MASK (0x7FFU)
  7493. #define MCM_ETBCNT_COUNTER_SHIFT (0U)
  7494. #define MCM_ETBCNT_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << MCM_ETBCNT_COUNTER_SHIFT)) & MCM_ETBCNT_COUNTER_MASK)
  7495. /*! @name PID - Process ID register */
  7496. #define MCM_PID_PID_MASK (0xFFU)
  7497. #define MCM_PID_PID_SHIFT (0U)
  7498. #define MCM_PID_PID(x) (((uint32_t)(((uint32_t)(x)) << MCM_PID_PID_SHIFT)) & MCM_PID_PID_MASK)
  7499. /*!
  7500. * @}
  7501. */ /* end of group MCM_Register_Masks */
  7502. /* MCM - Peripheral instance base addresses */
  7503. /** Peripheral MCM base address */
  7504. #define MCM_BASE (0xE0080000u)
  7505. /** Peripheral MCM base pointer */
  7506. #define MCM ((MCM_Type *)MCM_BASE)
  7507. /** Array initializer of MCM peripheral base addresses */
  7508. #define MCM_BASE_ADDRS { MCM_BASE }
  7509. /** Array initializer of MCM peripheral base pointers */
  7510. #define MCM_BASE_PTRS { MCM }
  7511. /** Interrupt vectors for the MCM peripheral type */
  7512. #define MCM_IRQS { MCM_IRQn }
  7513. /*!
  7514. * @}
  7515. */ /* end of group MCM_Peripheral_Access_Layer */
  7516. /* ----------------------------------------------------------------------------
  7517. -- NV Peripheral Access Layer
  7518. ---------------------------------------------------------------------------- */
  7519. /*!
  7520. * @addtogroup NV_Peripheral_Access_Layer NV Peripheral Access Layer
  7521. * @{
  7522. */
  7523. /** NV - Register Layout Typedef */
  7524. typedef struct {
  7525. __I uint8_t BACKKEY3; /**< Backdoor Comparison Key 3., offset: 0x0 */
  7526. __I uint8_t BACKKEY2; /**< Backdoor Comparison Key 2., offset: 0x1 */
  7527. __I uint8_t BACKKEY1; /**< Backdoor Comparison Key 1., offset: 0x2 */
  7528. __I uint8_t BACKKEY0; /**< Backdoor Comparison Key 0., offset: 0x3 */
  7529. __I uint8_t BACKKEY7; /**< Backdoor Comparison Key 7., offset: 0x4 */
  7530. __I uint8_t BACKKEY6; /**< Backdoor Comparison Key 6., offset: 0x5 */
  7531. __I uint8_t BACKKEY5; /**< Backdoor Comparison Key 5., offset: 0x6 */
  7532. __I uint8_t BACKKEY4; /**< Backdoor Comparison Key 4., offset: 0x7 */
  7533. __I uint8_t FPROT3; /**< Non-volatile P-Flash Protection 1 - Low Register, offset: 0x8 */
  7534. __I uint8_t FPROT2; /**< Non-volatile P-Flash Protection 1 - High Register, offset: 0x9 */
  7535. __I uint8_t FPROT1; /**< Non-volatile P-Flash Protection 0 - Low Register, offset: 0xA */
  7536. __I uint8_t FPROT0; /**< Non-volatile P-Flash Protection 0 - High Register, offset: 0xB */
  7537. __I uint8_t FSEC; /**< Non-volatile Flash Security Register, offset: 0xC */
  7538. __I uint8_t FOPT; /**< Non-volatile Flash Option Register, offset: 0xD */
  7539. __I uint8_t FEPROT; /**< Non-volatile EERAM Protection Register, offset: 0xE */
  7540. __I uint8_t FDPROT; /**< Non-volatile D-Flash Protection Register, offset: 0xF */
  7541. } NV_Type;
  7542. /* ----------------------------------------------------------------------------
  7543. -- NV Register Masks
  7544. ---------------------------------------------------------------------------- */
  7545. /*!
  7546. * @addtogroup NV_Register_Masks NV Register Masks
  7547. * @{
  7548. */
  7549. /*! @name BACKKEY3 - Backdoor Comparison Key 3. */
  7550. #define NV_BACKKEY3_KEY_MASK (0xFFU)
  7551. #define NV_BACKKEY3_KEY_SHIFT (0U)
  7552. #define NV_BACKKEY3_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY3_KEY_SHIFT)) & NV_BACKKEY3_KEY_MASK)
  7553. /*! @name BACKKEY2 - Backdoor Comparison Key 2. */
  7554. #define NV_BACKKEY2_KEY_MASK (0xFFU)
  7555. #define NV_BACKKEY2_KEY_SHIFT (0U)
  7556. #define NV_BACKKEY2_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY2_KEY_SHIFT)) & NV_BACKKEY2_KEY_MASK)
  7557. /*! @name BACKKEY1 - Backdoor Comparison Key 1. */
  7558. #define NV_BACKKEY1_KEY_MASK (0xFFU)
  7559. #define NV_BACKKEY1_KEY_SHIFT (0U)
  7560. #define NV_BACKKEY1_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY1_KEY_SHIFT)) & NV_BACKKEY1_KEY_MASK)
  7561. /*! @name BACKKEY0 - Backdoor Comparison Key 0. */
  7562. #define NV_BACKKEY0_KEY_MASK (0xFFU)
  7563. #define NV_BACKKEY0_KEY_SHIFT (0U)
  7564. #define NV_BACKKEY0_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY0_KEY_SHIFT)) & NV_BACKKEY0_KEY_MASK)
  7565. /*! @name BACKKEY7 - Backdoor Comparison Key 7. */
  7566. #define NV_BACKKEY7_KEY_MASK (0xFFU)
  7567. #define NV_BACKKEY7_KEY_SHIFT (0U)
  7568. #define NV_BACKKEY7_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY7_KEY_SHIFT)) & NV_BACKKEY7_KEY_MASK)
  7569. /*! @name BACKKEY6 - Backdoor Comparison Key 6. */
  7570. #define NV_BACKKEY6_KEY_MASK (0xFFU)
  7571. #define NV_BACKKEY6_KEY_SHIFT (0U)
  7572. #define NV_BACKKEY6_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY6_KEY_SHIFT)) & NV_BACKKEY6_KEY_MASK)
  7573. /*! @name BACKKEY5 - Backdoor Comparison Key 5. */
  7574. #define NV_BACKKEY5_KEY_MASK (0xFFU)
  7575. #define NV_BACKKEY5_KEY_SHIFT (0U)
  7576. #define NV_BACKKEY5_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY5_KEY_SHIFT)) & NV_BACKKEY5_KEY_MASK)
  7577. /*! @name BACKKEY4 - Backdoor Comparison Key 4. */
  7578. #define NV_BACKKEY4_KEY_MASK (0xFFU)
  7579. #define NV_BACKKEY4_KEY_SHIFT (0U)
  7580. #define NV_BACKKEY4_KEY(x) (((uint8_t)(((uint8_t)(x)) << NV_BACKKEY4_KEY_SHIFT)) & NV_BACKKEY4_KEY_MASK)
  7581. /*! @name FPROT3 - Non-volatile P-Flash Protection 1 - Low Register */
  7582. #define NV_FPROT3_PROT_MASK (0xFFU)
  7583. #define NV_FPROT3_PROT_SHIFT (0U)
  7584. #define NV_FPROT3_PROT(x) (((uint8_t)(((uint8_t)(x)) << NV_FPROT3_PROT_SHIFT)) & NV_FPROT3_PROT_MASK)
  7585. /*! @name FPROT2 - Non-volatile P-Flash Protection 1 - High Register */
  7586. #define NV_FPROT2_PROT_MASK (0xFFU)
  7587. #define NV_FPROT2_PROT_SHIFT (0U)
  7588. #define NV_FPROT2_PROT(x) (((uint8_t)(((uint8_t)(x)) << NV_FPROT2_PROT_SHIFT)) & NV_FPROT2_PROT_MASK)
  7589. /*! @name FPROT1 - Non-volatile P-Flash Protection 0 - Low Register */
  7590. #define NV_FPROT1_PROT_MASK (0xFFU)
  7591. #define NV_FPROT1_PROT_SHIFT (0U)
  7592. #define NV_FPROT1_PROT(x) (((uint8_t)(((uint8_t)(x)) << NV_FPROT1_PROT_SHIFT)) & NV_FPROT1_PROT_MASK)
  7593. /*! @name FPROT0 - Non-volatile P-Flash Protection 0 - High Register */
  7594. #define NV_FPROT0_PROT_MASK (0xFFU)
  7595. #define NV_FPROT0_PROT_SHIFT (0U)
  7596. #define NV_FPROT0_PROT(x) (((uint8_t)(((uint8_t)(x)) << NV_FPROT0_PROT_SHIFT)) & NV_FPROT0_PROT_MASK)
  7597. /*! @name FSEC - Non-volatile Flash Security Register */
  7598. #define NV_FSEC_SEC_MASK (0x3U)
  7599. #define NV_FSEC_SEC_SHIFT (0U)
  7600. #define NV_FSEC_SEC(x) (((uint8_t)(((uint8_t)(x)) << NV_FSEC_SEC_SHIFT)) & NV_FSEC_SEC_MASK)
  7601. #define NV_FSEC_FSLACC_MASK (0xCU)
  7602. #define NV_FSEC_FSLACC_SHIFT (2U)
  7603. #define NV_FSEC_FSLACC(x) (((uint8_t)(((uint8_t)(x)) << NV_FSEC_FSLACC_SHIFT)) & NV_FSEC_FSLACC_MASK)
  7604. #define NV_FSEC_MEEN_MASK (0x30U)
  7605. #define NV_FSEC_MEEN_SHIFT (4U)
  7606. #define NV_FSEC_MEEN(x) (((uint8_t)(((uint8_t)(x)) << NV_FSEC_MEEN_SHIFT)) & NV_FSEC_MEEN_MASK)
  7607. #define NV_FSEC_KEYEN_MASK (0xC0U)
  7608. #define NV_FSEC_KEYEN_SHIFT (6U)
  7609. #define NV_FSEC_KEYEN(x) (((uint8_t)(((uint8_t)(x)) << NV_FSEC_KEYEN_SHIFT)) & NV_FSEC_KEYEN_MASK)
  7610. /*! @name FOPT - Non-volatile Flash Option Register */
  7611. #define NV_FOPT_LPBOOT_MASK (0x1U)
  7612. #define NV_FOPT_LPBOOT_SHIFT (0U)
  7613. #define NV_FOPT_LPBOOT(x) (((uint8_t)(((uint8_t)(x)) << NV_FOPT_LPBOOT_SHIFT)) & NV_FOPT_LPBOOT_MASK)
  7614. #define NV_FOPT_EZPORT_DIS_MASK (0x2U)
  7615. #define NV_FOPT_EZPORT_DIS_SHIFT (1U)
  7616. #define NV_FOPT_EZPORT_DIS(x) (((uint8_t)(((uint8_t)(x)) << NV_FOPT_EZPORT_DIS_SHIFT)) & NV_FOPT_EZPORT_DIS_MASK)
  7617. /*! @name FEPROT - Non-volatile EERAM Protection Register */
  7618. #define NV_FEPROT_EPROT_MASK (0xFFU)
  7619. #define NV_FEPROT_EPROT_SHIFT (0U)
  7620. #define NV_FEPROT_EPROT(x) (((uint8_t)(((uint8_t)(x)) << NV_FEPROT_EPROT_SHIFT)) & NV_FEPROT_EPROT_MASK)
  7621. /*! @name FDPROT - Non-volatile D-Flash Protection Register */
  7622. #define NV_FDPROT_DPROT_MASK (0xFFU)
  7623. #define NV_FDPROT_DPROT_SHIFT (0U)
  7624. #define NV_FDPROT_DPROT(x) (((uint8_t)(((uint8_t)(x)) << NV_FDPROT_DPROT_SHIFT)) & NV_FDPROT_DPROT_MASK)
  7625. /*!
  7626. * @}
  7627. */ /* end of group NV_Register_Masks */
  7628. /* NV - Peripheral instance base addresses */
  7629. /** Peripheral FTFE_FlashConfig base address */
  7630. #define FTFE_FlashConfig_BASE (0x400u)
  7631. /** Peripheral FTFE_FlashConfig base pointer */
  7632. #define FTFE_FlashConfig ((NV_Type *)FTFE_FlashConfig_BASE)
  7633. /** Array initializer of NV peripheral base addresses */
  7634. #define NV_BASE_ADDRS { FTFE_FlashConfig_BASE }
  7635. /** Array initializer of NV peripheral base pointers */
  7636. #define NV_BASE_PTRS { FTFE_FlashConfig }
  7637. /*!
  7638. * @}
  7639. */ /* end of group NV_Peripheral_Access_Layer */
  7640. /* ----------------------------------------------------------------------------
  7641. -- OSC Peripheral Access Layer
  7642. ---------------------------------------------------------------------------- */
  7643. /*!
  7644. * @addtogroup OSC_Peripheral_Access_Layer OSC Peripheral Access Layer
  7645. * @{
  7646. */
  7647. /** OSC - Register Layout Typedef */
  7648. typedef struct {
  7649. __IO uint8_t CR; /**< OSC Control Register, offset: 0x0 */
  7650. } OSC_Type;
  7651. /* ----------------------------------------------------------------------------
  7652. -- OSC Register Masks
  7653. ---------------------------------------------------------------------------- */
  7654. /*!
  7655. * @addtogroup OSC_Register_Masks OSC Register Masks
  7656. * @{
  7657. */
  7658. /*! @name CR - OSC Control Register */
  7659. #define OSC_CR_SC16P_MASK (0x1U)
  7660. #define OSC_CR_SC16P_SHIFT (0U)
  7661. #define OSC_CR_SC16P(x) (((uint8_t)(((uint8_t)(x)) << OSC_CR_SC16P_SHIFT)) & OSC_CR_SC16P_MASK)
  7662. #define OSC_CR_SC8P_MASK (0x2U)
  7663. #define OSC_CR_SC8P_SHIFT (1U)
  7664. #define OSC_CR_SC8P(x) (((uint8_t)(((uint8_t)(x)) << OSC_CR_SC8P_SHIFT)) & OSC_CR_SC8P_MASK)
  7665. #define OSC_CR_SC4P_MASK (0x4U)
  7666. #define OSC_CR_SC4P_SHIFT (2U)
  7667. #define OSC_CR_SC4P(x) (((uint8_t)(((uint8_t)(x)) << OSC_CR_SC4P_SHIFT)) & OSC_CR_SC4P_MASK)
  7668. #define OSC_CR_SC2P_MASK (0x8U)
  7669. #define OSC_CR_SC2P_SHIFT (3U)
  7670. #define OSC_CR_SC2P(x) (((uint8_t)(((uint8_t)(x)) << OSC_CR_SC2P_SHIFT)) & OSC_CR_SC2P_MASK)
  7671. #define OSC_CR_EREFSTEN_MASK (0x20U)
  7672. #define OSC_CR_EREFSTEN_SHIFT (5U)
  7673. #define OSC_CR_EREFSTEN(x) (((uint8_t)(((uint8_t)(x)) << OSC_CR_EREFSTEN_SHIFT)) & OSC_CR_EREFSTEN_MASK)
  7674. #define OSC_CR_ERCLKEN_MASK (0x80U)
  7675. #define OSC_CR_ERCLKEN_SHIFT (7U)
  7676. #define OSC_CR_ERCLKEN(x) (((uint8_t)(((uint8_t)(x)) << OSC_CR_ERCLKEN_SHIFT)) & OSC_CR_ERCLKEN_MASK)
  7677. /*!
  7678. * @}
  7679. */ /* end of group OSC_Register_Masks */
  7680. /* OSC - Peripheral instance base addresses */
  7681. /** Peripheral OSC base address */
  7682. #define OSC_BASE (0x40065000u)
  7683. /** Peripheral OSC base pointer */
  7684. #define OSC ((OSC_Type *)OSC_BASE)
  7685. /** Array initializer of OSC peripheral base addresses */
  7686. #define OSC_BASE_ADDRS { OSC_BASE }
  7687. /** Array initializer of OSC peripheral base pointers */
  7688. #define OSC_BASE_PTRS { OSC }
  7689. /*!
  7690. * @}
  7691. */ /* end of group OSC_Peripheral_Access_Layer */
  7692. /* ----------------------------------------------------------------------------
  7693. -- PDB Peripheral Access Layer
  7694. ---------------------------------------------------------------------------- */
  7695. /*!
  7696. * @addtogroup PDB_Peripheral_Access_Layer PDB Peripheral Access Layer
  7697. * @{
  7698. */
  7699. /** PDB - Register Layout Typedef */
  7700. typedef struct {
  7701. __IO uint32_t SC; /**< Status and Control register, offset: 0x0 */
  7702. __IO uint32_t MOD; /**< Modulus register, offset: 0x4 */
  7703. __I uint32_t CNT; /**< Counter register, offset: 0x8 */
  7704. __IO uint32_t IDLY; /**< Interrupt Delay register, offset: 0xC */
  7705. struct { /* offset: 0x10, array step: 0x28 */
  7706. __IO uint32_t C1; /**< Channel n Control register 1, array offset: 0x10, array step: 0x28 */
  7707. __IO uint32_t S; /**< Channel n Status register, array offset: 0x14, array step: 0x28 */
  7708. __IO uint32_t DLY[2]; /**< Channel n Delay 0 register..Channel n Delay 1 register, array offset: 0x18, array step: index*0x28, index2*0x4 */
  7709. uint8_t RESERVED_0[24];
  7710. } CH[2];
  7711. uint8_t RESERVED_0[240];
  7712. struct { /* offset: 0x150, array step: 0x8 */
  7713. __IO uint32_t INTC; /**< DAC Interval Trigger n Control register, array offset: 0x150, array step: 0x8 */
  7714. __IO uint32_t INT; /**< DAC Interval n register, array offset: 0x154, array step: 0x8 */
  7715. } DAC[2];
  7716. uint8_t RESERVED_1[48];
  7717. __IO uint32_t POEN; /**< Pulse-Out n Enable register, offset: 0x190 */
  7718. __IO uint32_t PODLY[3]; /**< Pulse-Out n Delay register, array offset: 0x194, array step: 0x4 */
  7719. } PDB_Type;
  7720. /* ----------------------------------------------------------------------------
  7721. -- PDB Register Masks
  7722. ---------------------------------------------------------------------------- */
  7723. /*!
  7724. * @addtogroup PDB_Register_Masks PDB Register Masks
  7725. * @{
  7726. */
  7727. /*! @name SC - Status and Control register */
  7728. #define PDB_SC_LDOK_MASK (0x1U)
  7729. #define PDB_SC_LDOK_SHIFT (0U)
  7730. #define PDB_SC_LDOK(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_LDOK_SHIFT)) & PDB_SC_LDOK_MASK)
  7731. #define PDB_SC_CONT_MASK (0x2U)
  7732. #define PDB_SC_CONT_SHIFT (1U)
  7733. #define PDB_SC_CONT(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_CONT_SHIFT)) & PDB_SC_CONT_MASK)
  7734. #define PDB_SC_MULT_MASK (0xCU)
  7735. #define PDB_SC_MULT_SHIFT (2U)
  7736. #define PDB_SC_MULT(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_MULT_SHIFT)) & PDB_SC_MULT_MASK)
  7737. #define PDB_SC_PDBIE_MASK (0x20U)
  7738. #define PDB_SC_PDBIE_SHIFT (5U)
  7739. #define PDB_SC_PDBIE(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_PDBIE_SHIFT)) & PDB_SC_PDBIE_MASK)
  7740. #define PDB_SC_PDBIF_MASK (0x40U)
  7741. #define PDB_SC_PDBIF_SHIFT (6U)
  7742. #define PDB_SC_PDBIF(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_PDBIF_SHIFT)) & PDB_SC_PDBIF_MASK)
  7743. #define PDB_SC_PDBEN_MASK (0x80U)
  7744. #define PDB_SC_PDBEN_SHIFT (7U)
  7745. #define PDB_SC_PDBEN(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_PDBEN_SHIFT)) & PDB_SC_PDBEN_MASK)
  7746. #define PDB_SC_TRGSEL_MASK (0xF00U)
  7747. #define PDB_SC_TRGSEL_SHIFT (8U)
  7748. #define PDB_SC_TRGSEL(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_TRGSEL_SHIFT)) & PDB_SC_TRGSEL_MASK)
  7749. #define PDB_SC_PRESCALER_MASK (0x7000U)
  7750. #define PDB_SC_PRESCALER_SHIFT (12U)
  7751. #define PDB_SC_PRESCALER(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_PRESCALER_SHIFT)) & PDB_SC_PRESCALER_MASK)
  7752. #define PDB_SC_DMAEN_MASK (0x8000U)
  7753. #define PDB_SC_DMAEN_SHIFT (15U)
  7754. #define PDB_SC_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_DMAEN_SHIFT)) & PDB_SC_DMAEN_MASK)
  7755. #define PDB_SC_SWTRIG_MASK (0x10000U)
  7756. #define PDB_SC_SWTRIG_SHIFT (16U)
  7757. #define PDB_SC_SWTRIG(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_SWTRIG_SHIFT)) & PDB_SC_SWTRIG_MASK)
  7758. #define PDB_SC_PDBEIE_MASK (0x20000U)
  7759. #define PDB_SC_PDBEIE_SHIFT (17U)
  7760. #define PDB_SC_PDBEIE(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_PDBEIE_SHIFT)) & PDB_SC_PDBEIE_MASK)
  7761. #define PDB_SC_LDMOD_MASK (0xC0000U)
  7762. #define PDB_SC_LDMOD_SHIFT (18U)
  7763. #define PDB_SC_LDMOD(x) (((uint32_t)(((uint32_t)(x)) << PDB_SC_LDMOD_SHIFT)) & PDB_SC_LDMOD_MASK)
  7764. /*! @name MOD - Modulus register */
  7765. #define PDB_MOD_MOD_MASK (0xFFFFU)
  7766. #define PDB_MOD_MOD_SHIFT (0U)
  7767. #define PDB_MOD_MOD(x) (((uint32_t)(((uint32_t)(x)) << PDB_MOD_MOD_SHIFT)) & PDB_MOD_MOD_MASK)
  7768. /*! @name CNT - Counter register */
  7769. #define PDB_CNT_CNT_MASK (0xFFFFU)
  7770. #define PDB_CNT_CNT_SHIFT (0U)
  7771. #define PDB_CNT_CNT(x) (((uint32_t)(((uint32_t)(x)) << PDB_CNT_CNT_SHIFT)) & PDB_CNT_CNT_MASK)
  7772. /*! @name IDLY - Interrupt Delay register */
  7773. #define PDB_IDLY_IDLY_MASK (0xFFFFU)
  7774. #define PDB_IDLY_IDLY_SHIFT (0U)
  7775. #define PDB_IDLY_IDLY(x) (((uint32_t)(((uint32_t)(x)) << PDB_IDLY_IDLY_SHIFT)) & PDB_IDLY_IDLY_MASK)
  7776. /*! @name C1 - Channel n Control register 1 */
  7777. #define PDB_C1_EN_MASK (0xFFU)
  7778. #define PDB_C1_EN_SHIFT (0U)
  7779. #define PDB_C1_EN(x) (((uint32_t)(((uint32_t)(x)) << PDB_C1_EN_SHIFT)) & PDB_C1_EN_MASK)
  7780. #define PDB_C1_TOS_MASK (0xFF00U)
  7781. #define PDB_C1_TOS_SHIFT (8U)
  7782. #define PDB_C1_TOS(x) (((uint32_t)(((uint32_t)(x)) << PDB_C1_TOS_SHIFT)) & PDB_C1_TOS_MASK)
  7783. #define PDB_C1_BB_MASK (0xFF0000U)
  7784. #define PDB_C1_BB_SHIFT (16U)
  7785. #define PDB_C1_BB(x) (((uint32_t)(((uint32_t)(x)) << PDB_C1_BB_SHIFT)) & PDB_C1_BB_MASK)
  7786. /* The count of PDB_C1 */
  7787. #define PDB_C1_COUNT (2U)
  7788. /*! @name S - Channel n Status register */
  7789. #define PDB_S_ERR_MASK (0xFFU)
  7790. #define PDB_S_ERR_SHIFT (0U)
  7791. #define PDB_S_ERR(x) (((uint32_t)(((uint32_t)(x)) << PDB_S_ERR_SHIFT)) & PDB_S_ERR_MASK)
  7792. #define PDB_S_CF_MASK (0xFF0000U)
  7793. #define PDB_S_CF_SHIFT (16U)
  7794. #define PDB_S_CF(x) (((uint32_t)(((uint32_t)(x)) << PDB_S_CF_SHIFT)) & PDB_S_CF_MASK)
  7795. /* The count of PDB_S */
  7796. #define PDB_S_COUNT (2U)
  7797. /*! @name DLY - Channel n Delay 0 register..Channel n Delay 1 register */
  7798. #define PDB_DLY_DLY_MASK (0xFFFFU)
  7799. #define PDB_DLY_DLY_SHIFT (0U)
  7800. #define PDB_DLY_DLY(x) (((uint32_t)(((uint32_t)(x)) << PDB_DLY_DLY_SHIFT)) & PDB_DLY_DLY_MASK)
  7801. /* The count of PDB_DLY */
  7802. #define PDB_DLY_COUNT (2U)
  7803. /* The count of PDB_DLY */
  7804. #define PDB_DLY_COUNT2 (2U)
  7805. /*! @name INTC - DAC Interval Trigger n Control register */
  7806. #define PDB_INTC_TOE_MASK (0x1U)
  7807. #define PDB_INTC_TOE_SHIFT (0U)
  7808. #define PDB_INTC_TOE(x) (((uint32_t)(((uint32_t)(x)) << PDB_INTC_TOE_SHIFT)) & PDB_INTC_TOE_MASK)
  7809. #define PDB_INTC_EXT_MASK (0x2U)
  7810. #define PDB_INTC_EXT_SHIFT (1U)
  7811. #define PDB_INTC_EXT(x) (((uint32_t)(((uint32_t)(x)) << PDB_INTC_EXT_SHIFT)) & PDB_INTC_EXT_MASK)
  7812. /* The count of PDB_INTC */
  7813. #define PDB_INTC_COUNT (2U)
  7814. /*! @name INT - DAC Interval n register */
  7815. #define PDB_INT_INT_MASK (0xFFFFU)
  7816. #define PDB_INT_INT_SHIFT (0U)
  7817. #define PDB_INT_INT(x) (((uint32_t)(((uint32_t)(x)) << PDB_INT_INT_SHIFT)) & PDB_INT_INT_MASK)
  7818. /* The count of PDB_INT */
  7819. #define PDB_INT_COUNT (2U)
  7820. /*! @name POEN - Pulse-Out n Enable register */
  7821. #define PDB_POEN_POEN_MASK (0xFFU)
  7822. #define PDB_POEN_POEN_SHIFT (0U)
  7823. #define PDB_POEN_POEN(x) (((uint32_t)(((uint32_t)(x)) << PDB_POEN_POEN_SHIFT)) & PDB_POEN_POEN_MASK)
  7824. /*! @name PODLY - Pulse-Out n Delay register */
  7825. #define PDB_PODLY_DLY2_MASK (0xFFFFU)
  7826. #define PDB_PODLY_DLY2_SHIFT (0U)
  7827. #define PDB_PODLY_DLY2(x) (((uint32_t)(((uint32_t)(x)) << PDB_PODLY_DLY2_SHIFT)) & PDB_PODLY_DLY2_MASK)
  7828. #define PDB_PODLY_DLY1_MASK (0xFFFF0000U)
  7829. #define PDB_PODLY_DLY1_SHIFT (16U)
  7830. #define PDB_PODLY_DLY1(x) (((uint32_t)(((uint32_t)(x)) << PDB_PODLY_DLY1_SHIFT)) & PDB_PODLY_DLY1_MASK)
  7831. /* The count of PDB_PODLY */
  7832. #define PDB_PODLY_COUNT (3U)
  7833. /*!
  7834. * @}
  7835. */ /* end of group PDB_Register_Masks */
  7836. /* PDB - Peripheral instance base addresses */
  7837. /** Peripheral PDB0 base address */
  7838. #define PDB0_BASE (0x40036000u)
  7839. /** Peripheral PDB0 base pointer */
  7840. #define PDB0 ((PDB_Type *)PDB0_BASE)
  7841. /** Array initializer of PDB peripheral base addresses */
  7842. #define PDB_BASE_ADDRS { PDB0_BASE }
  7843. /** Array initializer of PDB peripheral base pointers */
  7844. #define PDB_BASE_PTRS { PDB0 }
  7845. /** Interrupt vectors for the PDB peripheral type */
  7846. #define PDB_IRQS { PDB0_IRQn }
  7847. /*!
  7848. * @}
  7849. */ /* end of group PDB_Peripheral_Access_Layer */
  7850. /* ----------------------------------------------------------------------------
  7851. -- PIT Peripheral Access Layer
  7852. ---------------------------------------------------------------------------- */
  7853. /*!
  7854. * @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
  7855. * @{
  7856. */
  7857. /** PIT - Register Layout Typedef */
  7858. typedef struct {
  7859. __IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
  7860. uint8_t RESERVED_0[252];
  7861. struct { /* offset: 0x100, array step: 0x10 */
  7862. __IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
  7863. __I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
  7864. __IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
  7865. __IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
  7866. } CHANNEL[4];
  7867. } PIT_Type;
  7868. /* ----------------------------------------------------------------------------
  7869. -- PIT Register Masks
  7870. ---------------------------------------------------------------------------- */
  7871. /*!
  7872. * @addtogroup PIT_Register_Masks PIT Register Masks
  7873. * @{
  7874. */
  7875. /*! @name MCR - PIT Module Control Register */
  7876. #define PIT_MCR_FRZ_MASK (0x1U)
  7877. #define PIT_MCR_FRZ_SHIFT (0U)
  7878. #define PIT_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x)) << PIT_MCR_FRZ_SHIFT)) & PIT_MCR_FRZ_MASK)
  7879. #define PIT_MCR_MDIS_MASK (0x2U)
  7880. #define PIT_MCR_MDIS_SHIFT (1U)
  7881. #define PIT_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << PIT_MCR_MDIS_SHIFT)) & PIT_MCR_MDIS_MASK)
  7882. /*! @name LDVAL - Timer Load Value Register */
  7883. #define PIT_LDVAL_TSV_MASK (0xFFFFFFFFU)
  7884. #define PIT_LDVAL_TSV_SHIFT (0U)
  7885. #define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x)) << PIT_LDVAL_TSV_SHIFT)) & PIT_LDVAL_TSV_MASK)
  7886. /* The count of PIT_LDVAL */
  7887. #define PIT_LDVAL_COUNT (4U)
  7888. /*! @name CVAL - Current Timer Value Register */
  7889. #define PIT_CVAL_TVL_MASK (0xFFFFFFFFU)
  7890. #define PIT_CVAL_TVL_SHIFT (0U)
  7891. #define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x)) << PIT_CVAL_TVL_SHIFT)) & PIT_CVAL_TVL_MASK)
  7892. /* The count of PIT_CVAL */
  7893. #define PIT_CVAL_COUNT (4U)
  7894. /*! @name TCTRL - Timer Control Register */
  7895. #define PIT_TCTRL_TEN_MASK (0x1U)
  7896. #define PIT_TCTRL_TEN_SHIFT (0U)
  7897. #define PIT_TCTRL_TEN(x) (((uint32_t)(((uint32_t)(x)) << PIT_TCTRL_TEN_SHIFT)) & PIT_TCTRL_TEN_MASK)
  7898. #define PIT_TCTRL_TIE_MASK (0x2U)
  7899. #define PIT_TCTRL_TIE_SHIFT (1U)
  7900. #define PIT_TCTRL_TIE(x) (((uint32_t)(((uint32_t)(x)) << PIT_TCTRL_TIE_SHIFT)) & PIT_TCTRL_TIE_MASK)
  7901. #define PIT_TCTRL_CHN_MASK (0x4U)
  7902. #define PIT_TCTRL_CHN_SHIFT (2U)
  7903. #define PIT_TCTRL_CHN(x) (((uint32_t)(((uint32_t)(x)) << PIT_TCTRL_CHN_SHIFT)) & PIT_TCTRL_CHN_MASK)
  7904. /* The count of PIT_TCTRL */
  7905. #define PIT_TCTRL_COUNT (4U)
  7906. /*! @name TFLG - Timer Flag Register */
  7907. #define PIT_TFLG_TIF_MASK (0x1U)
  7908. #define PIT_TFLG_TIF_SHIFT (0U)
  7909. #define PIT_TFLG_TIF(x) (((uint32_t)(((uint32_t)(x)) << PIT_TFLG_TIF_SHIFT)) & PIT_TFLG_TIF_MASK)
  7910. /* The count of PIT_TFLG */
  7911. #define PIT_TFLG_COUNT (4U)
  7912. /*!
  7913. * @}
  7914. */ /* end of group PIT_Register_Masks */
  7915. /* PIT - Peripheral instance base addresses */
  7916. /** Peripheral PIT base address */
  7917. #define PIT_BASE (0x40037000u)
  7918. /** Peripheral PIT base pointer */
  7919. #define PIT ((PIT_Type *)PIT_BASE)
  7920. /** Array initializer of PIT peripheral base addresses */
  7921. #define PIT_BASE_ADDRS { PIT_BASE }
  7922. /** Array initializer of PIT peripheral base pointers */
  7923. #define PIT_BASE_PTRS { PIT }
  7924. /** Interrupt vectors for the PIT peripheral type */
  7925. #define PIT_IRQS { { PIT0_IRQn, PIT1_IRQn, PIT2_IRQn, PIT3_IRQn } }
  7926. /*!
  7927. * @}
  7928. */ /* end of group PIT_Peripheral_Access_Layer */
  7929. /* ----------------------------------------------------------------------------
  7930. -- PMC Peripheral Access Layer
  7931. ---------------------------------------------------------------------------- */
  7932. /*!
  7933. * @addtogroup PMC_Peripheral_Access_Layer PMC Peripheral Access Layer
  7934. * @{
  7935. */
  7936. /** PMC - Register Layout Typedef */
  7937. typedef struct {
  7938. __IO uint8_t LVDSC1; /**< Low Voltage Detect Status And Control 1 register, offset: 0x0 */
  7939. __IO uint8_t LVDSC2; /**< Low Voltage Detect Status And Control 2 register, offset: 0x1 */
  7940. __IO uint8_t REGSC; /**< Regulator Status And Control register, offset: 0x2 */
  7941. } PMC_Type;
  7942. /* ----------------------------------------------------------------------------
  7943. -- PMC Register Masks
  7944. ---------------------------------------------------------------------------- */
  7945. /*!
  7946. * @addtogroup PMC_Register_Masks PMC Register Masks
  7947. * @{
  7948. */
  7949. /*! @name LVDSC1 - Low Voltage Detect Status And Control 1 register */
  7950. #define PMC_LVDSC1_LVDV_MASK (0x3U)
  7951. #define PMC_LVDSC1_LVDV_SHIFT (0U)
  7952. #define PMC_LVDSC1_LVDV(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC1_LVDV_SHIFT)) & PMC_LVDSC1_LVDV_MASK)
  7953. #define PMC_LVDSC1_LVDRE_MASK (0x10U)
  7954. #define PMC_LVDSC1_LVDRE_SHIFT (4U)
  7955. #define PMC_LVDSC1_LVDRE(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC1_LVDRE_SHIFT)) & PMC_LVDSC1_LVDRE_MASK)
  7956. #define PMC_LVDSC1_LVDIE_MASK (0x20U)
  7957. #define PMC_LVDSC1_LVDIE_SHIFT (5U)
  7958. #define PMC_LVDSC1_LVDIE(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC1_LVDIE_SHIFT)) & PMC_LVDSC1_LVDIE_MASK)
  7959. #define PMC_LVDSC1_LVDACK_MASK (0x40U)
  7960. #define PMC_LVDSC1_LVDACK_SHIFT (6U)
  7961. #define PMC_LVDSC1_LVDACK(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC1_LVDACK_SHIFT)) & PMC_LVDSC1_LVDACK_MASK)
  7962. #define PMC_LVDSC1_LVDF_MASK (0x80U)
  7963. #define PMC_LVDSC1_LVDF_SHIFT (7U)
  7964. #define PMC_LVDSC1_LVDF(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC1_LVDF_SHIFT)) & PMC_LVDSC1_LVDF_MASK)
  7965. /*! @name LVDSC2 - Low Voltage Detect Status And Control 2 register */
  7966. #define PMC_LVDSC2_LVWV_MASK (0x3U)
  7967. #define PMC_LVDSC2_LVWV_SHIFT (0U)
  7968. #define PMC_LVDSC2_LVWV(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC2_LVWV_SHIFT)) & PMC_LVDSC2_LVWV_MASK)
  7969. #define PMC_LVDSC2_LVWIE_MASK (0x20U)
  7970. #define PMC_LVDSC2_LVWIE_SHIFT (5U)
  7971. #define PMC_LVDSC2_LVWIE(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC2_LVWIE_SHIFT)) & PMC_LVDSC2_LVWIE_MASK)
  7972. #define PMC_LVDSC2_LVWACK_MASK (0x40U)
  7973. #define PMC_LVDSC2_LVWACK_SHIFT (6U)
  7974. #define PMC_LVDSC2_LVWACK(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC2_LVWACK_SHIFT)) & PMC_LVDSC2_LVWACK_MASK)
  7975. #define PMC_LVDSC2_LVWF_MASK (0x80U)
  7976. #define PMC_LVDSC2_LVWF_SHIFT (7U)
  7977. #define PMC_LVDSC2_LVWF(x) (((uint8_t)(((uint8_t)(x)) << PMC_LVDSC2_LVWF_SHIFT)) & PMC_LVDSC2_LVWF_MASK)
  7978. /*! @name REGSC - Regulator Status And Control register */
  7979. #define PMC_REGSC_BGBE_MASK (0x1U)
  7980. #define PMC_REGSC_BGBE_SHIFT (0U)
  7981. #define PMC_REGSC_BGBE(x) (((uint8_t)(((uint8_t)(x)) << PMC_REGSC_BGBE_SHIFT)) & PMC_REGSC_BGBE_MASK)
  7982. #define PMC_REGSC_REGONS_MASK (0x4U)
  7983. #define PMC_REGSC_REGONS_SHIFT (2U)
  7984. #define PMC_REGSC_REGONS(x) (((uint8_t)(((uint8_t)(x)) << PMC_REGSC_REGONS_SHIFT)) & PMC_REGSC_REGONS_MASK)
  7985. #define PMC_REGSC_ACKISO_MASK (0x8U)
  7986. #define PMC_REGSC_ACKISO_SHIFT (3U)
  7987. #define PMC_REGSC_ACKISO(x) (((uint8_t)(((uint8_t)(x)) << PMC_REGSC_ACKISO_SHIFT)) & PMC_REGSC_ACKISO_MASK)
  7988. #define PMC_REGSC_BGEN_MASK (0x10U)
  7989. #define PMC_REGSC_BGEN_SHIFT (4U)
  7990. #define PMC_REGSC_BGEN(x) (((uint8_t)(((uint8_t)(x)) << PMC_REGSC_BGEN_SHIFT)) & PMC_REGSC_BGEN_MASK)
  7991. /*!
  7992. * @}
  7993. */ /* end of group PMC_Register_Masks */
  7994. /* PMC - Peripheral instance base addresses */
  7995. /** Peripheral PMC base address */
  7996. #define PMC_BASE (0x4007D000u)
  7997. /** Peripheral PMC base pointer */
  7998. #define PMC ((PMC_Type *)PMC_BASE)
  7999. /** Array initializer of PMC peripheral base addresses */
  8000. #define PMC_BASE_ADDRS { PMC_BASE }
  8001. /** Array initializer of PMC peripheral base pointers */
  8002. #define PMC_BASE_PTRS { PMC }
  8003. /** Interrupt vectors for the PMC peripheral type */
  8004. #define PMC_IRQS { LVD_LVW_IRQn }
  8005. /*!
  8006. * @}
  8007. */ /* end of group PMC_Peripheral_Access_Layer */
  8008. /* ----------------------------------------------------------------------------
  8009. -- PORT Peripheral Access Layer
  8010. ---------------------------------------------------------------------------- */
  8011. /*!
  8012. * @addtogroup PORT_Peripheral_Access_Layer PORT Peripheral Access Layer
  8013. * @{
  8014. */
  8015. /** PORT - Register Layout Typedef */
  8016. typedef struct {
  8017. __IO uint32_t PCR[32]; /**< Pin Control Register n, array offset: 0x0, array step: 0x4 */
  8018. __O uint32_t GPCLR; /**< Global Pin Control Low Register, offset: 0x80 */
  8019. __O uint32_t GPCHR; /**< Global Pin Control High Register, offset: 0x84 */
  8020. uint8_t RESERVED_0[24];
  8021. __IO uint32_t ISFR; /**< Interrupt Status Flag Register, offset: 0xA0 */
  8022. uint8_t RESERVED_1[28];
  8023. __IO uint32_t DFER; /**< Digital Filter Enable Register, offset: 0xC0 */
  8024. __IO uint32_t DFCR; /**< Digital Filter Clock Register, offset: 0xC4 */
  8025. __IO uint32_t DFWR; /**< Digital Filter Width Register, offset: 0xC8 */
  8026. } PORT_Type;
  8027. /* ----------------------------------------------------------------------------
  8028. -- PORT Register Masks
  8029. ---------------------------------------------------------------------------- */
  8030. /*!
  8031. * @addtogroup PORT_Register_Masks PORT Register Masks
  8032. * @{
  8033. */
  8034. /*! @name PCR - Pin Control Register n */
  8035. #define PORT_PCR_PS_MASK (0x1U)
  8036. #define PORT_PCR_PS_SHIFT (0U)
  8037. #define PORT_PCR_PS(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_PS_SHIFT)) & PORT_PCR_PS_MASK)
  8038. #define PORT_PCR_PE_MASK (0x2U)
  8039. #define PORT_PCR_PE_SHIFT (1U)
  8040. #define PORT_PCR_PE(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_PE_SHIFT)) & PORT_PCR_PE_MASK)
  8041. #define PORT_PCR_SRE_MASK (0x4U)
  8042. #define PORT_PCR_SRE_SHIFT (2U)
  8043. #define PORT_PCR_SRE(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_SRE_SHIFT)) & PORT_PCR_SRE_MASK)
  8044. #define PORT_PCR_PFE_MASK (0x10U)
  8045. #define PORT_PCR_PFE_SHIFT (4U)
  8046. #define PORT_PCR_PFE(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_PFE_SHIFT)) & PORT_PCR_PFE_MASK)
  8047. #define PORT_PCR_ODE_MASK (0x20U)
  8048. #define PORT_PCR_ODE_SHIFT (5U)
  8049. #define PORT_PCR_ODE(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_ODE_SHIFT)) & PORT_PCR_ODE_MASK)
  8050. #define PORT_PCR_DSE_MASK (0x40U)
  8051. #define PORT_PCR_DSE_SHIFT (6U)
  8052. #define PORT_PCR_DSE(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_DSE_SHIFT)) & PORT_PCR_DSE_MASK)
  8053. #define PORT_PCR_MUX_MASK (0x700U)
  8054. #define PORT_PCR_MUX_SHIFT (8U)
  8055. #define PORT_PCR_MUX(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_MUX_SHIFT)) & PORT_PCR_MUX_MASK)
  8056. #define PORT_PCR_LK_MASK (0x8000U)
  8057. #define PORT_PCR_LK_SHIFT (15U)
  8058. #define PORT_PCR_LK(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_LK_SHIFT)) & PORT_PCR_LK_MASK)
  8059. #define PORT_PCR_IRQC_MASK (0xF0000U)
  8060. #define PORT_PCR_IRQC_SHIFT (16U)
  8061. #define PORT_PCR_IRQC(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_IRQC_SHIFT)) & PORT_PCR_IRQC_MASK)
  8062. #define PORT_PCR_ISF_MASK (0x1000000U)
  8063. #define PORT_PCR_ISF_SHIFT (24U)
  8064. #define PORT_PCR_ISF(x) (((uint32_t)(((uint32_t)(x)) << PORT_PCR_ISF_SHIFT)) & PORT_PCR_ISF_MASK)
  8065. /* The count of PORT_PCR */
  8066. #define PORT_PCR_COUNT (32U)
  8067. /*! @name GPCLR - Global Pin Control Low Register */
  8068. #define PORT_GPCLR_GPWD_MASK (0xFFFFU)
  8069. #define PORT_GPCLR_GPWD_SHIFT (0U)
  8070. #define PORT_GPCLR_GPWD(x) (((uint32_t)(((uint32_t)(x)) << PORT_GPCLR_GPWD_SHIFT)) & PORT_GPCLR_GPWD_MASK)
  8071. #define PORT_GPCLR_GPWE_MASK (0xFFFF0000U)
  8072. #define PORT_GPCLR_GPWE_SHIFT (16U)
  8073. #define PORT_GPCLR_GPWE(x) (((uint32_t)(((uint32_t)(x)) << PORT_GPCLR_GPWE_SHIFT)) & PORT_GPCLR_GPWE_MASK)
  8074. /*! @name GPCHR - Global Pin Control High Register */
  8075. #define PORT_GPCHR_GPWD_MASK (0xFFFFU)
  8076. #define PORT_GPCHR_GPWD_SHIFT (0U)
  8077. #define PORT_GPCHR_GPWD(x) (((uint32_t)(((uint32_t)(x)) << PORT_GPCHR_GPWD_SHIFT)) & PORT_GPCHR_GPWD_MASK)
  8078. #define PORT_GPCHR_GPWE_MASK (0xFFFF0000U)
  8079. #define PORT_GPCHR_GPWE_SHIFT (16U)
  8080. #define PORT_GPCHR_GPWE(x) (((uint32_t)(((uint32_t)(x)) << PORT_GPCHR_GPWE_SHIFT)) & PORT_GPCHR_GPWE_MASK)
  8081. /*! @name ISFR - Interrupt Status Flag Register */
  8082. #define PORT_ISFR_ISF_MASK (0xFFFFFFFFU)
  8083. #define PORT_ISFR_ISF_SHIFT (0U)
  8084. #define PORT_ISFR_ISF(x) (((uint32_t)(((uint32_t)(x)) << PORT_ISFR_ISF_SHIFT)) & PORT_ISFR_ISF_MASK)
  8085. /*! @name DFER - Digital Filter Enable Register */
  8086. #define PORT_DFER_DFE_MASK (0xFFFFFFFFU)
  8087. #define PORT_DFER_DFE_SHIFT (0U)
  8088. #define PORT_DFER_DFE(x) (((uint32_t)(((uint32_t)(x)) << PORT_DFER_DFE_SHIFT)) & PORT_DFER_DFE_MASK)
  8089. /*! @name DFCR - Digital Filter Clock Register */
  8090. #define PORT_DFCR_CS_MASK (0x1U)
  8091. #define PORT_DFCR_CS_SHIFT (0U)
  8092. #define PORT_DFCR_CS(x) (((uint32_t)(((uint32_t)(x)) << PORT_DFCR_CS_SHIFT)) & PORT_DFCR_CS_MASK)
  8093. /*! @name DFWR - Digital Filter Width Register */
  8094. #define PORT_DFWR_FILT_MASK (0x1FU)
  8095. #define PORT_DFWR_FILT_SHIFT (0U)
  8096. #define PORT_DFWR_FILT(x) (((uint32_t)(((uint32_t)(x)) << PORT_DFWR_FILT_SHIFT)) & PORT_DFWR_FILT_MASK)
  8097. /*!
  8098. * @}
  8099. */ /* end of group PORT_Register_Masks */
  8100. /* PORT - Peripheral instance base addresses */
  8101. /** Peripheral PORTA base address */
  8102. #define PORTA_BASE (0x40049000u)
  8103. /** Peripheral PORTA base pointer */
  8104. #define PORTA ((PORT_Type *)PORTA_BASE)
  8105. /** Peripheral PORTB base address */
  8106. #define PORTB_BASE (0x4004A000u)
  8107. /** Peripheral PORTB base pointer */
  8108. #define PORTB ((PORT_Type *)PORTB_BASE)
  8109. /** Peripheral PORTC base address */
  8110. #define PORTC_BASE (0x4004B000u)
  8111. /** Peripheral PORTC base pointer */
  8112. #define PORTC ((PORT_Type *)PORTC_BASE)
  8113. /** Peripheral PORTD base address */
  8114. #define PORTD_BASE (0x4004C000u)
  8115. /** Peripheral PORTD base pointer */
  8116. #define PORTD ((PORT_Type *)PORTD_BASE)
  8117. /** Peripheral PORTE base address */
  8118. #define PORTE_BASE (0x4004D000u)
  8119. /** Peripheral PORTE base pointer */
  8120. #define PORTE ((PORT_Type *)PORTE_BASE)
  8121. /** Array initializer of PORT peripheral base addresses */
  8122. #define PORT_BASE_ADDRS { PORTA_BASE, PORTB_BASE, PORTC_BASE, PORTD_BASE, PORTE_BASE }
  8123. /** Array initializer of PORT peripheral base pointers */
  8124. #define PORT_BASE_PTRS { PORTA, PORTB, PORTC, PORTD, PORTE }
  8125. /** Interrupt vectors for the PORT peripheral type */
  8126. #define PORT_IRQS { PORTA_IRQn, PORTB_IRQn, PORTC_IRQn, PORTD_IRQn, PORTE_IRQn }
  8127. /*!
  8128. * @}
  8129. */ /* end of group PORT_Peripheral_Access_Layer */
  8130. /* ----------------------------------------------------------------------------
  8131. -- RCM Peripheral Access Layer
  8132. ---------------------------------------------------------------------------- */
  8133. /*!
  8134. * @addtogroup RCM_Peripheral_Access_Layer RCM Peripheral Access Layer
  8135. * @{
  8136. */
  8137. /** RCM - Register Layout Typedef */
  8138. typedef struct {
  8139. __I uint8_t SRS0; /**< System Reset Status Register 0, offset: 0x0 */
  8140. __I uint8_t SRS1; /**< System Reset Status Register 1, offset: 0x1 */
  8141. uint8_t RESERVED_0[2];
  8142. __IO uint8_t RPFC; /**< Reset Pin Filter Control register, offset: 0x4 */
  8143. __IO uint8_t RPFW; /**< Reset Pin Filter Width register, offset: 0x5 */
  8144. uint8_t RESERVED_1[1];
  8145. __I uint8_t MR; /**< Mode Register, offset: 0x7 */
  8146. } RCM_Type;
  8147. /* ----------------------------------------------------------------------------
  8148. -- RCM Register Masks
  8149. ---------------------------------------------------------------------------- */
  8150. /*!
  8151. * @addtogroup RCM_Register_Masks RCM Register Masks
  8152. * @{
  8153. */
  8154. /*! @name SRS0 - System Reset Status Register 0 */
  8155. #define RCM_SRS0_WAKEUP_MASK (0x1U)
  8156. #define RCM_SRS0_WAKEUP_SHIFT (0U)
  8157. #define RCM_SRS0_WAKEUP(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS0_WAKEUP_SHIFT)) & RCM_SRS0_WAKEUP_MASK)
  8158. #define RCM_SRS0_LVD_MASK (0x2U)
  8159. #define RCM_SRS0_LVD_SHIFT (1U)
  8160. #define RCM_SRS0_LVD(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS0_LVD_SHIFT)) & RCM_SRS0_LVD_MASK)
  8161. #define RCM_SRS0_LOC_MASK (0x4U)
  8162. #define RCM_SRS0_LOC_SHIFT (2U)
  8163. #define RCM_SRS0_LOC(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS0_LOC_SHIFT)) & RCM_SRS0_LOC_MASK)
  8164. #define RCM_SRS0_LOL_MASK (0x8U)
  8165. #define RCM_SRS0_LOL_SHIFT (3U)
  8166. #define RCM_SRS0_LOL(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS0_LOL_SHIFT)) & RCM_SRS0_LOL_MASK)
  8167. #define RCM_SRS0_WDOG_MASK (0x20U)
  8168. #define RCM_SRS0_WDOG_SHIFT (5U)
  8169. #define RCM_SRS0_WDOG(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS0_WDOG_SHIFT)) & RCM_SRS0_WDOG_MASK)
  8170. #define RCM_SRS0_PIN_MASK (0x40U)
  8171. #define RCM_SRS0_PIN_SHIFT (6U)
  8172. #define RCM_SRS0_PIN(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS0_PIN_SHIFT)) & RCM_SRS0_PIN_MASK)
  8173. #define RCM_SRS0_POR_MASK (0x80U)
  8174. #define RCM_SRS0_POR_SHIFT (7U)
  8175. #define RCM_SRS0_POR(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS0_POR_SHIFT)) & RCM_SRS0_POR_MASK)
  8176. /*! @name SRS1 - System Reset Status Register 1 */
  8177. #define RCM_SRS1_JTAG_MASK (0x1U)
  8178. #define RCM_SRS1_JTAG_SHIFT (0U)
  8179. #define RCM_SRS1_JTAG(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS1_JTAG_SHIFT)) & RCM_SRS1_JTAG_MASK)
  8180. #define RCM_SRS1_LOCKUP_MASK (0x2U)
  8181. #define RCM_SRS1_LOCKUP_SHIFT (1U)
  8182. #define RCM_SRS1_LOCKUP(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS1_LOCKUP_SHIFT)) & RCM_SRS1_LOCKUP_MASK)
  8183. #define RCM_SRS1_SW_MASK (0x4U)
  8184. #define RCM_SRS1_SW_SHIFT (2U)
  8185. #define RCM_SRS1_SW(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS1_SW_SHIFT)) & RCM_SRS1_SW_MASK)
  8186. #define RCM_SRS1_MDM_AP_MASK (0x8U)
  8187. #define RCM_SRS1_MDM_AP_SHIFT (3U)
  8188. #define RCM_SRS1_MDM_AP(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS1_MDM_AP_SHIFT)) & RCM_SRS1_MDM_AP_MASK)
  8189. #define RCM_SRS1_EZPT_MASK (0x10U)
  8190. #define RCM_SRS1_EZPT_SHIFT (4U)
  8191. #define RCM_SRS1_EZPT(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS1_EZPT_SHIFT)) & RCM_SRS1_EZPT_MASK)
  8192. #define RCM_SRS1_SACKERR_MASK (0x20U)
  8193. #define RCM_SRS1_SACKERR_SHIFT (5U)
  8194. #define RCM_SRS1_SACKERR(x) (((uint8_t)(((uint8_t)(x)) << RCM_SRS1_SACKERR_SHIFT)) & RCM_SRS1_SACKERR_MASK)
  8195. /*! @name RPFC - Reset Pin Filter Control register */
  8196. #define RCM_RPFC_RSTFLTSRW_MASK (0x3U)
  8197. #define RCM_RPFC_RSTFLTSRW_SHIFT (0U)
  8198. #define RCM_RPFC_RSTFLTSRW(x) (((uint8_t)(((uint8_t)(x)) << RCM_RPFC_RSTFLTSRW_SHIFT)) & RCM_RPFC_RSTFLTSRW_MASK)
  8199. #define RCM_RPFC_RSTFLTSS_MASK (0x4U)
  8200. #define RCM_RPFC_RSTFLTSS_SHIFT (2U)
  8201. #define RCM_RPFC_RSTFLTSS(x) (((uint8_t)(((uint8_t)(x)) << RCM_RPFC_RSTFLTSS_SHIFT)) & RCM_RPFC_RSTFLTSS_MASK)
  8202. /*! @name RPFW - Reset Pin Filter Width register */
  8203. #define RCM_RPFW_RSTFLTSEL_MASK (0x1FU)
  8204. #define RCM_RPFW_RSTFLTSEL_SHIFT (0U)
  8205. #define RCM_RPFW_RSTFLTSEL(x) (((uint8_t)(((uint8_t)(x)) << RCM_RPFW_RSTFLTSEL_SHIFT)) & RCM_RPFW_RSTFLTSEL_MASK)
  8206. /*! @name MR - Mode Register */
  8207. #define RCM_MR_EZP_MS_MASK (0x2U)
  8208. #define RCM_MR_EZP_MS_SHIFT (1U)
  8209. #define RCM_MR_EZP_MS(x) (((uint8_t)(((uint8_t)(x)) << RCM_MR_EZP_MS_SHIFT)) & RCM_MR_EZP_MS_MASK)
  8210. /*!
  8211. * @}
  8212. */ /* end of group RCM_Register_Masks */
  8213. /* RCM - Peripheral instance base addresses */
  8214. /** Peripheral RCM base address */
  8215. #define RCM_BASE (0x4007F000u)
  8216. /** Peripheral RCM base pointer */
  8217. #define RCM ((RCM_Type *)RCM_BASE)
  8218. /** Array initializer of RCM peripheral base addresses */
  8219. #define RCM_BASE_ADDRS { RCM_BASE }
  8220. /** Array initializer of RCM peripheral base pointers */
  8221. #define RCM_BASE_PTRS { RCM }
  8222. /*!
  8223. * @}
  8224. */ /* end of group RCM_Peripheral_Access_Layer */
  8225. /* ----------------------------------------------------------------------------
  8226. -- RFSYS Peripheral Access Layer
  8227. ---------------------------------------------------------------------------- */
  8228. /*!
  8229. * @addtogroup RFSYS_Peripheral_Access_Layer RFSYS Peripheral Access Layer
  8230. * @{
  8231. */
  8232. /** RFSYS - Register Layout Typedef */
  8233. typedef struct {
  8234. __IO uint32_t REG[8]; /**< Register file register, array offset: 0x0, array step: 0x4 */
  8235. } RFSYS_Type;
  8236. /* ----------------------------------------------------------------------------
  8237. -- RFSYS Register Masks
  8238. ---------------------------------------------------------------------------- */
  8239. /*!
  8240. * @addtogroup RFSYS_Register_Masks RFSYS Register Masks
  8241. * @{
  8242. */
  8243. /*! @name REG - Register file register */
  8244. #define RFSYS_REG_LL_MASK (0xFFU)
  8245. #define RFSYS_REG_LL_SHIFT (0U)
  8246. #define RFSYS_REG_LL(x) (((uint32_t)(((uint32_t)(x)) << RFSYS_REG_LL_SHIFT)) & RFSYS_REG_LL_MASK)
  8247. #define RFSYS_REG_LH_MASK (0xFF00U)
  8248. #define RFSYS_REG_LH_SHIFT (8U)
  8249. #define RFSYS_REG_LH(x) (((uint32_t)(((uint32_t)(x)) << RFSYS_REG_LH_SHIFT)) & RFSYS_REG_LH_MASK)
  8250. #define RFSYS_REG_HL_MASK (0xFF0000U)
  8251. #define RFSYS_REG_HL_SHIFT (16U)
  8252. #define RFSYS_REG_HL(x) (((uint32_t)(((uint32_t)(x)) << RFSYS_REG_HL_SHIFT)) & RFSYS_REG_HL_MASK)
  8253. #define RFSYS_REG_HH_MASK (0xFF000000U)
  8254. #define RFSYS_REG_HH_SHIFT (24U)
  8255. #define RFSYS_REG_HH(x) (((uint32_t)(((uint32_t)(x)) << RFSYS_REG_HH_SHIFT)) & RFSYS_REG_HH_MASK)
  8256. /* The count of RFSYS_REG */
  8257. #define RFSYS_REG_COUNT (8U)
  8258. /*!
  8259. * @}
  8260. */ /* end of group RFSYS_Register_Masks */
  8261. /* RFSYS - Peripheral instance base addresses */
  8262. /** Peripheral RFSYS base address */
  8263. #define RFSYS_BASE (0x40041000u)
  8264. /** Peripheral RFSYS base pointer */
  8265. #define RFSYS ((RFSYS_Type *)RFSYS_BASE)
  8266. /** Array initializer of RFSYS peripheral base addresses */
  8267. #define RFSYS_BASE_ADDRS { RFSYS_BASE }
  8268. /** Array initializer of RFSYS peripheral base pointers */
  8269. #define RFSYS_BASE_PTRS { RFSYS }
  8270. /*!
  8271. * @}
  8272. */ /* end of group RFSYS_Peripheral_Access_Layer */
  8273. /* ----------------------------------------------------------------------------
  8274. -- RFVBAT Peripheral Access Layer
  8275. ---------------------------------------------------------------------------- */
  8276. /*!
  8277. * @addtogroup RFVBAT_Peripheral_Access_Layer RFVBAT Peripheral Access Layer
  8278. * @{
  8279. */
  8280. /** RFVBAT - Register Layout Typedef */
  8281. typedef struct {
  8282. __IO uint32_t REG[8]; /**< VBAT register file register, array offset: 0x0, array step: 0x4 */
  8283. } RFVBAT_Type;
  8284. /* ----------------------------------------------------------------------------
  8285. -- RFVBAT Register Masks
  8286. ---------------------------------------------------------------------------- */
  8287. /*!
  8288. * @addtogroup RFVBAT_Register_Masks RFVBAT Register Masks
  8289. * @{
  8290. */
  8291. /*! @name REG - VBAT register file register */
  8292. #define RFVBAT_REG_LL_MASK (0xFFU)
  8293. #define RFVBAT_REG_LL_SHIFT (0U)
  8294. #define RFVBAT_REG_LL(x) (((uint32_t)(((uint32_t)(x)) << RFVBAT_REG_LL_SHIFT)) & RFVBAT_REG_LL_MASK)
  8295. #define RFVBAT_REG_LH_MASK (0xFF00U)
  8296. #define RFVBAT_REG_LH_SHIFT (8U)
  8297. #define RFVBAT_REG_LH(x) (((uint32_t)(((uint32_t)(x)) << RFVBAT_REG_LH_SHIFT)) & RFVBAT_REG_LH_MASK)
  8298. #define RFVBAT_REG_HL_MASK (0xFF0000U)
  8299. #define RFVBAT_REG_HL_SHIFT (16U)
  8300. #define RFVBAT_REG_HL(x) (((uint32_t)(((uint32_t)(x)) << RFVBAT_REG_HL_SHIFT)) & RFVBAT_REG_HL_MASK)
  8301. #define RFVBAT_REG_HH_MASK (0xFF000000U)
  8302. #define RFVBAT_REG_HH_SHIFT (24U)
  8303. #define RFVBAT_REG_HH(x) (((uint32_t)(((uint32_t)(x)) << RFVBAT_REG_HH_SHIFT)) & RFVBAT_REG_HH_MASK)
  8304. /* The count of RFVBAT_REG */
  8305. #define RFVBAT_REG_COUNT (8U)
  8306. /*!
  8307. * @}
  8308. */ /* end of group RFVBAT_Register_Masks */
  8309. /* RFVBAT - Peripheral instance base addresses */
  8310. /** Peripheral RFVBAT base address */
  8311. #define RFVBAT_BASE (0x4003E000u)
  8312. /** Peripheral RFVBAT base pointer */
  8313. #define RFVBAT ((RFVBAT_Type *)RFVBAT_BASE)
  8314. /** Array initializer of RFVBAT peripheral base addresses */
  8315. #define RFVBAT_BASE_ADDRS { RFVBAT_BASE }
  8316. /** Array initializer of RFVBAT peripheral base pointers */
  8317. #define RFVBAT_BASE_PTRS { RFVBAT }
  8318. /*!
  8319. * @}
  8320. */ /* end of group RFVBAT_Peripheral_Access_Layer */
  8321. /* ----------------------------------------------------------------------------
  8322. -- RNG Peripheral Access Layer
  8323. ---------------------------------------------------------------------------- */
  8324. /*!
  8325. * @addtogroup RNG_Peripheral_Access_Layer RNG Peripheral Access Layer
  8326. * @{
  8327. */
  8328. /** RNG - Register Layout Typedef */
  8329. typedef struct {
  8330. __IO uint32_t CR; /**< RNGA Control Register, offset: 0x0 */
  8331. __I uint32_t SR; /**< RNGA Status Register, offset: 0x4 */
  8332. __O uint32_t ER; /**< RNGA Entropy Register, offset: 0x8 */
  8333. __I uint32_t OR; /**< RNGA Output Register, offset: 0xC */
  8334. } RNG_Type;
  8335. /* ----------------------------------------------------------------------------
  8336. -- RNG Register Masks
  8337. ---------------------------------------------------------------------------- */
  8338. /*!
  8339. * @addtogroup RNG_Register_Masks RNG Register Masks
  8340. * @{
  8341. */
  8342. /*! @name CR - RNGA Control Register */
  8343. #define RNG_CR_GO_MASK (0x1U)
  8344. #define RNG_CR_GO_SHIFT (0U)
  8345. #define RNG_CR_GO(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_GO_SHIFT)) & RNG_CR_GO_MASK)
  8346. #define RNG_CR_HA_MASK (0x2U)
  8347. #define RNG_CR_HA_SHIFT (1U)
  8348. #define RNG_CR_HA(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_HA_SHIFT)) & RNG_CR_HA_MASK)
  8349. #define RNG_CR_INTM_MASK (0x4U)
  8350. #define RNG_CR_INTM_SHIFT (2U)
  8351. #define RNG_CR_INTM(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_INTM_SHIFT)) & RNG_CR_INTM_MASK)
  8352. #define RNG_CR_CLRI_MASK (0x8U)
  8353. #define RNG_CR_CLRI_SHIFT (3U)
  8354. #define RNG_CR_CLRI(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_CLRI_SHIFT)) & RNG_CR_CLRI_MASK)
  8355. #define RNG_CR_SLP_MASK (0x10U)
  8356. #define RNG_CR_SLP_SHIFT (4U)
  8357. #define RNG_CR_SLP(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_SLP_SHIFT)) & RNG_CR_SLP_MASK)
  8358. /*! @name SR - RNGA Status Register */
  8359. #define RNG_SR_SECV_MASK (0x1U)
  8360. #define RNG_SR_SECV_SHIFT (0U)
  8361. #define RNG_SR_SECV(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_SECV_SHIFT)) & RNG_SR_SECV_MASK)
  8362. #define RNG_SR_LRS_MASK (0x2U)
  8363. #define RNG_SR_LRS_SHIFT (1U)
  8364. #define RNG_SR_LRS(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_LRS_SHIFT)) & RNG_SR_LRS_MASK)
  8365. #define RNG_SR_ORU_MASK (0x4U)
  8366. #define RNG_SR_ORU_SHIFT (2U)
  8367. #define RNG_SR_ORU(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_ORU_SHIFT)) & RNG_SR_ORU_MASK)
  8368. #define RNG_SR_ERRI_MASK (0x8U)
  8369. #define RNG_SR_ERRI_SHIFT (3U)
  8370. #define RNG_SR_ERRI(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_ERRI_SHIFT)) & RNG_SR_ERRI_MASK)
  8371. #define RNG_SR_SLP_MASK (0x10U)
  8372. #define RNG_SR_SLP_SHIFT (4U)
  8373. #define RNG_SR_SLP(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_SLP_SHIFT)) & RNG_SR_SLP_MASK)
  8374. #define RNG_SR_OREG_LVL_MASK (0xFF00U)
  8375. #define RNG_SR_OREG_LVL_SHIFT (8U)
  8376. #define RNG_SR_OREG_LVL(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_OREG_LVL_SHIFT)) & RNG_SR_OREG_LVL_MASK)
  8377. #define RNG_SR_OREG_SIZE_MASK (0xFF0000U)
  8378. #define RNG_SR_OREG_SIZE_SHIFT (16U)
  8379. #define RNG_SR_OREG_SIZE(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_OREG_SIZE_SHIFT)) & RNG_SR_OREG_SIZE_MASK)
  8380. /*! @name ER - RNGA Entropy Register */
  8381. #define RNG_ER_EXT_ENT_MASK (0xFFFFFFFFU)
  8382. #define RNG_ER_EXT_ENT_SHIFT (0U)
  8383. #define RNG_ER_EXT_ENT(x) (((uint32_t)(((uint32_t)(x)) << RNG_ER_EXT_ENT_SHIFT)) & RNG_ER_EXT_ENT_MASK)
  8384. /*! @name OR - RNGA Output Register */
  8385. #define RNG_OR_RANDOUT_MASK (0xFFFFFFFFU)
  8386. #define RNG_OR_RANDOUT_SHIFT (0U)
  8387. #define RNG_OR_RANDOUT(x) (((uint32_t)(((uint32_t)(x)) << RNG_OR_RANDOUT_SHIFT)) & RNG_OR_RANDOUT_MASK)
  8388. /*!
  8389. * @}
  8390. */ /* end of group RNG_Register_Masks */
  8391. /* RNG - Peripheral instance base addresses */
  8392. /** Peripheral RNG base address */
  8393. #define RNG_BASE (0x40029000u)
  8394. /** Peripheral RNG base pointer */
  8395. #define RNG ((RNG_Type *)RNG_BASE)
  8396. /** Array initializer of RNG peripheral base addresses */
  8397. #define RNG_BASE_ADDRS { RNG_BASE }
  8398. /** Array initializer of RNG peripheral base pointers */
  8399. #define RNG_BASE_PTRS { RNG }
  8400. /** Interrupt vectors for the RNG peripheral type */
  8401. #define RNG_IRQS { RNG_IRQn }
  8402. /*!
  8403. * @}
  8404. */ /* end of group RNG_Peripheral_Access_Layer */
  8405. /* ----------------------------------------------------------------------------
  8406. -- RTC Peripheral Access Layer
  8407. ---------------------------------------------------------------------------- */
  8408. /*!
  8409. * @addtogroup RTC_Peripheral_Access_Layer RTC Peripheral Access Layer
  8410. * @{
  8411. */
  8412. /** RTC - Register Layout Typedef */
  8413. typedef struct {
  8414. __IO uint32_t TSR; /**< RTC Time Seconds Register, offset: 0x0 */
  8415. __IO uint32_t TPR; /**< RTC Time Prescaler Register, offset: 0x4 */
  8416. __IO uint32_t TAR; /**< RTC Time Alarm Register, offset: 0x8 */
  8417. __IO uint32_t TCR; /**< RTC Time Compensation Register, offset: 0xC */
  8418. __IO uint32_t CR; /**< RTC Control Register, offset: 0x10 */
  8419. __IO uint32_t SR; /**< RTC Status Register, offset: 0x14 */
  8420. __IO uint32_t LR; /**< RTC Lock Register, offset: 0x18 */
  8421. __IO uint32_t IER; /**< RTC Interrupt Enable Register, offset: 0x1C */
  8422. uint8_t RESERVED_0[2016];
  8423. __IO uint32_t WAR; /**< RTC Write Access Register, offset: 0x800 */
  8424. __IO uint32_t RAR; /**< RTC Read Access Register, offset: 0x804 */
  8425. } RTC_Type;
  8426. /* ----------------------------------------------------------------------------
  8427. -- RTC Register Masks
  8428. ---------------------------------------------------------------------------- */
  8429. /*!
  8430. * @addtogroup RTC_Register_Masks RTC Register Masks
  8431. * @{
  8432. */
  8433. /*! @name TSR - RTC Time Seconds Register */
  8434. #define RTC_TSR_TSR_MASK (0xFFFFFFFFU)
  8435. #define RTC_TSR_TSR_SHIFT (0U)
  8436. #define RTC_TSR_TSR(x) (((uint32_t)(((uint32_t)(x)) << RTC_TSR_TSR_SHIFT)) & RTC_TSR_TSR_MASK)
  8437. /*! @name TPR - RTC Time Prescaler Register */
  8438. #define RTC_TPR_TPR_MASK (0xFFFFU)
  8439. #define RTC_TPR_TPR_SHIFT (0U)
  8440. #define RTC_TPR_TPR(x) (((uint32_t)(((uint32_t)(x)) << RTC_TPR_TPR_SHIFT)) & RTC_TPR_TPR_MASK)
  8441. /*! @name TAR - RTC Time Alarm Register */
  8442. #define RTC_TAR_TAR_MASK (0xFFFFFFFFU)
  8443. #define RTC_TAR_TAR_SHIFT (0U)
  8444. #define RTC_TAR_TAR(x) (((uint32_t)(((uint32_t)(x)) << RTC_TAR_TAR_SHIFT)) & RTC_TAR_TAR_MASK)
  8445. /*! @name TCR - RTC Time Compensation Register */
  8446. #define RTC_TCR_TCR_MASK (0xFFU)
  8447. #define RTC_TCR_TCR_SHIFT (0U)
  8448. #define RTC_TCR_TCR(x) (((uint32_t)(((uint32_t)(x)) << RTC_TCR_TCR_SHIFT)) & RTC_TCR_TCR_MASK)
  8449. #define RTC_TCR_CIR_MASK (0xFF00U)
  8450. #define RTC_TCR_CIR_SHIFT (8U)
  8451. #define RTC_TCR_CIR(x) (((uint32_t)(((uint32_t)(x)) << RTC_TCR_CIR_SHIFT)) & RTC_TCR_CIR_MASK)
  8452. #define RTC_TCR_TCV_MASK (0xFF0000U)
  8453. #define RTC_TCR_TCV_SHIFT (16U)
  8454. #define RTC_TCR_TCV(x) (((uint32_t)(((uint32_t)(x)) << RTC_TCR_TCV_SHIFT)) & RTC_TCR_TCV_MASK)
  8455. #define RTC_TCR_CIC_MASK (0xFF000000U)
  8456. #define RTC_TCR_CIC_SHIFT (24U)
  8457. #define RTC_TCR_CIC(x) (((uint32_t)(((uint32_t)(x)) << RTC_TCR_CIC_SHIFT)) & RTC_TCR_CIC_MASK)
  8458. /*! @name CR - RTC Control Register */
  8459. #define RTC_CR_SWR_MASK (0x1U)
  8460. #define RTC_CR_SWR_SHIFT (0U)
  8461. #define RTC_CR_SWR(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_SWR_SHIFT)) & RTC_CR_SWR_MASK)
  8462. #define RTC_CR_WPE_MASK (0x2U)
  8463. #define RTC_CR_WPE_SHIFT (1U)
  8464. #define RTC_CR_WPE(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_WPE_SHIFT)) & RTC_CR_WPE_MASK)
  8465. #define RTC_CR_SUP_MASK (0x4U)
  8466. #define RTC_CR_SUP_SHIFT (2U)
  8467. #define RTC_CR_SUP(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_SUP_SHIFT)) & RTC_CR_SUP_MASK)
  8468. #define RTC_CR_UM_MASK (0x8U)
  8469. #define RTC_CR_UM_SHIFT (3U)
  8470. #define RTC_CR_UM(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_UM_SHIFT)) & RTC_CR_UM_MASK)
  8471. #define RTC_CR_WPS_MASK (0x10U)
  8472. #define RTC_CR_WPS_SHIFT (4U)
  8473. #define RTC_CR_WPS(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_WPS_SHIFT)) & RTC_CR_WPS_MASK)
  8474. #define RTC_CR_OSCE_MASK (0x100U)
  8475. #define RTC_CR_OSCE_SHIFT (8U)
  8476. #define RTC_CR_OSCE(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_OSCE_SHIFT)) & RTC_CR_OSCE_MASK)
  8477. #define RTC_CR_CLKO_MASK (0x200U)
  8478. #define RTC_CR_CLKO_SHIFT (9U)
  8479. #define RTC_CR_CLKO(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_CLKO_SHIFT)) & RTC_CR_CLKO_MASK)
  8480. #define RTC_CR_SC16P_MASK (0x400U)
  8481. #define RTC_CR_SC16P_SHIFT (10U)
  8482. #define RTC_CR_SC16P(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_SC16P_SHIFT)) & RTC_CR_SC16P_MASK)
  8483. #define RTC_CR_SC8P_MASK (0x800U)
  8484. #define RTC_CR_SC8P_SHIFT (11U)
  8485. #define RTC_CR_SC8P(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_SC8P_SHIFT)) & RTC_CR_SC8P_MASK)
  8486. #define RTC_CR_SC4P_MASK (0x1000U)
  8487. #define RTC_CR_SC4P_SHIFT (12U)
  8488. #define RTC_CR_SC4P(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_SC4P_SHIFT)) & RTC_CR_SC4P_MASK)
  8489. #define RTC_CR_SC2P_MASK (0x2000U)
  8490. #define RTC_CR_SC2P_SHIFT (13U)
  8491. #define RTC_CR_SC2P(x) (((uint32_t)(((uint32_t)(x)) << RTC_CR_SC2P_SHIFT)) & RTC_CR_SC2P_MASK)
  8492. /*! @name SR - RTC Status Register */
  8493. #define RTC_SR_TIF_MASK (0x1U)
  8494. #define RTC_SR_TIF_SHIFT (0U)
  8495. #define RTC_SR_TIF(x) (((uint32_t)(((uint32_t)(x)) << RTC_SR_TIF_SHIFT)) & RTC_SR_TIF_MASK)
  8496. #define RTC_SR_TOF_MASK (0x2U)
  8497. #define RTC_SR_TOF_SHIFT (1U)
  8498. #define RTC_SR_TOF(x) (((uint32_t)(((uint32_t)(x)) << RTC_SR_TOF_SHIFT)) & RTC_SR_TOF_MASK)
  8499. #define RTC_SR_TAF_MASK (0x4U)
  8500. #define RTC_SR_TAF_SHIFT (2U)
  8501. #define RTC_SR_TAF(x) (((uint32_t)(((uint32_t)(x)) << RTC_SR_TAF_SHIFT)) & RTC_SR_TAF_MASK)
  8502. #define RTC_SR_TCE_MASK (0x10U)
  8503. #define RTC_SR_TCE_SHIFT (4U)
  8504. #define RTC_SR_TCE(x) (((uint32_t)(((uint32_t)(x)) << RTC_SR_TCE_SHIFT)) & RTC_SR_TCE_MASK)
  8505. /*! @name LR - RTC Lock Register */
  8506. #define RTC_LR_TCL_MASK (0x8U)
  8507. #define RTC_LR_TCL_SHIFT (3U)
  8508. #define RTC_LR_TCL(x) (((uint32_t)(((uint32_t)(x)) << RTC_LR_TCL_SHIFT)) & RTC_LR_TCL_MASK)
  8509. #define RTC_LR_CRL_MASK (0x10U)
  8510. #define RTC_LR_CRL_SHIFT (4U)
  8511. #define RTC_LR_CRL(x) (((uint32_t)(((uint32_t)(x)) << RTC_LR_CRL_SHIFT)) & RTC_LR_CRL_MASK)
  8512. #define RTC_LR_SRL_MASK (0x20U)
  8513. #define RTC_LR_SRL_SHIFT (5U)
  8514. #define RTC_LR_SRL(x) (((uint32_t)(((uint32_t)(x)) << RTC_LR_SRL_SHIFT)) & RTC_LR_SRL_MASK)
  8515. #define RTC_LR_LRL_MASK (0x40U)
  8516. #define RTC_LR_LRL_SHIFT (6U)
  8517. #define RTC_LR_LRL(x) (((uint32_t)(((uint32_t)(x)) << RTC_LR_LRL_SHIFT)) & RTC_LR_LRL_MASK)
  8518. /*! @name IER - RTC Interrupt Enable Register */
  8519. #define RTC_IER_TIIE_MASK (0x1U)
  8520. #define RTC_IER_TIIE_SHIFT (0U)
  8521. #define RTC_IER_TIIE(x) (((uint32_t)(((uint32_t)(x)) << RTC_IER_TIIE_SHIFT)) & RTC_IER_TIIE_MASK)
  8522. #define RTC_IER_TOIE_MASK (0x2U)
  8523. #define RTC_IER_TOIE_SHIFT (1U)
  8524. #define RTC_IER_TOIE(x) (((uint32_t)(((uint32_t)(x)) << RTC_IER_TOIE_SHIFT)) & RTC_IER_TOIE_MASK)
  8525. #define RTC_IER_TAIE_MASK (0x4U)
  8526. #define RTC_IER_TAIE_SHIFT (2U)
  8527. #define RTC_IER_TAIE(x) (((uint32_t)(((uint32_t)(x)) << RTC_IER_TAIE_SHIFT)) & RTC_IER_TAIE_MASK)
  8528. #define RTC_IER_TSIE_MASK (0x10U)
  8529. #define RTC_IER_TSIE_SHIFT (4U)
  8530. #define RTC_IER_TSIE(x) (((uint32_t)(((uint32_t)(x)) << RTC_IER_TSIE_SHIFT)) & RTC_IER_TSIE_MASK)
  8531. #define RTC_IER_WPON_MASK (0x80U)
  8532. #define RTC_IER_WPON_SHIFT (7U)
  8533. #define RTC_IER_WPON(x) (((uint32_t)(((uint32_t)(x)) << RTC_IER_WPON_SHIFT)) & RTC_IER_WPON_MASK)
  8534. /*! @name WAR - RTC Write Access Register */
  8535. #define RTC_WAR_TSRW_MASK (0x1U)
  8536. #define RTC_WAR_TSRW_SHIFT (0U)
  8537. #define RTC_WAR_TSRW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_TSRW_SHIFT)) & RTC_WAR_TSRW_MASK)
  8538. #define RTC_WAR_TPRW_MASK (0x2U)
  8539. #define RTC_WAR_TPRW_SHIFT (1U)
  8540. #define RTC_WAR_TPRW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_TPRW_SHIFT)) & RTC_WAR_TPRW_MASK)
  8541. #define RTC_WAR_TARW_MASK (0x4U)
  8542. #define RTC_WAR_TARW_SHIFT (2U)
  8543. #define RTC_WAR_TARW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_TARW_SHIFT)) & RTC_WAR_TARW_MASK)
  8544. #define RTC_WAR_TCRW_MASK (0x8U)
  8545. #define RTC_WAR_TCRW_SHIFT (3U)
  8546. #define RTC_WAR_TCRW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_TCRW_SHIFT)) & RTC_WAR_TCRW_MASK)
  8547. #define RTC_WAR_CRW_MASK (0x10U)
  8548. #define RTC_WAR_CRW_SHIFT (4U)
  8549. #define RTC_WAR_CRW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_CRW_SHIFT)) & RTC_WAR_CRW_MASK)
  8550. #define RTC_WAR_SRW_MASK (0x20U)
  8551. #define RTC_WAR_SRW_SHIFT (5U)
  8552. #define RTC_WAR_SRW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_SRW_SHIFT)) & RTC_WAR_SRW_MASK)
  8553. #define RTC_WAR_LRW_MASK (0x40U)
  8554. #define RTC_WAR_LRW_SHIFT (6U)
  8555. #define RTC_WAR_LRW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_LRW_SHIFT)) & RTC_WAR_LRW_MASK)
  8556. #define RTC_WAR_IERW_MASK (0x80U)
  8557. #define RTC_WAR_IERW_SHIFT (7U)
  8558. #define RTC_WAR_IERW(x) (((uint32_t)(((uint32_t)(x)) << RTC_WAR_IERW_SHIFT)) & RTC_WAR_IERW_MASK)
  8559. /*! @name RAR - RTC Read Access Register */
  8560. #define RTC_RAR_TSRR_MASK (0x1U)
  8561. #define RTC_RAR_TSRR_SHIFT (0U)
  8562. #define RTC_RAR_TSRR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_TSRR_SHIFT)) & RTC_RAR_TSRR_MASK)
  8563. #define RTC_RAR_TPRR_MASK (0x2U)
  8564. #define RTC_RAR_TPRR_SHIFT (1U)
  8565. #define RTC_RAR_TPRR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_TPRR_SHIFT)) & RTC_RAR_TPRR_MASK)
  8566. #define RTC_RAR_TARR_MASK (0x4U)
  8567. #define RTC_RAR_TARR_SHIFT (2U)
  8568. #define RTC_RAR_TARR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_TARR_SHIFT)) & RTC_RAR_TARR_MASK)
  8569. #define RTC_RAR_TCRR_MASK (0x8U)
  8570. #define RTC_RAR_TCRR_SHIFT (3U)
  8571. #define RTC_RAR_TCRR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_TCRR_SHIFT)) & RTC_RAR_TCRR_MASK)
  8572. #define RTC_RAR_CRR_MASK (0x10U)
  8573. #define RTC_RAR_CRR_SHIFT (4U)
  8574. #define RTC_RAR_CRR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_CRR_SHIFT)) & RTC_RAR_CRR_MASK)
  8575. #define RTC_RAR_SRR_MASK (0x20U)
  8576. #define RTC_RAR_SRR_SHIFT (5U)
  8577. #define RTC_RAR_SRR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_SRR_SHIFT)) & RTC_RAR_SRR_MASK)
  8578. #define RTC_RAR_LRR_MASK (0x40U)
  8579. #define RTC_RAR_LRR_SHIFT (6U)
  8580. #define RTC_RAR_LRR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_LRR_SHIFT)) & RTC_RAR_LRR_MASK)
  8581. #define RTC_RAR_IERR_MASK (0x80U)
  8582. #define RTC_RAR_IERR_SHIFT (7U)
  8583. #define RTC_RAR_IERR(x) (((uint32_t)(((uint32_t)(x)) << RTC_RAR_IERR_SHIFT)) & RTC_RAR_IERR_MASK)
  8584. /*!
  8585. * @}
  8586. */ /* end of group RTC_Register_Masks */
  8587. /* RTC - Peripheral instance base addresses */
  8588. /** Peripheral RTC base address */
  8589. #define RTC_BASE (0x4003D000u)
  8590. /** Peripheral RTC base pointer */
  8591. #define RTC ((RTC_Type *)RTC_BASE)
  8592. /** Array initializer of RTC peripheral base addresses */
  8593. #define RTC_BASE_ADDRS { RTC_BASE }
  8594. /** Array initializer of RTC peripheral base pointers */
  8595. #define RTC_BASE_PTRS { RTC }
  8596. /** Interrupt vectors for the RTC peripheral type */
  8597. #define RTC_IRQS { RTC_IRQn }
  8598. #define RTC_SECONDS_IRQS { RTC_Seconds_IRQn }
  8599. /*!
  8600. * @}
  8601. */ /* end of group RTC_Peripheral_Access_Layer */
  8602. /* ----------------------------------------------------------------------------
  8603. -- SDHC Peripheral Access Layer
  8604. ---------------------------------------------------------------------------- */
  8605. /*!
  8606. * @addtogroup SDHC_Peripheral_Access_Layer SDHC Peripheral Access Layer
  8607. * @{
  8608. */
  8609. /** SDHC - Register Layout Typedef */
  8610. typedef struct {
  8611. __IO uint32_t DSADDR; /**< DMA System Address register, offset: 0x0 */
  8612. __IO uint32_t BLKATTR; /**< Block Attributes register, offset: 0x4 */
  8613. __IO uint32_t CMDARG; /**< Command Argument register, offset: 0x8 */
  8614. __IO uint32_t XFERTYP; /**< Transfer Type register, offset: 0xC */
  8615. __I uint32_t CMDRSP[4]; /**< Command Response 0..Command Response 3, array offset: 0x10, array step: 0x4 */
  8616. __IO uint32_t DATPORT; /**< Buffer Data Port register, offset: 0x20 */
  8617. __I uint32_t PRSSTAT; /**< Present State register, offset: 0x24 */
  8618. __IO uint32_t PROCTL; /**< Protocol Control register, offset: 0x28 */
  8619. __IO uint32_t SYSCTL; /**< System Control register, offset: 0x2C */
  8620. __IO uint32_t IRQSTAT; /**< Interrupt Status register, offset: 0x30 */
  8621. __IO uint32_t IRQSTATEN; /**< Interrupt Status Enable register, offset: 0x34 */
  8622. __IO uint32_t IRQSIGEN; /**< Interrupt Signal Enable register, offset: 0x38 */
  8623. __I uint32_t AC12ERR; /**< Auto CMD12 Error Status Register, offset: 0x3C */
  8624. __I uint32_t HTCAPBLT; /**< Host Controller Capabilities, offset: 0x40 */
  8625. __IO uint32_t WML; /**< Watermark Level Register, offset: 0x44 */
  8626. uint8_t RESERVED_0[8];
  8627. __O uint32_t FEVT; /**< Force Event register, offset: 0x50 */
  8628. __I uint32_t ADMAES; /**< ADMA Error Status register, offset: 0x54 */
  8629. __IO uint32_t ADSADDR; /**< ADMA System Addressregister, offset: 0x58 */
  8630. uint8_t RESERVED_1[100];
  8631. __IO uint32_t VENDOR; /**< Vendor Specific register, offset: 0xC0 */
  8632. __IO uint32_t MMCBOOT; /**< MMC Boot register, offset: 0xC4 */
  8633. uint8_t RESERVED_2[52];
  8634. __I uint32_t HOSTVER; /**< Host Controller Version, offset: 0xFC */
  8635. } SDHC_Type;
  8636. /* ----------------------------------------------------------------------------
  8637. -- SDHC Register Masks
  8638. ---------------------------------------------------------------------------- */
  8639. /*!
  8640. * @addtogroup SDHC_Register_Masks SDHC Register Masks
  8641. * @{
  8642. */
  8643. /*! @name DSADDR - DMA System Address register */
  8644. #define SDHC_DSADDR_DSADDR_MASK (0xFFFFFFFCU)
  8645. #define SDHC_DSADDR_DSADDR_SHIFT (2U)
  8646. #define SDHC_DSADDR_DSADDR(x) (((uint32_t)(((uint32_t)(x)) << SDHC_DSADDR_DSADDR_SHIFT)) & SDHC_DSADDR_DSADDR_MASK)
  8647. /*! @name BLKATTR - Block Attributes register */
  8648. #define SDHC_BLKATTR_BLKSIZE_MASK (0x1FFFU)
  8649. #define SDHC_BLKATTR_BLKSIZE_SHIFT (0U)
  8650. #define SDHC_BLKATTR_BLKSIZE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_BLKATTR_BLKSIZE_SHIFT)) & SDHC_BLKATTR_BLKSIZE_MASK)
  8651. #define SDHC_BLKATTR_BLKCNT_MASK (0xFFFF0000U)
  8652. #define SDHC_BLKATTR_BLKCNT_SHIFT (16U)
  8653. #define SDHC_BLKATTR_BLKCNT(x) (((uint32_t)(((uint32_t)(x)) << SDHC_BLKATTR_BLKCNT_SHIFT)) & SDHC_BLKATTR_BLKCNT_MASK)
  8654. /*! @name CMDARG - Command Argument register */
  8655. #define SDHC_CMDARG_CMDARG_MASK (0xFFFFFFFFU)
  8656. #define SDHC_CMDARG_CMDARG_SHIFT (0U)
  8657. #define SDHC_CMDARG_CMDARG(x) (((uint32_t)(((uint32_t)(x)) << SDHC_CMDARG_CMDARG_SHIFT)) & SDHC_CMDARG_CMDARG_MASK)
  8658. /*! @name XFERTYP - Transfer Type register */
  8659. #define SDHC_XFERTYP_DMAEN_MASK (0x1U)
  8660. #define SDHC_XFERTYP_DMAEN_SHIFT (0U)
  8661. #define SDHC_XFERTYP_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_DMAEN_SHIFT)) & SDHC_XFERTYP_DMAEN_MASK)
  8662. #define SDHC_XFERTYP_BCEN_MASK (0x2U)
  8663. #define SDHC_XFERTYP_BCEN_SHIFT (1U)
  8664. #define SDHC_XFERTYP_BCEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_BCEN_SHIFT)) & SDHC_XFERTYP_BCEN_MASK)
  8665. #define SDHC_XFERTYP_AC12EN_MASK (0x4U)
  8666. #define SDHC_XFERTYP_AC12EN_SHIFT (2U)
  8667. #define SDHC_XFERTYP_AC12EN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_AC12EN_SHIFT)) & SDHC_XFERTYP_AC12EN_MASK)
  8668. #define SDHC_XFERTYP_DTDSEL_MASK (0x10U)
  8669. #define SDHC_XFERTYP_DTDSEL_SHIFT (4U)
  8670. #define SDHC_XFERTYP_DTDSEL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_DTDSEL_SHIFT)) & SDHC_XFERTYP_DTDSEL_MASK)
  8671. #define SDHC_XFERTYP_MSBSEL_MASK (0x20U)
  8672. #define SDHC_XFERTYP_MSBSEL_SHIFT (5U)
  8673. #define SDHC_XFERTYP_MSBSEL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_MSBSEL_SHIFT)) & SDHC_XFERTYP_MSBSEL_MASK)
  8674. #define SDHC_XFERTYP_RSPTYP_MASK (0x30000U)
  8675. #define SDHC_XFERTYP_RSPTYP_SHIFT (16U)
  8676. #define SDHC_XFERTYP_RSPTYP(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_RSPTYP_SHIFT)) & SDHC_XFERTYP_RSPTYP_MASK)
  8677. #define SDHC_XFERTYP_CCCEN_MASK (0x80000U)
  8678. #define SDHC_XFERTYP_CCCEN_SHIFT (19U)
  8679. #define SDHC_XFERTYP_CCCEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_CCCEN_SHIFT)) & SDHC_XFERTYP_CCCEN_MASK)
  8680. #define SDHC_XFERTYP_CICEN_MASK (0x100000U)
  8681. #define SDHC_XFERTYP_CICEN_SHIFT (20U)
  8682. #define SDHC_XFERTYP_CICEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_CICEN_SHIFT)) & SDHC_XFERTYP_CICEN_MASK)
  8683. #define SDHC_XFERTYP_DPSEL_MASK (0x200000U)
  8684. #define SDHC_XFERTYP_DPSEL_SHIFT (21U)
  8685. #define SDHC_XFERTYP_DPSEL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_DPSEL_SHIFT)) & SDHC_XFERTYP_DPSEL_MASK)
  8686. #define SDHC_XFERTYP_CMDTYP_MASK (0xC00000U)
  8687. #define SDHC_XFERTYP_CMDTYP_SHIFT (22U)
  8688. #define SDHC_XFERTYP_CMDTYP(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_CMDTYP_SHIFT)) & SDHC_XFERTYP_CMDTYP_MASK)
  8689. #define SDHC_XFERTYP_CMDINX_MASK (0x3F000000U)
  8690. #define SDHC_XFERTYP_CMDINX_SHIFT (24U)
  8691. #define SDHC_XFERTYP_CMDINX(x) (((uint32_t)(((uint32_t)(x)) << SDHC_XFERTYP_CMDINX_SHIFT)) & SDHC_XFERTYP_CMDINX_MASK)
  8692. /*! @name CMDRSP - Command Response 0..Command Response 3 */
  8693. #define SDHC_CMDRSP_CMDRSP0_MASK (0xFFFFFFFFU)
  8694. #define SDHC_CMDRSP_CMDRSP0_SHIFT (0U)
  8695. #define SDHC_CMDRSP_CMDRSP0(x) (((uint32_t)(((uint32_t)(x)) << SDHC_CMDRSP_CMDRSP0_SHIFT)) & SDHC_CMDRSP_CMDRSP0_MASK)
  8696. #define SDHC_CMDRSP_CMDRSP1_MASK (0xFFFFFFFFU)
  8697. #define SDHC_CMDRSP_CMDRSP1_SHIFT (0U)
  8698. #define SDHC_CMDRSP_CMDRSP1(x) (((uint32_t)(((uint32_t)(x)) << SDHC_CMDRSP_CMDRSP1_SHIFT)) & SDHC_CMDRSP_CMDRSP1_MASK)
  8699. #define SDHC_CMDRSP_CMDRSP2_MASK (0xFFFFFFFFU)
  8700. #define SDHC_CMDRSP_CMDRSP2_SHIFT (0U)
  8701. #define SDHC_CMDRSP_CMDRSP2(x) (((uint32_t)(((uint32_t)(x)) << SDHC_CMDRSP_CMDRSP2_SHIFT)) & SDHC_CMDRSP_CMDRSP2_MASK)
  8702. #define SDHC_CMDRSP_CMDRSP3_MASK (0xFFFFFFFFU)
  8703. #define SDHC_CMDRSP_CMDRSP3_SHIFT (0U)
  8704. #define SDHC_CMDRSP_CMDRSP3(x) (((uint32_t)(((uint32_t)(x)) << SDHC_CMDRSP_CMDRSP3_SHIFT)) & SDHC_CMDRSP_CMDRSP3_MASK)
  8705. /* The count of SDHC_CMDRSP */
  8706. #define SDHC_CMDRSP_COUNT (4U)
  8707. /*! @name DATPORT - Buffer Data Port register */
  8708. #define SDHC_DATPORT_DATCONT_MASK (0xFFFFFFFFU)
  8709. #define SDHC_DATPORT_DATCONT_SHIFT (0U)
  8710. #define SDHC_DATPORT_DATCONT(x) (((uint32_t)(((uint32_t)(x)) << SDHC_DATPORT_DATCONT_SHIFT)) & SDHC_DATPORT_DATCONT_MASK)
  8711. /*! @name PRSSTAT - Present State register */
  8712. #define SDHC_PRSSTAT_CIHB_MASK (0x1U)
  8713. #define SDHC_PRSSTAT_CIHB_SHIFT (0U)
  8714. #define SDHC_PRSSTAT_CIHB(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_CIHB_SHIFT)) & SDHC_PRSSTAT_CIHB_MASK)
  8715. #define SDHC_PRSSTAT_CDIHB_MASK (0x2U)
  8716. #define SDHC_PRSSTAT_CDIHB_SHIFT (1U)
  8717. #define SDHC_PRSSTAT_CDIHB(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_CDIHB_SHIFT)) & SDHC_PRSSTAT_CDIHB_MASK)
  8718. #define SDHC_PRSSTAT_DLA_MASK (0x4U)
  8719. #define SDHC_PRSSTAT_DLA_SHIFT (2U)
  8720. #define SDHC_PRSSTAT_DLA(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_DLA_SHIFT)) & SDHC_PRSSTAT_DLA_MASK)
  8721. #define SDHC_PRSSTAT_SDSTB_MASK (0x8U)
  8722. #define SDHC_PRSSTAT_SDSTB_SHIFT (3U)
  8723. #define SDHC_PRSSTAT_SDSTB(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_SDSTB_SHIFT)) & SDHC_PRSSTAT_SDSTB_MASK)
  8724. #define SDHC_PRSSTAT_IPGOFF_MASK (0x10U)
  8725. #define SDHC_PRSSTAT_IPGOFF_SHIFT (4U)
  8726. #define SDHC_PRSSTAT_IPGOFF(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_IPGOFF_SHIFT)) & SDHC_PRSSTAT_IPGOFF_MASK)
  8727. #define SDHC_PRSSTAT_HCKOFF_MASK (0x20U)
  8728. #define SDHC_PRSSTAT_HCKOFF_SHIFT (5U)
  8729. #define SDHC_PRSSTAT_HCKOFF(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_HCKOFF_SHIFT)) & SDHC_PRSSTAT_HCKOFF_MASK)
  8730. #define SDHC_PRSSTAT_PEROFF_MASK (0x40U)
  8731. #define SDHC_PRSSTAT_PEROFF_SHIFT (6U)
  8732. #define SDHC_PRSSTAT_PEROFF(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_PEROFF_SHIFT)) & SDHC_PRSSTAT_PEROFF_MASK)
  8733. #define SDHC_PRSSTAT_SDOFF_MASK (0x80U)
  8734. #define SDHC_PRSSTAT_SDOFF_SHIFT (7U)
  8735. #define SDHC_PRSSTAT_SDOFF(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_SDOFF_SHIFT)) & SDHC_PRSSTAT_SDOFF_MASK)
  8736. #define SDHC_PRSSTAT_WTA_MASK (0x100U)
  8737. #define SDHC_PRSSTAT_WTA_SHIFT (8U)
  8738. #define SDHC_PRSSTAT_WTA(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_WTA_SHIFT)) & SDHC_PRSSTAT_WTA_MASK)
  8739. #define SDHC_PRSSTAT_RTA_MASK (0x200U)
  8740. #define SDHC_PRSSTAT_RTA_SHIFT (9U)
  8741. #define SDHC_PRSSTAT_RTA(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_RTA_SHIFT)) & SDHC_PRSSTAT_RTA_MASK)
  8742. #define SDHC_PRSSTAT_BWEN_MASK (0x400U)
  8743. #define SDHC_PRSSTAT_BWEN_SHIFT (10U)
  8744. #define SDHC_PRSSTAT_BWEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_BWEN_SHIFT)) & SDHC_PRSSTAT_BWEN_MASK)
  8745. #define SDHC_PRSSTAT_BREN_MASK (0x800U)
  8746. #define SDHC_PRSSTAT_BREN_SHIFT (11U)
  8747. #define SDHC_PRSSTAT_BREN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_BREN_SHIFT)) & SDHC_PRSSTAT_BREN_MASK)
  8748. #define SDHC_PRSSTAT_CINS_MASK (0x10000U)
  8749. #define SDHC_PRSSTAT_CINS_SHIFT (16U)
  8750. #define SDHC_PRSSTAT_CINS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_CINS_SHIFT)) & SDHC_PRSSTAT_CINS_MASK)
  8751. #define SDHC_PRSSTAT_CLSL_MASK (0x800000U)
  8752. #define SDHC_PRSSTAT_CLSL_SHIFT (23U)
  8753. #define SDHC_PRSSTAT_CLSL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_CLSL_SHIFT)) & SDHC_PRSSTAT_CLSL_MASK)
  8754. #define SDHC_PRSSTAT_DLSL_MASK (0xFF000000U)
  8755. #define SDHC_PRSSTAT_DLSL_SHIFT (24U)
  8756. #define SDHC_PRSSTAT_DLSL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PRSSTAT_DLSL_SHIFT)) & SDHC_PRSSTAT_DLSL_MASK)
  8757. /*! @name PROCTL - Protocol Control register */
  8758. #define SDHC_PROCTL_LCTL_MASK (0x1U)
  8759. #define SDHC_PROCTL_LCTL_SHIFT (0U)
  8760. #define SDHC_PROCTL_LCTL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_LCTL_SHIFT)) & SDHC_PROCTL_LCTL_MASK)
  8761. #define SDHC_PROCTL_DTW_MASK (0x6U)
  8762. #define SDHC_PROCTL_DTW_SHIFT (1U)
  8763. #define SDHC_PROCTL_DTW(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_DTW_SHIFT)) & SDHC_PROCTL_DTW_MASK)
  8764. #define SDHC_PROCTL_D3CD_MASK (0x8U)
  8765. #define SDHC_PROCTL_D3CD_SHIFT (3U)
  8766. #define SDHC_PROCTL_D3CD(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_D3CD_SHIFT)) & SDHC_PROCTL_D3CD_MASK)
  8767. #define SDHC_PROCTL_EMODE_MASK (0x30U)
  8768. #define SDHC_PROCTL_EMODE_SHIFT (4U)
  8769. #define SDHC_PROCTL_EMODE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_EMODE_SHIFT)) & SDHC_PROCTL_EMODE_MASK)
  8770. #define SDHC_PROCTL_CDTL_MASK (0x40U)
  8771. #define SDHC_PROCTL_CDTL_SHIFT (6U)
  8772. #define SDHC_PROCTL_CDTL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_CDTL_SHIFT)) & SDHC_PROCTL_CDTL_MASK)
  8773. #define SDHC_PROCTL_CDSS_MASK (0x80U)
  8774. #define SDHC_PROCTL_CDSS_SHIFT (7U)
  8775. #define SDHC_PROCTL_CDSS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_CDSS_SHIFT)) & SDHC_PROCTL_CDSS_MASK)
  8776. #define SDHC_PROCTL_DMAS_MASK (0x300U)
  8777. #define SDHC_PROCTL_DMAS_SHIFT (8U)
  8778. #define SDHC_PROCTL_DMAS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_DMAS_SHIFT)) & SDHC_PROCTL_DMAS_MASK)
  8779. #define SDHC_PROCTL_SABGREQ_MASK (0x10000U)
  8780. #define SDHC_PROCTL_SABGREQ_SHIFT (16U)
  8781. #define SDHC_PROCTL_SABGREQ(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_SABGREQ_SHIFT)) & SDHC_PROCTL_SABGREQ_MASK)
  8782. #define SDHC_PROCTL_CREQ_MASK (0x20000U)
  8783. #define SDHC_PROCTL_CREQ_SHIFT (17U)
  8784. #define SDHC_PROCTL_CREQ(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_CREQ_SHIFT)) & SDHC_PROCTL_CREQ_MASK)
  8785. #define SDHC_PROCTL_RWCTL_MASK (0x40000U)
  8786. #define SDHC_PROCTL_RWCTL_SHIFT (18U)
  8787. #define SDHC_PROCTL_RWCTL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_RWCTL_SHIFT)) & SDHC_PROCTL_RWCTL_MASK)
  8788. #define SDHC_PROCTL_IABG_MASK (0x80000U)
  8789. #define SDHC_PROCTL_IABG_SHIFT (19U)
  8790. #define SDHC_PROCTL_IABG(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_IABG_SHIFT)) & SDHC_PROCTL_IABG_MASK)
  8791. #define SDHC_PROCTL_WECINT_MASK (0x1000000U)
  8792. #define SDHC_PROCTL_WECINT_SHIFT (24U)
  8793. #define SDHC_PROCTL_WECINT(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_WECINT_SHIFT)) & SDHC_PROCTL_WECINT_MASK)
  8794. #define SDHC_PROCTL_WECINS_MASK (0x2000000U)
  8795. #define SDHC_PROCTL_WECINS_SHIFT (25U)
  8796. #define SDHC_PROCTL_WECINS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_WECINS_SHIFT)) & SDHC_PROCTL_WECINS_MASK)
  8797. #define SDHC_PROCTL_WECRM_MASK (0x4000000U)
  8798. #define SDHC_PROCTL_WECRM_SHIFT (26U)
  8799. #define SDHC_PROCTL_WECRM(x) (((uint32_t)(((uint32_t)(x)) << SDHC_PROCTL_WECRM_SHIFT)) & SDHC_PROCTL_WECRM_MASK)
  8800. /*! @name SYSCTL - System Control register */
  8801. #define SDHC_SYSCTL_IPGEN_MASK (0x1U)
  8802. #define SDHC_SYSCTL_IPGEN_SHIFT (0U)
  8803. #define SDHC_SYSCTL_IPGEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_IPGEN_SHIFT)) & SDHC_SYSCTL_IPGEN_MASK)
  8804. #define SDHC_SYSCTL_HCKEN_MASK (0x2U)
  8805. #define SDHC_SYSCTL_HCKEN_SHIFT (1U)
  8806. #define SDHC_SYSCTL_HCKEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_HCKEN_SHIFT)) & SDHC_SYSCTL_HCKEN_MASK)
  8807. #define SDHC_SYSCTL_PEREN_MASK (0x4U)
  8808. #define SDHC_SYSCTL_PEREN_SHIFT (2U)
  8809. #define SDHC_SYSCTL_PEREN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_PEREN_SHIFT)) & SDHC_SYSCTL_PEREN_MASK)
  8810. #define SDHC_SYSCTL_SDCLKEN_MASK (0x8U)
  8811. #define SDHC_SYSCTL_SDCLKEN_SHIFT (3U)
  8812. #define SDHC_SYSCTL_SDCLKEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_SDCLKEN_SHIFT)) & SDHC_SYSCTL_SDCLKEN_MASK)
  8813. #define SDHC_SYSCTL_DVS_MASK (0xF0U)
  8814. #define SDHC_SYSCTL_DVS_SHIFT (4U)
  8815. #define SDHC_SYSCTL_DVS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_DVS_SHIFT)) & SDHC_SYSCTL_DVS_MASK)
  8816. #define SDHC_SYSCTL_SDCLKFS_MASK (0xFF00U)
  8817. #define SDHC_SYSCTL_SDCLKFS_SHIFT (8U)
  8818. #define SDHC_SYSCTL_SDCLKFS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_SDCLKFS_SHIFT)) & SDHC_SYSCTL_SDCLKFS_MASK)
  8819. #define SDHC_SYSCTL_DTOCV_MASK (0xF0000U)
  8820. #define SDHC_SYSCTL_DTOCV_SHIFT (16U)
  8821. #define SDHC_SYSCTL_DTOCV(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_DTOCV_SHIFT)) & SDHC_SYSCTL_DTOCV_MASK)
  8822. #define SDHC_SYSCTL_RSTA_MASK (0x1000000U)
  8823. #define SDHC_SYSCTL_RSTA_SHIFT (24U)
  8824. #define SDHC_SYSCTL_RSTA(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_RSTA_SHIFT)) & SDHC_SYSCTL_RSTA_MASK)
  8825. #define SDHC_SYSCTL_RSTC_MASK (0x2000000U)
  8826. #define SDHC_SYSCTL_RSTC_SHIFT (25U)
  8827. #define SDHC_SYSCTL_RSTC(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_RSTC_SHIFT)) & SDHC_SYSCTL_RSTC_MASK)
  8828. #define SDHC_SYSCTL_RSTD_MASK (0x4000000U)
  8829. #define SDHC_SYSCTL_RSTD_SHIFT (26U)
  8830. #define SDHC_SYSCTL_RSTD(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_RSTD_SHIFT)) & SDHC_SYSCTL_RSTD_MASK)
  8831. #define SDHC_SYSCTL_INITA_MASK (0x8000000U)
  8832. #define SDHC_SYSCTL_INITA_SHIFT (27U)
  8833. #define SDHC_SYSCTL_INITA(x) (((uint32_t)(((uint32_t)(x)) << SDHC_SYSCTL_INITA_SHIFT)) & SDHC_SYSCTL_INITA_MASK)
  8834. /*! @name IRQSTAT - Interrupt Status register */
  8835. #define SDHC_IRQSTAT_CC_MASK (0x1U)
  8836. #define SDHC_IRQSTAT_CC_SHIFT (0U)
  8837. #define SDHC_IRQSTAT_CC(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CC_SHIFT)) & SDHC_IRQSTAT_CC_MASK)
  8838. #define SDHC_IRQSTAT_TC_MASK (0x2U)
  8839. #define SDHC_IRQSTAT_TC_SHIFT (1U)
  8840. #define SDHC_IRQSTAT_TC(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_TC_SHIFT)) & SDHC_IRQSTAT_TC_MASK)
  8841. #define SDHC_IRQSTAT_BGE_MASK (0x4U)
  8842. #define SDHC_IRQSTAT_BGE_SHIFT (2U)
  8843. #define SDHC_IRQSTAT_BGE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_BGE_SHIFT)) & SDHC_IRQSTAT_BGE_MASK)
  8844. #define SDHC_IRQSTAT_DINT_MASK (0x8U)
  8845. #define SDHC_IRQSTAT_DINT_SHIFT (3U)
  8846. #define SDHC_IRQSTAT_DINT(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_DINT_SHIFT)) & SDHC_IRQSTAT_DINT_MASK)
  8847. #define SDHC_IRQSTAT_BWR_MASK (0x10U)
  8848. #define SDHC_IRQSTAT_BWR_SHIFT (4U)
  8849. #define SDHC_IRQSTAT_BWR(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_BWR_SHIFT)) & SDHC_IRQSTAT_BWR_MASK)
  8850. #define SDHC_IRQSTAT_BRR_MASK (0x20U)
  8851. #define SDHC_IRQSTAT_BRR_SHIFT (5U)
  8852. #define SDHC_IRQSTAT_BRR(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_BRR_SHIFT)) & SDHC_IRQSTAT_BRR_MASK)
  8853. #define SDHC_IRQSTAT_CINS_MASK (0x40U)
  8854. #define SDHC_IRQSTAT_CINS_SHIFT (6U)
  8855. #define SDHC_IRQSTAT_CINS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CINS_SHIFT)) & SDHC_IRQSTAT_CINS_MASK)
  8856. #define SDHC_IRQSTAT_CRM_MASK (0x80U)
  8857. #define SDHC_IRQSTAT_CRM_SHIFT (7U)
  8858. #define SDHC_IRQSTAT_CRM(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CRM_SHIFT)) & SDHC_IRQSTAT_CRM_MASK)
  8859. #define SDHC_IRQSTAT_CINT_MASK (0x100U)
  8860. #define SDHC_IRQSTAT_CINT_SHIFT (8U)
  8861. #define SDHC_IRQSTAT_CINT(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CINT_SHIFT)) & SDHC_IRQSTAT_CINT_MASK)
  8862. #define SDHC_IRQSTAT_CTOE_MASK (0x10000U)
  8863. #define SDHC_IRQSTAT_CTOE_SHIFT (16U)
  8864. #define SDHC_IRQSTAT_CTOE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CTOE_SHIFT)) & SDHC_IRQSTAT_CTOE_MASK)
  8865. #define SDHC_IRQSTAT_CCE_MASK (0x20000U)
  8866. #define SDHC_IRQSTAT_CCE_SHIFT (17U)
  8867. #define SDHC_IRQSTAT_CCE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CCE_SHIFT)) & SDHC_IRQSTAT_CCE_MASK)
  8868. #define SDHC_IRQSTAT_CEBE_MASK (0x40000U)
  8869. #define SDHC_IRQSTAT_CEBE_SHIFT (18U)
  8870. #define SDHC_IRQSTAT_CEBE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CEBE_SHIFT)) & SDHC_IRQSTAT_CEBE_MASK)
  8871. #define SDHC_IRQSTAT_CIE_MASK (0x80000U)
  8872. #define SDHC_IRQSTAT_CIE_SHIFT (19U)
  8873. #define SDHC_IRQSTAT_CIE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_CIE_SHIFT)) & SDHC_IRQSTAT_CIE_MASK)
  8874. #define SDHC_IRQSTAT_DTOE_MASK (0x100000U)
  8875. #define SDHC_IRQSTAT_DTOE_SHIFT (20U)
  8876. #define SDHC_IRQSTAT_DTOE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_DTOE_SHIFT)) & SDHC_IRQSTAT_DTOE_MASK)
  8877. #define SDHC_IRQSTAT_DCE_MASK (0x200000U)
  8878. #define SDHC_IRQSTAT_DCE_SHIFT (21U)
  8879. #define SDHC_IRQSTAT_DCE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_DCE_SHIFT)) & SDHC_IRQSTAT_DCE_MASK)
  8880. #define SDHC_IRQSTAT_DEBE_MASK (0x400000U)
  8881. #define SDHC_IRQSTAT_DEBE_SHIFT (22U)
  8882. #define SDHC_IRQSTAT_DEBE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_DEBE_SHIFT)) & SDHC_IRQSTAT_DEBE_MASK)
  8883. #define SDHC_IRQSTAT_AC12E_MASK (0x1000000U)
  8884. #define SDHC_IRQSTAT_AC12E_SHIFT (24U)
  8885. #define SDHC_IRQSTAT_AC12E(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_AC12E_SHIFT)) & SDHC_IRQSTAT_AC12E_MASK)
  8886. #define SDHC_IRQSTAT_DMAE_MASK (0x10000000U)
  8887. #define SDHC_IRQSTAT_DMAE_SHIFT (28U)
  8888. #define SDHC_IRQSTAT_DMAE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTAT_DMAE_SHIFT)) & SDHC_IRQSTAT_DMAE_MASK)
  8889. /*! @name IRQSTATEN - Interrupt Status Enable register */
  8890. #define SDHC_IRQSTATEN_CCSEN_MASK (0x1U)
  8891. #define SDHC_IRQSTATEN_CCSEN_SHIFT (0U)
  8892. #define SDHC_IRQSTATEN_CCSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CCSEN_SHIFT)) & SDHC_IRQSTATEN_CCSEN_MASK)
  8893. #define SDHC_IRQSTATEN_TCSEN_MASK (0x2U)
  8894. #define SDHC_IRQSTATEN_TCSEN_SHIFT (1U)
  8895. #define SDHC_IRQSTATEN_TCSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_TCSEN_SHIFT)) & SDHC_IRQSTATEN_TCSEN_MASK)
  8896. #define SDHC_IRQSTATEN_BGESEN_MASK (0x4U)
  8897. #define SDHC_IRQSTATEN_BGESEN_SHIFT (2U)
  8898. #define SDHC_IRQSTATEN_BGESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_BGESEN_SHIFT)) & SDHC_IRQSTATEN_BGESEN_MASK)
  8899. #define SDHC_IRQSTATEN_DINTSEN_MASK (0x8U)
  8900. #define SDHC_IRQSTATEN_DINTSEN_SHIFT (3U)
  8901. #define SDHC_IRQSTATEN_DINTSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_DINTSEN_SHIFT)) & SDHC_IRQSTATEN_DINTSEN_MASK)
  8902. #define SDHC_IRQSTATEN_BWRSEN_MASK (0x10U)
  8903. #define SDHC_IRQSTATEN_BWRSEN_SHIFT (4U)
  8904. #define SDHC_IRQSTATEN_BWRSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_BWRSEN_SHIFT)) & SDHC_IRQSTATEN_BWRSEN_MASK)
  8905. #define SDHC_IRQSTATEN_BRRSEN_MASK (0x20U)
  8906. #define SDHC_IRQSTATEN_BRRSEN_SHIFT (5U)
  8907. #define SDHC_IRQSTATEN_BRRSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_BRRSEN_SHIFT)) & SDHC_IRQSTATEN_BRRSEN_MASK)
  8908. #define SDHC_IRQSTATEN_CINSEN_MASK (0x40U)
  8909. #define SDHC_IRQSTATEN_CINSEN_SHIFT (6U)
  8910. #define SDHC_IRQSTATEN_CINSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CINSEN_SHIFT)) & SDHC_IRQSTATEN_CINSEN_MASK)
  8911. #define SDHC_IRQSTATEN_CRMSEN_MASK (0x80U)
  8912. #define SDHC_IRQSTATEN_CRMSEN_SHIFT (7U)
  8913. #define SDHC_IRQSTATEN_CRMSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CRMSEN_SHIFT)) & SDHC_IRQSTATEN_CRMSEN_MASK)
  8914. #define SDHC_IRQSTATEN_CINTSEN_MASK (0x100U)
  8915. #define SDHC_IRQSTATEN_CINTSEN_SHIFT (8U)
  8916. #define SDHC_IRQSTATEN_CINTSEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CINTSEN_SHIFT)) & SDHC_IRQSTATEN_CINTSEN_MASK)
  8917. #define SDHC_IRQSTATEN_CTOESEN_MASK (0x10000U)
  8918. #define SDHC_IRQSTATEN_CTOESEN_SHIFT (16U)
  8919. #define SDHC_IRQSTATEN_CTOESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CTOESEN_SHIFT)) & SDHC_IRQSTATEN_CTOESEN_MASK)
  8920. #define SDHC_IRQSTATEN_CCESEN_MASK (0x20000U)
  8921. #define SDHC_IRQSTATEN_CCESEN_SHIFT (17U)
  8922. #define SDHC_IRQSTATEN_CCESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CCESEN_SHIFT)) & SDHC_IRQSTATEN_CCESEN_MASK)
  8923. #define SDHC_IRQSTATEN_CEBESEN_MASK (0x40000U)
  8924. #define SDHC_IRQSTATEN_CEBESEN_SHIFT (18U)
  8925. #define SDHC_IRQSTATEN_CEBESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CEBESEN_SHIFT)) & SDHC_IRQSTATEN_CEBESEN_MASK)
  8926. #define SDHC_IRQSTATEN_CIESEN_MASK (0x80000U)
  8927. #define SDHC_IRQSTATEN_CIESEN_SHIFT (19U)
  8928. #define SDHC_IRQSTATEN_CIESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_CIESEN_SHIFT)) & SDHC_IRQSTATEN_CIESEN_MASK)
  8929. #define SDHC_IRQSTATEN_DTOESEN_MASK (0x100000U)
  8930. #define SDHC_IRQSTATEN_DTOESEN_SHIFT (20U)
  8931. #define SDHC_IRQSTATEN_DTOESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_DTOESEN_SHIFT)) & SDHC_IRQSTATEN_DTOESEN_MASK)
  8932. #define SDHC_IRQSTATEN_DCESEN_MASK (0x200000U)
  8933. #define SDHC_IRQSTATEN_DCESEN_SHIFT (21U)
  8934. #define SDHC_IRQSTATEN_DCESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_DCESEN_SHIFT)) & SDHC_IRQSTATEN_DCESEN_MASK)
  8935. #define SDHC_IRQSTATEN_DEBESEN_MASK (0x400000U)
  8936. #define SDHC_IRQSTATEN_DEBESEN_SHIFT (22U)
  8937. #define SDHC_IRQSTATEN_DEBESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_DEBESEN_SHIFT)) & SDHC_IRQSTATEN_DEBESEN_MASK)
  8938. #define SDHC_IRQSTATEN_AC12ESEN_MASK (0x1000000U)
  8939. #define SDHC_IRQSTATEN_AC12ESEN_SHIFT (24U)
  8940. #define SDHC_IRQSTATEN_AC12ESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_AC12ESEN_SHIFT)) & SDHC_IRQSTATEN_AC12ESEN_MASK)
  8941. #define SDHC_IRQSTATEN_DMAESEN_MASK (0x10000000U)
  8942. #define SDHC_IRQSTATEN_DMAESEN_SHIFT (28U)
  8943. #define SDHC_IRQSTATEN_DMAESEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSTATEN_DMAESEN_SHIFT)) & SDHC_IRQSTATEN_DMAESEN_MASK)
  8944. /*! @name IRQSIGEN - Interrupt Signal Enable register */
  8945. #define SDHC_IRQSIGEN_CCIEN_MASK (0x1U)
  8946. #define SDHC_IRQSIGEN_CCIEN_SHIFT (0U)
  8947. #define SDHC_IRQSIGEN_CCIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CCIEN_SHIFT)) & SDHC_IRQSIGEN_CCIEN_MASK)
  8948. #define SDHC_IRQSIGEN_TCIEN_MASK (0x2U)
  8949. #define SDHC_IRQSIGEN_TCIEN_SHIFT (1U)
  8950. #define SDHC_IRQSIGEN_TCIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_TCIEN_SHIFT)) & SDHC_IRQSIGEN_TCIEN_MASK)
  8951. #define SDHC_IRQSIGEN_BGEIEN_MASK (0x4U)
  8952. #define SDHC_IRQSIGEN_BGEIEN_SHIFT (2U)
  8953. #define SDHC_IRQSIGEN_BGEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_BGEIEN_SHIFT)) & SDHC_IRQSIGEN_BGEIEN_MASK)
  8954. #define SDHC_IRQSIGEN_DINTIEN_MASK (0x8U)
  8955. #define SDHC_IRQSIGEN_DINTIEN_SHIFT (3U)
  8956. #define SDHC_IRQSIGEN_DINTIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_DINTIEN_SHIFT)) & SDHC_IRQSIGEN_DINTIEN_MASK)
  8957. #define SDHC_IRQSIGEN_BWRIEN_MASK (0x10U)
  8958. #define SDHC_IRQSIGEN_BWRIEN_SHIFT (4U)
  8959. #define SDHC_IRQSIGEN_BWRIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_BWRIEN_SHIFT)) & SDHC_IRQSIGEN_BWRIEN_MASK)
  8960. #define SDHC_IRQSIGEN_BRRIEN_MASK (0x20U)
  8961. #define SDHC_IRQSIGEN_BRRIEN_SHIFT (5U)
  8962. #define SDHC_IRQSIGEN_BRRIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_BRRIEN_SHIFT)) & SDHC_IRQSIGEN_BRRIEN_MASK)
  8963. #define SDHC_IRQSIGEN_CINSIEN_MASK (0x40U)
  8964. #define SDHC_IRQSIGEN_CINSIEN_SHIFT (6U)
  8965. #define SDHC_IRQSIGEN_CINSIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CINSIEN_SHIFT)) & SDHC_IRQSIGEN_CINSIEN_MASK)
  8966. #define SDHC_IRQSIGEN_CRMIEN_MASK (0x80U)
  8967. #define SDHC_IRQSIGEN_CRMIEN_SHIFT (7U)
  8968. #define SDHC_IRQSIGEN_CRMIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CRMIEN_SHIFT)) & SDHC_IRQSIGEN_CRMIEN_MASK)
  8969. #define SDHC_IRQSIGEN_CINTIEN_MASK (0x100U)
  8970. #define SDHC_IRQSIGEN_CINTIEN_SHIFT (8U)
  8971. #define SDHC_IRQSIGEN_CINTIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CINTIEN_SHIFT)) & SDHC_IRQSIGEN_CINTIEN_MASK)
  8972. #define SDHC_IRQSIGEN_CTOEIEN_MASK (0x10000U)
  8973. #define SDHC_IRQSIGEN_CTOEIEN_SHIFT (16U)
  8974. #define SDHC_IRQSIGEN_CTOEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CTOEIEN_SHIFT)) & SDHC_IRQSIGEN_CTOEIEN_MASK)
  8975. #define SDHC_IRQSIGEN_CCEIEN_MASK (0x20000U)
  8976. #define SDHC_IRQSIGEN_CCEIEN_SHIFT (17U)
  8977. #define SDHC_IRQSIGEN_CCEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CCEIEN_SHIFT)) & SDHC_IRQSIGEN_CCEIEN_MASK)
  8978. #define SDHC_IRQSIGEN_CEBEIEN_MASK (0x40000U)
  8979. #define SDHC_IRQSIGEN_CEBEIEN_SHIFT (18U)
  8980. #define SDHC_IRQSIGEN_CEBEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CEBEIEN_SHIFT)) & SDHC_IRQSIGEN_CEBEIEN_MASK)
  8981. #define SDHC_IRQSIGEN_CIEIEN_MASK (0x80000U)
  8982. #define SDHC_IRQSIGEN_CIEIEN_SHIFT (19U)
  8983. #define SDHC_IRQSIGEN_CIEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_CIEIEN_SHIFT)) & SDHC_IRQSIGEN_CIEIEN_MASK)
  8984. #define SDHC_IRQSIGEN_DTOEIEN_MASK (0x100000U)
  8985. #define SDHC_IRQSIGEN_DTOEIEN_SHIFT (20U)
  8986. #define SDHC_IRQSIGEN_DTOEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_DTOEIEN_SHIFT)) & SDHC_IRQSIGEN_DTOEIEN_MASK)
  8987. #define SDHC_IRQSIGEN_DCEIEN_MASK (0x200000U)
  8988. #define SDHC_IRQSIGEN_DCEIEN_SHIFT (21U)
  8989. #define SDHC_IRQSIGEN_DCEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_DCEIEN_SHIFT)) & SDHC_IRQSIGEN_DCEIEN_MASK)
  8990. #define SDHC_IRQSIGEN_DEBEIEN_MASK (0x400000U)
  8991. #define SDHC_IRQSIGEN_DEBEIEN_SHIFT (22U)
  8992. #define SDHC_IRQSIGEN_DEBEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_DEBEIEN_SHIFT)) & SDHC_IRQSIGEN_DEBEIEN_MASK)
  8993. #define SDHC_IRQSIGEN_AC12EIEN_MASK (0x1000000U)
  8994. #define SDHC_IRQSIGEN_AC12EIEN_SHIFT (24U)
  8995. #define SDHC_IRQSIGEN_AC12EIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_AC12EIEN_SHIFT)) & SDHC_IRQSIGEN_AC12EIEN_MASK)
  8996. #define SDHC_IRQSIGEN_DMAEIEN_MASK (0x10000000U)
  8997. #define SDHC_IRQSIGEN_DMAEIEN_SHIFT (28U)
  8998. #define SDHC_IRQSIGEN_DMAEIEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_IRQSIGEN_DMAEIEN_SHIFT)) & SDHC_IRQSIGEN_DMAEIEN_MASK)
  8999. /*! @name AC12ERR - Auto CMD12 Error Status Register */
  9000. #define SDHC_AC12ERR_AC12NE_MASK (0x1U)
  9001. #define SDHC_AC12ERR_AC12NE_SHIFT (0U)
  9002. #define SDHC_AC12ERR_AC12NE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_AC12ERR_AC12NE_SHIFT)) & SDHC_AC12ERR_AC12NE_MASK)
  9003. #define SDHC_AC12ERR_AC12TOE_MASK (0x2U)
  9004. #define SDHC_AC12ERR_AC12TOE_SHIFT (1U)
  9005. #define SDHC_AC12ERR_AC12TOE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_AC12ERR_AC12TOE_SHIFT)) & SDHC_AC12ERR_AC12TOE_MASK)
  9006. #define SDHC_AC12ERR_AC12EBE_MASK (0x4U)
  9007. #define SDHC_AC12ERR_AC12EBE_SHIFT (2U)
  9008. #define SDHC_AC12ERR_AC12EBE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_AC12ERR_AC12EBE_SHIFT)) & SDHC_AC12ERR_AC12EBE_MASK)
  9009. #define SDHC_AC12ERR_AC12CE_MASK (0x8U)
  9010. #define SDHC_AC12ERR_AC12CE_SHIFT (3U)
  9011. #define SDHC_AC12ERR_AC12CE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_AC12ERR_AC12CE_SHIFT)) & SDHC_AC12ERR_AC12CE_MASK)
  9012. #define SDHC_AC12ERR_AC12IE_MASK (0x10U)
  9013. #define SDHC_AC12ERR_AC12IE_SHIFT (4U)
  9014. #define SDHC_AC12ERR_AC12IE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_AC12ERR_AC12IE_SHIFT)) & SDHC_AC12ERR_AC12IE_MASK)
  9015. #define SDHC_AC12ERR_CNIBAC12E_MASK (0x80U)
  9016. #define SDHC_AC12ERR_CNIBAC12E_SHIFT (7U)
  9017. #define SDHC_AC12ERR_CNIBAC12E(x) (((uint32_t)(((uint32_t)(x)) << SDHC_AC12ERR_CNIBAC12E_SHIFT)) & SDHC_AC12ERR_CNIBAC12E_MASK)
  9018. /*! @name HTCAPBLT - Host Controller Capabilities */
  9019. #define SDHC_HTCAPBLT_MBL_MASK (0x70000U)
  9020. #define SDHC_HTCAPBLT_MBL_SHIFT (16U)
  9021. #define SDHC_HTCAPBLT_MBL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HTCAPBLT_MBL_SHIFT)) & SDHC_HTCAPBLT_MBL_MASK)
  9022. #define SDHC_HTCAPBLT_ADMAS_MASK (0x100000U)
  9023. #define SDHC_HTCAPBLT_ADMAS_SHIFT (20U)
  9024. #define SDHC_HTCAPBLT_ADMAS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HTCAPBLT_ADMAS_SHIFT)) & SDHC_HTCAPBLT_ADMAS_MASK)
  9025. #define SDHC_HTCAPBLT_HSS_MASK (0x200000U)
  9026. #define SDHC_HTCAPBLT_HSS_SHIFT (21U)
  9027. #define SDHC_HTCAPBLT_HSS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HTCAPBLT_HSS_SHIFT)) & SDHC_HTCAPBLT_HSS_MASK)
  9028. #define SDHC_HTCAPBLT_DMAS_MASK (0x400000U)
  9029. #define SDHC_HTCAPBLT_DMAS_SHIFT (22U)
  9030. #define SDHC_HTCAPBLT_DMAS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HTCAPBLT_DMAS_SHIFT)) & SDHC_HTCAPBLT_DMAS_MASK)
  9031. #define SDHC_HTCAPBLT_SRS_MASK (0x800000U)
  9032. #define SDHC_HTCAPBLT_SRS_SHIFT (23U)
  9033. #define SDHC_HTCAPBLT_SRS(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HTCAPBLT_SRS_SHIFT)) & SDHC_HTCAPBLT_SRS_MASK)
  9034. #define SDHC_HTCAPBLT_VS33_MASK (0x1000000U)
  9035. #define SDHC_HTCAPBLT_VS33_SHIFT (24U)
  9036. #define SDHC_HTCAPBLT_VS33(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HTCAPBLT_VS33_SHIFT)) & SDHC_HTCAPBLT_VS33_MASK)
  9037. /*! @name WML - Watermark Level Register */
  9038. #define SDHC_WML_RDWML_MASK (0xFFU)
  9039. #define SDHC_WML_RDWML_SHIFT (0U)
  9040. #define SDHC_WML_RDWML(x) (((uint32_t)(((uint32_t)(x)) << SDHC_WML_RDWML_SHIFT)) & SDHC_WML_RDWML_MASK)
  9041. #define SDHC_WML_WRWML_MASK (0xFF0000U)
  9042. #define SDHC_WML_WRWML_SHIFT (16U)
  9043. #define SDHC_WML_WRWML(x) (((uint32_t)(((uint32_t)(x)) << SDHC_WML_WRWML_SHIFT)) & SDHC_WML_WRWML_MASK)
  9044. /*! @name FEVT - Force Event register */
  9045. #define SDHC_FEVT_AC12NE_MASK (0x1U)
  9046. #define SDHC_FEVT_AC12NE_SHIFT (0U)
  9047. #define SDHC_FEVT_AC12NE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_AC12NE_SHIFT)) & SDHC_FEVT_AC12NE_MASK)
  9048. #define SDHC_FEVT_AC12TOE_MASK (0x2U)
  9049. #define SDHC_FEVT_AC12TOE_SHIFT (1U)
  9050. #define SDHC_FEVT_AC12TOE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_AC12TOE_SHIFT)) & SDHC_FEVT_AC12TOE_MASK)
  9051. #define SDHC_FEVT_AC12CE_MASK (0x4U)
  9052. #define SDHC_FEVT_AC12CE_SHIFT (2U)
  9053. #define SDHC_FEVT_AC12CE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_AC12CE_SHIFT)) & SDHC_FEVT_AC12CE_MASK)
  9054. #define SDHC_FEVT_AC12EBE_MASK (0x8U)
  9055. #define SDHC_FEVT_AC12EBE_SHIFT (3U)
  9056. #define SDHC_FEVT_AC12EBE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_AC12EBE_SHIFT)) & SDHC_FEVT_AC12EBE_MASK)
  9057. #define SDHC_FEVT_AC12IE_MASK (0x10U)
  9058. #define SDHC_FEVT_AC12IE_SHIFT (4U)
  9059. #define SDHC_FEVT_AC12IE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_AC12IE_SHIFT)) & SDHC_FEVT_AC12IE_MASK)
  9060. #define SDHC_FEVT_CNIBAC12E_MASK (0x80U)
  9061. #define SDHC_FEVT_CNIBAC12E_SHIFT (7U)
  9062. #define SDHC_FEVT_CNIBAC12E(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_CNIBAC12E_SHIFT)) & SDHC_FEVT_CNIBAC12E_MASK)
  9063. #define SDHC_FEVT_CTOE_MASK (0x10000U)
  9064. #define SDHC_FEVT_CTOE_SHIFT (16U)
  9065. #define SDHC_FEVT_CTOE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_CTOE_SHIFT)) & SDHC_FEVT_CTOE_MASK)
  9066. #define SDHC_FEVT_CCE_MASK (0x20000U)
  9067. #define SDHC_FEVT_CCE_SHIFT (17U)
  9068. #define SDHC_FEVT_CCE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_CCE_SHIFT)) & SDHC_FEVT_CCE_MASK)
  9069. #define SDHC_FEVT_CEBE_MASK (0x40000U)
  9070. #define SDHC_FEVT_CEBE_SHIFT (18U)
  9071. #define SDHC_FEVT_CEBE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_CEBE_SHIFT)) & SDHC_FEVT_CEBE_MASK)
  9072. #define SDHC_FEVT_CIE_MASK (0x80000U)
  9073. #define SDHC_FEVT_CIE_SHIFT (19U)
  9074. #define SDHC_FEVT_CIE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_CIE_SHIFT)) & SDHC_FEVT_CIE_MASK)
  9075. #define SDHC_FEVT_DTOE_MASK (0x100000U)
  9076. #define SDHC_FEVT_DTOE_SHIFT (20U)
  9077. #define SDHC_FEVT_DTOE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_DTOE_SHIFT)) & SDHC_FEVT_DTOE_MASK)
  9078. #define SDHC_FEVT_DCE_MASK (0x200000U)
  9079. #define SDHC_FEVT_DCE_SHIFT (21U)
  9080. #define SDHC_FEVT_DCE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_DCE_SHIFT)) & SDHC_FEVT_DCE_MASK)
  9081. #define SDHC_FEVT_DEBE_MASK (0x400000U)
  9082. #define SDHC_FEVT_DEBE_SHIFT (22U)
  9083. #define SDHC_FEVT_DEBE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_DEBE_SHIFT)) & SDHC_FEVT_DEBE_MASK)
  9084. #define SDHC_FEVT_AC12E_MASK (0x1000000U)
  9085. #define SDHC_FEVT_AC12E_SHIFT (24U)
  9086. #define SDHC_FEVT_AC12E(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_AC12E_SHIFT)) & SDHC_FEVT_AC12E_MASK)
  9087. #define SDHC_FEVT_DMAE_MASK (0x10000000U)
  9088. #define SDHC_FEVT_DMAE_SHIFT (28U)
  9089. #define SDHC_FEVT_DMAE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_DMAE_SHIFT)) & SDHC_FEVT_DMAE_MASK)
  9090. #define SDHC_FEVT_CINT_MASK (0x80000000U)
  9091. #define SDHC_FEVT_CINT_SHIFT (31U)
  9092. #define SDHC_FEVT_CINT(x) (((uint32_t)(((uint32_t)(x)) << SDHC_FEVT_CINT_SHIFT)) & SDHC_FEVT_CINT_MASK)
  9093. /*! @name ADMAES - ADMA Error Status register */
  9094. #define SDHC_ADMAES_ADMAES_MASK (0x3U)
  9095. #define SDHC_ADMAES_ADMAES_SHIFT (0U)
  9096. #define SDHC_ADMAES_ADMAES(x) (((uint32_t)(((uint32_t)(x)) << SDHC_ADMAES_ADMAES_SHIFT)) & SDHC_ADMAES_ADMAES_MASK)
  9097. #define SDHC_ADMAES_ADMALME_MASK (0x4U)
  9098. #define SDHC_ADMAES_ADMALME_SHIFT (2U)
  9099. #define SDHC_ADMAES_ADMALME(x) (((uint32_t)(((uint32_t)(x)) << SDHC_ADMAES_ADMALME_SHIFT)) & SDHC_ADMAES_ADMALME_MASK)
  9100. #define SDHC_ADMAES_ADMADCE_MASK (0x8U)
  9101. #define SDHC_ADMAES_ADMADCE_SHIFT (3U)
  9102. #define SDHC_ADMAES_ADMADCE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_ADMAES_ADMADCE_SHIFT)) & SDHC_ADMAES_ADMADCE_MASK)
  9103. /*! @name ADSADDR - ADMA System Addressregister */
  9104. #define SDHC_ADSADDR_ADSADDR_MASK (0xFFFFFFFCU)
  9105. #define SDHC_ADSADDR_ADSADDR_SHIFT (2U)
  9106. #define SDHC_ADSADDR_ADSADDR(x) (((uint32_t)(((uint32_t)(x)) << SDHC_ADSADDR_ADSADDR_SHIFT)) & SDHC_ADSADDR_ADSADDR_MASK)
  9107. /*! @name VENDOR - Vendor Specific register */
  9108. #define SDHC_VENDOR_EXTDMAEN_MASK (0x1U)
  9109. #define SDHC_VENDOR_EXTDMAEN_SHIFT (0U)
  9110. #define SDHC_VENDOR_EXTDMAEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_VENDOR_EXTDMAEN_SHIFT)) & SDHC_VENDOR_EXTDMAEN_MASK)
  9111. #define SDHC_VENDOR_EXBLKNU_MASK (0x2U)
  9112. #define SDHC_VENDOR_EXBLKNU_SHIFT (1U)
  9113. #define SDHC_VENDOR_EXBLKNU(x) (((uint32_t)(((uint32_t)(x)) << SDHC_VENDOR_EXBLKNU_SHIFT)) & SDHC_VENDOR_EXBLKNU_MASK)
  9114. #define SDHC_VENDOR_INTSTVAL_MASK (0xFF0000U)
  9115. #define SDHC_VENDOR_INTSTVAL_SHIFT (16U)
  9116. #define SDHC_VENDOR_INTSTVAL(x) (((uint32_t)(((uint32_t)(x)) << SDHC_VENDOR_INTSTVAL_SHIFT)) & SDHC_VENDOR_INTSTVAL_MASK)
  9117. /*! @name MMCBOOT - MMC Boot register */
  9118. #define SDHC_MMCBOOT_DTOCVACK_MASK (0xFU)
  9119. #define SDHC_MMCBOOT_DTOCVACK_SHIFT (0U)
  9120. #define SDHC_MMCBOOT_DTOCVACK(x) (((uint32_t)(((uint32_t)(x)) << SDHC_MMCBOOT_DTOCVACK_SHIFT)) & SDHC_MMCBOOT_DTOCVACK_MASK)
  9121. #define SDHC_MMCBOOT_BOOTACK_MASK (0x10U)
  9122. #define SDHC_MMCBOOT_BOOTACK_SHIFT (4U)
  9123. #define SDHC_MMCBOOT_BOOTACK(x) (((uint32_t)(((uint32_t)(x)) << SDHC_MMCBOOT_BOOTACK_SHIFT)) & SDHC_MMCBOOT_BOOTACK_MASK)
  9124. #define SDHC_MMCBOOT_BOOTMODE_MASK (0x20U)
  9125. #define SDHC_MMCBOOT_BOOTMODE_SHIFT (5U)
  9126. #define SDHC_MMCBOOT_BOOTMODE(x) (((uint32_t)(((uint32_t)(x)) << SDHC_MMCBOOT_BOOTMODE_SHIFT)) & SDHC_MMCBOOT_BOOTMODE_MASK)
  9127. #define SDHC_MMCBOOT_BOOTEN_MASK (0x40U)
  9128. #define SDHC_MMCBOOT_BOOTEN_SHIFT (6U)
  9129. #define SDHC_MMCBOOT_BOOTEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_MMCBOOT_BOOTEN_SHIFT)) & SDHC_MMCBOOT_BOOTEN_MASK)
  9130. #define SDHC_MMCBOOT_AUTOSABGEN_MASK (0x80U)
  9131. #define SDHC_MMCBOOT_AUTOSABGEN_SHIFT (7U)
  9132. #define SDHC_MMCBOOT_AUTOSABGEN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_MMCBOOT_AUTOSABGEN_SHIFT)) & SDHC_MMCBOOT_AUTOSABGEN_MASK)
  9133. #define SDHC_MMCBOOT_BOOTBLKCNT_MASK (0xFFFF0000U)
  9134. #define SDHC_MMCBOOT_BOOTBLKCNT_SHIFT (16U)
  9135. #define SDHC_MMCBOOT_BOOTBLKCNT(x) (((uint32_t)(((uint32_t)(x)) << SDHC_MMCBOOT_BOOTBLKCNT_SHIFT)) & SDHC_MMCBOOT_BOOTBLKCNT_MASK)
  9136. /*! @name HOSTVER - Host Controller Version */
  9137. #define SDHC_HOSTVER_SVN_MASK (0xFFU)
  9138. #define SDHC_HOSTVER_SVN_SHIFT (0U)
  9139. #define SDHC_HOSTVER_SVN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HOSTVER_SVN_SHIFT)) & SDHC_HOSTVER_SVN_MASK)
  9140. #define SDHC_HOSTVER_VVN_MASK (0xFF00U)
  9141. #define SDHC_HOSTVER_VVN_SHIFT (8U)
  9142. #define SDHC_HOSTVER_VVN(x) (((uint32_t)(((uint32_t)(x)) << SDHC_HOSTVER_VVN_SHIFT)) & SDHC_HOSTVER_VVN_MASK)
  9143. /*!
  9144. * @}
  9145. */ /* end of group SDHC_Register_Masks */
  9146. /* SDHC - Peripheral instance base addresses */
  9147. /** Peripheral SDHC base address */
  9148. #define SDHC_BASE (0x400B1000u)
  9149. /** Peripheral SDHC base pointer */
  9150. #define SDHC ((SDHC_Type *)SDHC_BASE)
  9151. /** Array initializer of SDHC peripheral base addresses */
  9152. #define SDHC_BASE_ADDRS { SDHC_BASE }
  9153. /** Array initializer of SDHC peripheral base pointers */
  9154. #define SDHC_BASE_PTRS { SDHC }
  9155. /** Interrupt vectors for the SDHC peripheral type */
  9156. #define SDHC_IRQS { SDHC_IRQn }
  9157. /*!
  9158. * @}
  9159. */ /* end of group SDHC_Peripheral_Access_Layer */
  9160. /* ----------------------------------------------------------------------------
  9161. -- SIM Peripheral Access Layer
  9162. ---------------------------------------------------------------------------- */
  9163. /*!
  9164. * @addtogroup SIM_Peripheral_Access_Layer SIM Peripheral Access Layer
  9165. * @{
  9166. */
  9167. /** SIM - Register Layout Typedef */
  9168. typedef struct {
  9169. __IO uint32_t SOPT1; /**< System Options Register 1, offset: 0x0 */
  9170. __IO uint32_t SOPT1CFG; /**< SOPT1 Configuration Register, offset: 0x4 */
  9171. uint8_t RESERVED_0[4092];
  9172. __IO uint32_t SOPT2; /**< System Options Register 2, offset: 0x1004 */
  9173. uint8_t RESERVED_1[4];
  9174. __IO uint32_t SOPT4; /**< System Options Register 4, offset: 0x100C */
  9175. __IO uint32_t SOPT5; /**< System Options Register 5, offset: 0x1010 */
  9176. uint8_t RESERVED_2[4];
  9177. __IO uint32_t SOPT7; /**< System Options Register 7, offset: 0x1018 */
  9178. uint8_t RESERVED_3[8];
  9179. __I uint32_t SDID; /**< System Device Identification Register, offset: 0x1024 */
  9180. __IO uint32_t SCGC1; /**< System Clock Gating Control Register 1, offset: 0x1028 */
  9181. __IO uint32_t SCGC2; /**< System Clock Gating Control Register 2, offset: 0x102C */
  9182. __IO uint32_t SCGC3; /**< System Clock Gating Control Register 3, offset: 0x1030 */
  9183. __IO uint32_t SCGC4; /**< System Clock Gating Control Register 4, offset: 0x1034 */
  9184. __IO uint32_t SCGC5; /**< System Clock Gating Control Register 5, offset: 0x1038 */
  9185. __IO uint32_t SCGC6; /**< System Clock Gating Control Register 6, offset: 0x103C */
  9186. __IO uint32_t SCGC7; /**< System Clock Gating Control Register 7, offset: 0x1040 */
  9187. __IO uint32_t CLKDIV1; /**< System Clock Divider Register 1, offset: 0x1044 */
  9188. __IO uint32_t CLKDIV2; /**< System Clock Divider Register 2, offset: 0x1048 */
  9189. __IO uint32_t FCFG1; /**< Flash Configuration Register 1, offset: 0x104C */
  9190. __I uint32_t FCFG2; /**< Flash Configuration Register 2, offset: 0x1050 */
  9191. __I uint32_t UIDH; /**< Unique Identification Register High, offset: 0x1054 */
  9192. __I uint32_t UIDMH; /**< Unique Identification Register Mid-High, offset: 0x1058 */
  9193. __I uint32_t UIDML; /**< Unique Identification Register Mid Low, offset: 0x105C */
  9194. __I uint32_t UIDL; /**< Unique Identification Register Low, offset: 0x1060 */
  9195. } SIM_Type;
  9196. /* ----------------------------------------------------------------------------
  9197. -- SIM Register Masks
  9198. ---------------------------------------------------------------------------- */
  9199. /*!
  9200. * @addtogroup SIM_Register_Masks SIM Register Masks
  9201. * @{
  9202. */
  9203. /*! @name SOPT1 - System Options Register 1 */
  9204. #define SIM_SOPT1_RAMSIZE_MASK (0xF000U)
  9205. #define SIM_SOPT1_RAMSIZE_SHIFT (12U)
  9206. #define SIM_SOPT1_RAMSIZE(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1_RAMSIZE_SHIFT)) & SIM_SOPT1_RAMSIZE_MASK)
  9207. #define SIM_SOPT1_OSC32KSEL_MASK (0xC0000U)
  9208. #define SIM_SOPT1_OSC32KSEL_SHIFT (18U)
  9209. #define SIM_SOPT1_OSC32KSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1_OSC32KSEL_SHIFT)) & SIM_SOPT1_OSC32KSEL_MASK)
  9210. #define SIM_SOPT1_USBVSTBY_MASK (0x20000000U)
  9211. #define SIM_SOPT1_USBVSTBY_SHIFT (29U)
  9212. #define SIM_SOPT1_USBVSTBY(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1_USBVSTBY_SHIFT)) & SIM_SOPT1_USBVSTBY_MASK)
  9213. #define SIM_SOPT1_USBSSTBY_MASK (0x40000000U)
  9214. #define SIM_SOPT1_USBSSTBY_SHIFT (30U)
  9215. #define SIM_SOPT1_USBSSTBY(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1_USBSSTBY_SHIFT)) & SIM_SOPT1_USBSSTBY_MASK)
  9216. #define SIM_SOPT1_USBREGEN_MASK (0x80000000U)
  9217. #define SIM_SOPT1_USBREGEN_SHIFT (31U)
  9218. #define SIM_SOPT1_USBREGEN(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1_USBREGEN_SHIFT)) & SIM_SOPT1_USBREGEN_MASK)
  9219. /*! @name SOPT1CFG - SOPT1 Configuration Register */
  9220. #define SIM_SOPT1CFG_URWE_MASK (0x1000000U)
  9221. #define SIM_SOPT1CFG_URWE_SHIFT (24U)
  9222. #define SIM_SOPT1CFG_URWE(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1CFG_URWE_SHIFT)) & SIM_SOPT1CFG_URWE_MASK)
  9223. #define SIM_SOPT1CFG_UVSWE_MASK (0x2000000U)
  9224. #define SIM_SOPT1CFG_UVSWE_SHIFT (25U)
  9225. #define SIM_SOPT1CFG_UVSWE(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1CFG_UVSWE_SHIFT)) & SIM_SOPT1CFG_UVSWE_MASK)
  9226. #define SIM_SOPT1CFG_USSWE_MASK (0x4000000U)
  9227. #define SIM_SOPT1CFG_USSWE_SHIFT (26U)
  9228. #define SIM_SOPT1CFG_USSWE(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT1CFG_USSWE_SHIFT)) & SIM_SOPT1CFG_USSWE_MASK)
  9229. /*! @name SOPT2 - System Options Register 2 */
  9230. #define SIM_SOPT2_RTCCLKOUTSEL_MASK (0x10U)
  9231. #define SIM_SOPT2_RTCCLKOUTSEL_SHIFT (4U)
  9232. #define SIM_SOPT2_RTCCLKOUTSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_RTCCLKOUTSEL_SHIFT)) & SIM_SOPT2_RTCCLKOUTSEL_MASK)
  9233. #define SIM_SOPT2_CLKOUTSEL_MASK (0xE0U)
  9234. #define SIM_SOPT2_CLKOUTSEL_SHIFT (5U)
  9235. #define SIM_SOPT2_CLKOUTSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_CLKOUTSEL_SHIFT)) & SIM_SOPT2_CLKOUTSEL_MASK)
  9236. #define SIM_SOPT2_FBSL_MASK (0x300U)
  9237. #define SIM_SOPT2_FBSL_SHIFT (8U)
  9238. #define SIM_SOPT2_FBSL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_FBSL_SHIFT)) & SIM_SOPT2_FBSL_MASK)
  9239. #define SIM_SOPT2_PTD7PAD_MASK (0x800U)
  9240. #define SIM_SOPT2_PTD7PAD_SHIFT (11U)
  9241. #define SIM_SOPT2_PTD7PAD(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_PTD7PAD_SHIFT)) & SIM_SOPT2_PTD7PAD_MASK)
  9242. #define SIM_SOPT2_TRACECLKSEL_MASK (0x1000U)
  9243. #define SIM_SOPT2_TRACECLKSEL_SHIFT (12U)
  9244. #define SIM_SOPT2_TRACECLKSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_TRACECLKSEL_SHIFT)) & SIM_SOPT2_TRACECLKSEL_MASK)
  9245. #define SIM_SOPT2_PLLFLLSEL_MASK (0x30000U)
  9246. #define SIM_SOPT2_PLLFLLSEL_SHIFT (16U)
  9247. #define SIM_SOPT2_PLLFLLSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_PLLFLLSEL_SHIFT)) & SIM_SOPT2_PLLFLLSEL_MASK)
  9248. #define SIM_SOPT2_USBSRC_MASK (0x40000U)
  9249. #define SIM_SOPT2_USBSRC_SHIFT (18U)
  9250. #define SIM_SOPT2_USBSRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_USBSRC_SHIFT)) & SIM_SOPT2_USBSRC_MASK)
  9251. #define SIM_SOPT2_RMIISRC_MASK (0x80000U)
  9252. #define SIM_SOPT2_RMIISRC_SHIFT (19U)
  9253. #define SIM_SOPT2_RMIISRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_RMIISRC_SHIFT)) & SIM_SOPT2_RMIISRC_MASK)
  9254. #define SIM_SOPT2_TIMESRC_MASK (0x300000U)
  9255. #define SIM_SOPT2_TIMESRC_SHIFT (20U)
  9256. #define SIM_SOPT2_TIMESRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_TIMESRC_SHIFT)) & SIM_SOPT2_TIMESRC_MASK)
  9257. #define SIM_SOPT2_SDHCSRC_MASK (0x30000000U)
  9258. #define SIM_SOPT2_SDHCSRC_SHIFT (28U)
  9259. #define SIM_SOPT2_SDHCSRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT2_SDHCSRC_SHIFT)) & SIM_SOPT2_SDHCSRC_MASK)
  9260. /*! @name SOPT4 - System Options Register 4 */
  9261. #define SIM_SOPT4_FTM0FLT0_MASK (0x1U)
  9262. #define SIM_SOPT4_FTM0FLT0_SHIFT (0U)
  9263. #define SIM_SOPT4_FTM0FLT0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM0FLT0_SHIFT)) & SIM_SOPT4_FTM0FLT0_MASK)
  9264. #define SIM_SOPT4_FTM0FLT1_MASK (0x2U)
  9265. #define SIM_SOPT4_FTM0FLT1_SHIFT (1U)
  9266. #define SIM_SOPT4_FTM0FLT1(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM0FLT1_SHIFT)) & SIM_SOPT4_FTM0FLT1_MASK)
  9267. #define SIM_SOPT4_FTM0FLT2_MASK (0x4U)
  9268. #define SIM_SOPT4_FTM0FLT2_SHIFT (2U)
  9269. #define SIM_SOPT4_FTM0FLT2(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM0FLT2_SHIFT)) & SIM_SOPT4_FTM0FLT2_MASK)
  9270. #define SIM_SOPT4_FTM1FLT0_MASK (0x10U)
  9271. #define SIM_SOPT4_FTM1FLT0_SHIFT (4U)
  9272. #define SIM_SOPT4_FTM1FLT0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM1FLT0_SHIFT)) & SIM_SOPT4_FTM1FLT0_MASK)
  9273. #define SIM_SOPT4_FTM2FLT0_MASK (0x100U)
  9274. #define SIM_SOPT4_FTM2FLT0_SHIFT (8U)
  9275. #define SIM_SOPT4_FTM2FLT0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM2FLT0_SHIFT)) & SIM_SOPT4_FTM2FLT0_MASK)
  9276. #define SIM_SOPT4_FTM3FLT0_MASK (0x1000U)
  9277. #define SIM_SOPT4_FTM3FLT0_SHIFT (12U)
  9278. #define SIM_SOPT4_FTM3FLT0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM3FLT0_SHIFT)) & SIM_SOPT4_FTM3FLT0_MASK)
  9279. #define SIM_SOPT4_FTM1CH0SRC_MASK (0xC0000U)
  9280. #define SIM_SOPT4_FTM1CH0SRC_SHIFT (18U)
  9281. #define SIM_SOPT4_FTM1CH0SRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM1CH0SRC_SHIFT)) & SIM_SOPT4_FTM1CH0SRC_MASK)
  9282. #define SIM_SOPT4_FTM2CH0SRC_MASK (0x300000U)
  9283. #define SIM_SOPT4_FTM2CH0SRC_SHIFT (20U)
  9284. #define SIM_SOPT4_FTM2CH0SRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM2CH0SRC_SHIFT)) & SIM_SOPT4_FTM2CH0SRC_MASK)
  9285. #define SIM_SOPT4_FTM0CLKSEL_MASK (0x1000000U)
  9286. #define SIM_SOPT4_FTM0CLKSEL_SHIFT (24U)
  9287. #define SIM_SOPT4_FTM0CLKSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM0CLKSEL_SHIFT)) & SIM_SOPT4_FTM0CLKSEL_MASK)
  9288. #define SIM_SOPT4_FTM1CLKSEL_MASK (0x2000000U)
  9289. #define SIM_SOPT4_FTM1CLKSEL_SHIFT (25U)
  9290. #define SIM_SOPT4_FTM1CLKSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM1CLKSEL_SHIFT)) & SIM_SOPT4_FTM1CLKSEL_MASK)
  9291. #define SIM_SOPT4_FTM2CLKSEL_MASK (0x4000000U)
  9292. #define SIM_SOPT4_FTM2CLKSEL_SHIFT (26U)
  9293. #define SIM_SOPT4_FTM2CLKSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM2CLKSEL_SHIFT)) & SIM_SOPT4_FTM2CLKSEL_MASK)
  9294. #define SIM_SOPT4_FTM3CLKSEL_MASK (0x8000000U)
  9295. #define SIM_SOPT4_FTM3CLKSEL_SHIFT (27U)
  9296. #define SIM_SOPT4_FTM3CLKSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM3CLKSEL_SHIFT)) & SIM_SOPT4_FTM3CLKSEL_MASK)
  9297. #define SIM_SOPT4_FTM0TRG0SRC_MASK (0x10000000U)
  9298. #define SIM_SOPT4_FTM0TRG0SRC_SHIFT (28U)
  9299. #define SIM_SOPT4_FTM0TRG0SRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM0TRG0SRC_SHIFT)) & SIM_SOPT4_FTM0TRG0SRC_MASK)
  9300. #define SIM_SOPT4_FTM0TRG1SRC_MASK (0x20000000U)
  9301. #define SIM_SOPT4_FTM0TRG1SRC_SHIFT (29U)
  9302. #define SIM_SOPT4_FTM0TRG1SRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM0TRG1SRC_SHIFT)) & SIM_SOPT4_FTM0TRG1SRC_MASK)
  9303. #define SIM_SOPT4_FTM3TRG0SRC_MASK (0x40000000U)
  9304. #define SIM_SOPT4_FTM3TRG0SRC_SHIFT (30U)
  9305. #define SIM_SOPT4_FTM3TRG0SRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM3TRG0SRC_SHIFT)) & SIM_SOPT4_FTM3TRG0SRC_MASK)
  9306. #define SIM_SOPT4_FTM3TRG1SRC_MASK (0x80000000U)
  9307. #define SIM_SOPT4_FTM3TRG1SRC_SHIFT (31U)
  9308. #define SIM_SOPT4_FTM3TRG1SRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT4_FTM3TRG1SRC_SHIFT)) & SIM_SOPT4_FTM3TRG1SRC_MASK)
  9309. /*! @name SOPT5 - System Options Register 5 */
  9310. #define SIM_SOPT5_UART0TXSRC_MASK (0x3U)
  9311. #define SIM_SOPT5_UART0TXSRC_SHIFT (0U)
  9312. #define SIM_SOPT5_UART0TXSRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT5_UART0TXSRC_SHIFT)) & SIM_SOPT5_UART0TXSRC_MASK)
  9313. #define SIM_SOPT5_UART0RXSRC_MASK (0xCU)
  9314. #define SIM_SOPT5_UART0RXSRC_SHIFT (2U)
  9315. #define SIM_SOPT5_UART0RXSRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT5_UART0RXSRC_SHIFT)) & SIM_SOPT5_UART0RXSRC_MASK)
  9316. #define SIM_SOPT5_UART1TXSRC_MASK (0x30U)
  9317. #define SIM_SOPT5_UART1TXSRC_SHIFT (4U)
  9318. #define SIM_SOPT5_UART1TXSRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT5_UART1TXSRC_SHIFT)) & SIM_SOPT5_UART1TXSRC_MASK)
  9319. #define SIM_SOPT5_UART1RXSRC_MASK (0xC0U)
  9320. #define SIM_SOPT5_UART1RXSRC_SHIFT (6U)
  9321. #define SIM_SOPT5_UART1RXSRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT5_UART1RXSRC_SHIFT)) & SIM_SOPT5_UART1RXSRC_MASK)
  9322. /*! @name SOPT7 - System Options Register 7 */
  9323. #define SIM_SOPT7_ADC0TRGSEL_MASK (0xFU)
  9324. #define SIM_SOPT7_ADC0TRGSEL_SHIFT (0U)
  9325. #define SIM_SOPT7_ADC0TRGSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT7_ADC0TRGSEL_SHIFT)) & SIM_SOPT7_ADC0TRGSEL_MASK)
  9326. #define SIM_SOPT7_ADC0PRETRGSEL_MASK (0x10U)
  9327. #define SIM_SOPT7_ADC0PRETRGSEL_SHIFT (4U)
  9328. #define SIM_SOPT7_ADC0PRETRGSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT7_ADC0PRETRGSEL_SHIFT)) & SIM_SOPT7_ADC0PRETRGSEL_MASK)
  9329. #define SIM_SOPT7_ADC0ALTTRGEN_MASK (0x80U)
  9330. #define SIM_SOPT7_ADC0ALTTRGEN_SHIFT (7U)
  9331. #define SIM_SOPT7_ADC0ALTTRGEN(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT7_ADC0ALTTRGEN_SHIFT)) & SIM_SOPT7_ADC0ALTTRGEN_MASK)
  9332. #define SIM_SOPT7_ADC1TRGSEL_MASK (0xF00U)
  9333. #define SIM_SOPT7_ADC1TRGSEL_SHIFT (8U)
  9334. #define SIM_SOPT7_ADC1TRGSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT7_ADC1TRGSEL_SHIFT)) & SIM_SOPT7_ADC1TRGSEL_MASK)
  9335. #define SIM_SOPT7_ADC1PRETRGSEL_MASK (0x1000U)
  9336. #define SIM_SOPT7_ADC1PRETRGSEL_SHIFT (12U)
  9337. #define SIM_SOPT7_ADC1PRETRGSEL(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT7_ADC1PRETRGSEL_SHIFT)) & SIM_SOPT7_ADC1PRETRGSEL_MASK)
  9338. #define SIM_SOPT7_ADC1ALTTRGEN_MASK (0x8000U)
  9339. #define SIM_SOPT7_ADC1ALTTRGEN_SHIFT (15U)
  9340. #define SIM_SOPT7_ADC1ALTTRGEN(x) (((uint32_t)(((uint32_t)(x)) << SIM_SOPT7_ADC1ALTTRGEN_SHIFT)) & SIM_SOPT7_ADC1ALTTRGEN_MASK)
  9341. /*! @name SDID - System Device Identification Register */
  9342. #define SIM_SDID_PINID_MASK (0xFU)
  9343. #define SIM_SDID_PINID_SHIFT (0U)
  9344. #define SIM_SDID_PINID(x) (((uint32_t)(((uint32_t)(x)) << SIM_SDID_PINID_SHIFT)) & SIM_SDID_PINID_MASK)
  9345. #define SIM_SDID_FAMID_MASK (0x70U)
  9346. #define SIM_SDID_FAMID_SHIFT (4U)
  9347. #define SIM_SDID_FAMID(x) (((uint32_t)(((uint32_t)(x)) << SIM_SDID_FAMID_SHIFT)) & SIM_SDID_FAMID_MASK)
  9348. #define SIM_SDID_DIEID_MASK (0xF80U)
  9349. #define SIM_SDID_DIEID_SHIFT (7U)
  9350. #define SIM_SDID_DIEID(x) (((uint32_t)(((uint32_t)(x)) << SIM_SDID_DIEID_SHIFT)) & SIM_SDID_DIEID_MASK)
  9351. #define SIM_SDID_REVID_MASK (0xF000U)
  9352. #define SIM_SDID_REVID_SHIFT (12U)
  9353. #define SIM_SDID_REVID(x) (((uint32_t)(((uint32_t)(x)) << SIM_SDID_REVID_SHIFT)) & SIM_SDID_REVID_MASK)
  9354. #define SIM_SDID_SERIESID_MASK (0xF00000U)
  9355. #define SIM_SDID_SERIESID_SHIFT (20U)
  9356. #define SIM_SDID_SERIESID(x) (((uint32_t)(((uint32_t)(x)) << SIM_SDID_SERIESID_SHIFT)) & SIM_SDID_SERIESID_MASK)
  9357. #define SIM_SDID_SUBFAMID_MASK (0xF000000U)
  9358. #define SIM_SDID_SUBFAMID_SHIFT (24U)
  9359. #define SIM_SDID_SUBFAMID(x) (((uint32_t)(((uint32_t)(x)) << SIM_SDID_SUBFAMID_SHIFT)) & SIM_SDID_SUBFAMID_MASK)
  9360. #define SIM_SDID_FAMILYID_MASK (0xF0000000U)
  9361. #define SIM_SDID_FAMILYID_SHIFT (28U)
  9362. #define SIM_SDID_FAMILYID(x) (((uint32_t)(((uint32_t)(x)) << SIM_SDID_FAMILYID_SHIFT)) & SIM_SDID_FAMILYID_MASK)
  9363. /*! @name SCGC1 - System Clock Gating Control Register 1 */
  9364. #define SIM_SCGC1_I2C2_MASK (0x40U)
  9365. #define SIM_SCGC1_I2C2_SHIFT (6U)
  9366. #define SIM_SCGC1_I2C2(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC1_I2C2_SHIFT)) & SIM_SCGC1_I2C2_MASK)
  9367. #define SIM_SCGC1_UART4_MASK (0x400U)
  9368. #define SIM_SCGC1_UART4_SHIFT (10U)
  9369. #define SIM_SCGC1_UART4(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC1_UART4_SHIFT)) & SIM_SCGC1_UART4_MASK)
  9370. #define SIM_SCGC1_UART5_MASK (0x800U)
  9371. #define SIM_SCGC1_UART5_SHIFT (11U)
  9372. #define SIM_SCGC1_UART5(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC1_UART5_SHIFT)) & SIM_SCGC1_UART5_MASK)
  9373. /*! @name SCGC2 - System Clock Gating Control Register 2 */
  9374. #define SIM_SCGC2_ENET_MASK (0x1U)
  9375. #define SIM_SCGC2_ENET_SHIFT (0U)
  9376. #define SIM_SCGC2_ENET(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC2_ENET_SHIFT)) & SIM_SCGC2_ENET_MASK)
  9377. #define SIM_SCGC2_DAC0_MASK (0x1000U)
  9378. #define SIM_SCGC2_DAC0_SHIFT (12U)
  9379. #define SIM_SCGC2_DAC0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC2_DAC0_SHIFT)) & SIM_SCGC2_DAC0_MASK)
  9380. #define SIM_SCGC2_DAC1_MASK (0x2000U)
  9381. #define SIM_SCGC2_DAC1_SHIFT (13U)
  9382. #define SIM_SCGC2_DAC1(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC2_DAC1_SHIFT)) & SIM_SCGC2_DAC1_MASK)
  9383. /*! @name SCGC3 - System Clock Gating Control Register 3 */
  9384. #define SIM_SCGC3_RNGA_MASK (0x1U)
  9385. #define SIM_SCGC3_RNGA_SHIFT (0U)
  9386. #define SIM_SCGC3_RNGA(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC3_RNGA_SHIFT)) & SIM_SCGC3_RNGA_MASK)
  9387. #define SIM_SCGC3_SPI2_MASK (0x1000U)
  9388. #define SIM_SCGC3_SPI2_SHIFT (12U)
  9389. #define SIM_SCGC3_SPI2(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC3_SPI2_SHIFT)) & SIM_SCGC3_SPI2_MASK)
  9390. #define SIM_SCGC3_SDHC_MASK (0x20000U)
  9391. #define SIM_SCGC3_SDHC_SHIFT (17U)
  9392. #define SIM_SCGC3_SDHC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC3_SDHC_SHIFT)) & SIM_SCGC3_SDHC_MASK)
  9393. #define SIM_SCGC3_FTM2_MASK (0x1000000U)
  9394. #define SIM_SCGC3_FTM2_SHIFT (24U)
  9395. #define SIM_SCGC3_FTM2(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC3_FTM2_SHIFT)) & SIM_SCGC3_FTM2_MASK)
  9396. #define SIM_SCGC3_FTM3_MASK (0x2000000U)
  9397. #define SIM_SCGC3_FTM3_SHIFT (25U)
  9398. #define SIM_SCGC3_FTM3(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC3_FTM3_SHIFT)) & SIM_SCGC3_FTM3_MASK)
  9399. #define SIM_SCGC3_ADC1_MASK (0x8000000U)
  9400. #define SIM_SCGC3_ADC1_SHIFT (27U)
  9401. #define SIM_SCGC3_ADC1(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC3_ADC1_SHIFT)) & SIM_SCGC3_ADC1_MASK)
  9402. /*! @name SCGC4 - System Clock Gating Control Register 4 */
  9403. #define SIM_SCGC4_EWM_MASK (0x2U)
  9404. #define SIM_SCGC4_EWM_SHIFT (1U)
  9405. #define SIM_SCGC4_EWM(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_EWM_SHIFT)) & SIM_SCGC4_EWM_MASK)
  9406. #define SIM_SCGC4_CMT_MASK (0x4U)
  9407. #define SIM_SCGC4_CMT_SHIFT (2U)
  9408. #define SIM_SCGC4_CMT(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_CMT_SHIFT)) & SIM_SCGC4_CMT_MASK)
  9409. #define SIM_SCGC4_I2C0_MASK (0x40U)
  9410. #define SIM_SCGC4_I2C0_SHIFT (6U)
  9411. #define SIM_SCGC4_I2C0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_I2C0_SHIFT)) & SIM_SCGC4_I2C0_MASK)
  9412. #define SIM_SCGC4_I2C1_MASK (0x80U)
  9413. #define SIM_SCGC4_I2C1_SHIFT (7U)
  9414. #define SIM_SCGC4_I2C1(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_I2C1_SHIFT)) & SIM_SCGC4_I2C1_MASK)
  9415. #define SIM_SCGC4_UART0_MASK (0x400U)
  9416. #define SIM_SCGC4_UART0_SHIFT (10U)
  9417. #define SIM_SCGC4_UART0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_UART0_SHIFT)) & SIM_SCGC4_UART0_MASK)
  9418. #define SIM_SCGC4_UART1_MASK (0x800U)
  9419. #define SIM_SCGC4_UART1_SHIFT (11U)
  9420. #define SIM_SCGC4_UART1(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_UART1_SHIFT)) & SIM_SCGC4_UART1_MASK)
  9421. #define SIM_SCGC4_UART2_MASK (0x1000U)
  9422. #define SIM_SCGC4_UART2_SHIFT (12U)
  9423. #define SIM_SCGC4_UART2(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_UART2_SHIFT)) & SIM_SCGC4_UART2_MASK)
  9424. #define SIM_SCGC4_UART3_MASK (0x2000U)
  9425. #define SIM_SCGC4_UART3_SHIFT (13U)
  9426. #define SIM_SCGC4_UART3(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_UART3_SHIFT)) & SIM_SCGC4_UART3_MASK)
  9427. #define SIM_SCGC4_USBOTG_MASK (0x40000U)
  9428. #define SIM_SCGC4_USBOTG_SHIFT (18U)
  9429. #define SIM_SCGC4_USBOTG(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_USBOTG_SHIFT)) & SIM_SCGC4_USBOTG_MASK)
  9430. #define SIM_SCGC4_CMP_MASK (0x80000U)
  9431. #define SIM_SCGC4_CMP_SHIFT (19U)
  9432. #define SIM_SCGC4_CMP(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_CMP_SHIFT)) & SIM_SCGC4_CMP_MASK)
  9433. #define SIM_SCGC4_VREF_MASK (0x100000U)
  9434. #define SIM_SCGC4_VREF_SHIFT (20U)
  9435. #define SIM_SCGC4_VREF(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC4_VREF_SHIFT)) & SIM_SCGC4_VREF_MASK)
  9436. /*! @name SCGC5 - System Clock Gating Control Register 5 */
  9437. #define SIM_SCGC5_LPTMR_MASK (0x1U)
  9438. #define SIM_SCGC5_LPTMR_SHIFT (0U)
  9439. #define SIM_SCGC5_LPTMR(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC5_LPTMR_SHIFT)) & SIM_SCGC5_LPTMR_MASK)
  9440. #define SIM_SCGC5_PORTA_MASK (0x200U)
  9441. #define SIM_SCGC5_PORTA_SHIFT (9U)
  9442. #define SIM_SCGC5_PORTA(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC5_PORTA_SHIFT)) & SIM_SCGC5_PORTA_MASK)
  9443. #define SIM_SCGC5_PORTB_MASK (0x400U)
  9444. #define SIM_SCGC5_PORTB_SHIFT (10U)
  9445. #define SIM_SCGC5_PORTB(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC5_PORTB_SHIFT)) & SIM_SCGC5_PORTB_MASK)
  9446. #define SIM_SCGC5_PORTC_MASK (0x800U)
  9447. #define SIM_SCGC5_PORTC_SHIFT (11U)
  9448. #define SIM_SCGC5_PORTC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC5_PORTC_SHIFT)) & SIM_SCGC5_PORTC_MASK)
  9449. #define SIM_SCGC5_PORTD_MASK (0x1000U)
  9450. #define SIM_SCGC5_PORTD_SHIFT (12U)
  9451. #define SIM_SCGC5_PORTD(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC5_PORTD_SHIFT)) & SIM_SCGC5_PORTD_MASK)
  9452. #define SIM_SCGC5_PORTE_MASK (0x2000U)
  9453. #define SIM_SCGC5_PORTE_SHIFT (13U)
  9454. #define SIM_SCGC5_PORTE(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC5_PORTE_SHIFT)) & SIM_SCGC5_PORTE_MASK)
  9455. /*! @name SCGC6 - System Clock Gating Control Register 6 */
  9456. #define SIM_SCGC6_FTF_MASK (0x1U)
  9457. #define SIM_SCGC6_FTF_SHIFT (0U)
  9458. #define SIM_SCGC6_FTF(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_FTF_SHIFT)) & SIM_SCGC6_FTF_MASK)
  9459. #define SIM_SCGC6_DMAMUX_MASK (0x2U)
  9460. #define SIM_SCGC6_DMAMUX_SHIFT (1U)
  9461. #define SIM_SCGC6_DMAMUX(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_DMAMUX_SHIFT)) & SIM_SCGC6_DMAMUX_MASK)
  9462. #define SIM_SCGC6_FLEXCAN0_MASK (0x10U)
  9463. #define SIM_SCGC6_FLEXCAN0_SHIFT (4U)
  9464. #define SIM_SCGC6_FLEXCAN0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_FLEXCAN0_SHIFT)) & SIM_SCGC6_FLEXCAN0_MASK)
  9465. #define SIM_SCGC6_RNGA_MASK (0x200U)
  9466. #define SIM_SCGC6_RNGA_SHIFT (9U)
  9467. #define SIM_SCGC6_RNGA(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_RNGA_SHIFT)) & SIM_SCGC6_RNGA_MASK)
  9468. #define SIM_SCGC6_SPI0_MASK (0x1000U)
  9469. #define SIM_SCGC6_SPI0_SHIFT (12U)
  9470. #define SIM_SCGC6_SPI0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_SPI0_SHIFT)) & SIM_SCGC6_SPI0_MASK)
  9471. #define SIM_SCGC6_SPI1_MASK (0x2000U)
  9472. #define SIM_SCGC6_SPI1_SHIFT (13U)
  9473. #define SIM_SCGC6_SPI1(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_SPI1_SHIFT)) & SIM_SCGC6_SPI1_MASK)
  9474. #define SIM_SCGC6_I2S_MASK (0x8000U)
  9475. #define SIM_SCGC6_I2S_SHIFT (15U)
  9476. #define SIM_SCGC6_I2S(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_I2S_SHIFT)) & SIM_SCGC6_I2S_MASK)
  9477. #define SIM_SCGC6_CRC_MASK (0x40000U)
  9478. #define SIM_SCGC6_CRC_SHIFT (18U)
  9479. #define SIM_SCGC6_CRC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_CRC_SHIFT)) & SIM_SCGC6_CRC_MASK)
  9480. #define SIM_SCGC6_USBDCD_MASK (0x200000U)
  9481. #define SIM_SCGC6_USBDCD_SHIFT (21U)
  9482. #define SIM_SCGC6_USBDCD(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_USBDCD_SHIFT)) & SIM_SCGC6_USBDCD_MASK)
  9483. #define SIM_SCGC6_PDB_MASK (0x400000U)
  9484. #define SIM_SCGC6_PDB_SHIFT (22U)
  9485. #define SIM_SCGC6_PDB(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_PDB_SHIFT)) & SIM_SCGC6_PDB_MASK)
  9486. #define SIM_SCGC6_PIT_MASK (0x800000U)
  9487. #define SIM_SCGC6_PIT_SHIFT (23U)
  9488. #define SIM_SCGC6_PIT(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_PIT_SHIFT)) & SIM_SCGC6_PIT_MASK)
  9489. #define SIM_SCGC6_FTM0_MASK (0x1000000U)
  9490. #define SIM_SCGC6_FTM0_SHIFT (24U)
  9491. #define SIM_SCGC6_FTM0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_FTM0_SHIFT)) & SIM_SCGC6_FTM0_MASK)
  9492. #define SIM_SCGC6_FTM1_MASK (0x2000000U)
  9493. #define SIM_SCGC6_FTM1_SHIFT (25U)
  9494. #define SIM_SCGC6_FTM1(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_FTM1_SHIFT)) & SIM_SCGC6_FTM1_MASK)
  9495. #define SIM_SCGC6_FTM2_MASK (0x4000000U)
  9496. #define SIM_SCGC6_FTM2_SHIFT (26U)
  9497. #define SIM_SCGC6_FTM2(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_FTM2_SHIFT)) & SIM_SCGC6_FTM2_MASK)
  9498. #define SIM_SCGC6_ADC0_MASK (0x8000000U)
  9499. #define SIM_SCGC6_ADC0_SHIFT (27U)
  9500. #define SIM_SCGC6_ADC0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_ADC0_SHIFT)) & SIM_SCGC6_ADC0_MASK)
  9501. #define SIM_SCGC6_RTC_MASK (0x20000000U)
  9502. #define SIM_SCGC6_RTC_SHIFT (29U)
  9503. #define SIM_SCGC6_RTC(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_RTC_SHIFT)) & SIM_SCGC6_RTC_MASK)
  9504. #define SIM_SCGC6_DAC0_MASK (0x80000000U)
  9505. #define SIM_SCGC6_DAC0_SHIFT (31U)
  9506. #define SIM_SCGC6_DAC0(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC6_DAC0_SHIFT)) & SIM_SCGC6_DAC0_MASK)
  9507. /*! @name SCGC7 - System Clock Gating Control Register 7 */
  9508. #define SIM_SCGC7_FLEXBUS_MASK (0x1U)
  9509. #define SIM_SCGC7_FLEXBUS_SHIFT (0U)
  9510. #define SIM_SCGC7_FLEXBUS(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC7_FLEXBUS_SHIFT)) & SIM_SCGC7_FLEXBUS_MASK)
  9511. #define SIM_SCGC7_DMA_MASK (0x2U)
  9512. #define SIM_SCGC7_DMA_SHIFT (1U)
  9513. #define SIM_SCGC7_DMA(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC7_DMA_SHIFT)) & SIM_SCGC7_DMA_MASK)
  9514. #define SIM_SCGC7_MPU_MASK (0x4U)
  9515. #define SIM_SCGC7_MPU_SHIFT (2U)
  9516. #define SIM_SCGC7_MPU(x) (((uint32_t)(((uint32_t)(x)) << SIM_SCGC7_MPU_SHIFT)) & SIM_SCGC7_MPU_MASK)
  9517. /*! @name CLKDIV1 - System Clock Divider Register 1 */
  9518. #define SIM_CLKDIV1_OUTDIV4_MASK (0xF0000U)
  9519. #define SIM_CLKDIV1_OUTDIV4_SHIFT (16U)
  9520. #define SIM_CLKDIV1_OUTDIV4(x) (((uint32_t)(((uint32_t)(x)) << SIM_CLKDIV1_OUTDIV4_SHIFT)) & SIM_CLKDIV1_OUTDIV4_MASK)
  9521. #define SIM_CLKDIV1_OUTDIV3_MASK (0xF00000U)
  9522. #define SIM_CLKDIV1_OUTDIV3_SHIFT (20U)
  9523. #define SIM_CLKDIV1_OUTDIV3(x) (((uint32_t)(((uint32_t)(x)) << SIM_CLKDIV1_OUTDIV3_SHIFT)) & SIM_CLKDIV1_OUTDIV3_MASK)
  9524. #define SIM_CLKDIV1_OUTDIV2_MASK (0xF000000U)
  9525. #define SIM_CLKDIV1_OUTDIV2_SHIFT (24U)
  9526. #define SIM_CLKDIV1_OUTDIV2(x) (((uint32_t)(((uint32_t)(x)) << SIM_CLKDIV1_OUTDIV2_SHIFT)) & SIM_CLKDIV1_OUTDIV2_MASK)
  9527. #define SIM_CLKDIV1_OUTDIV1_MASK (0xF0000000U)
  9528. #define SIM_CLKDIV1_OUTDIV1_SHIFT (28U)
  9529. #define SIM_CLKDIV1_OUTDIV1(x) (((uint32_t)(((uint32_t)(x)) << SIM_CLKDIV1_OUTDIV1_SHIFT)) & SIM_CLKDIV1_OUTDIV1_MASK)
  9530. /*! @name CLKDIV2 - System Clock Divider Register 2 */
  9531. #define SIM_CLKDIV2_USBFRAC_MASK (0x1U)
  9532. #define SIM_CLKDIV2_USBFRAC_SHIFT (0U)
  9533. #define SIM_CLKDIV2_USBFRAC(x) (((uint32_t)(((uint32_t)(x)) << SIM_CLKDIV2_USBFRAC_SHIFT)) & SIM_CLKDIV2_USBFRAC_MASK)
  9534. #define SIM_CLKDIV2_USBDIV_MASK (0xEU)
  9535. #define SIM_CLKDIV2_USBDIV_SHIFT (1U)
  9536. #define SIM_CLKDIV2_USBDIV(x) (((uint32_t)(((uint32_t)(x)) << SIM_CLKDIV2_USBDIV_SHIFT)) & SIM_CLKDIV2_USBDIV_MASK)
  9537. /*! @name FCFG1 - Flash Configuration Register 1 */
  9538. #define SIM_FCFG1_FLASHDIS_MASK (0x1U)
  9539. #define SIM_FCFG1_FLASHDIS_SHIFT (0U)
  9540. #define SIM_FCFG1_FLASHDIS(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG1_FLASHDIS_SHIFT)) & SIM_FCFG1_FLASHDIS_MASK)
  9541. #define SIM_FCFG1_FLASHDOZE_MASK (0x2U)
  9542. #define SIM_FCFG1_FLASHDOZE_SHIFT (1U)
  9543. #define SIM_FCFG1_FLASHDOZE(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG1_FLASHDOZE_SHIFT)) & SIM_FCFG1_FLASHDOZE_MASK)
  9544. #define SIM_FCFG1_DEPART_MASK (0xF00U)
  9545. #define SIM_FCFG1_DEPART_SHIFT (8U)
  9546. #define SIM_FCFG1_DEPART(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG1_DEPART_SHIFT)) & SIM_FCFG1_DEPART_MASK)
  9547. #define SIM_FCFG1_EESIZE_MASK (0xF0000U)
  9548. #define SIM_FCFG1_EESIZE_SHIFT (16U)
  9549. #define SIM_FCFG1_EESIZE(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG1_EESIZE_SHIFT)) & SIM_FCFG1_EESIZE_MASK)
  9550. #define SIM_FCFG1_PFSIZE_MASK (0xF000000U)
  9551. #define SIM_FCFG1_PFSIZE_SHIFT (24U)
  9552. #define SIM_FCFG1_PFSIZE(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG1_PFSIZE_SHIFT)) & SIM_FCFG1_PFSIZE_MASK)
  9553. #define SIM_FCFG1_NVMSIZE_MASK (0xF0000000U)
  9554. #define SIM_FCFG1_NVMSIZE_SHIFT (28U)
  9555. #define SIM_FCFG1_NVMSIZE(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG1_NVMSIZE_SHIFT)) & SIM_FCFG1_NVMSIZE_MASK)
  9556. /*! @name FCFG2 - Flash Configuration Register 2 */
  9557. #define SIM_FCFG2_MAXADDR1_MASK (0x7F0000U)
  9558. #define SIM_FCFG2_MAXADDR1_SHIFT (16U)
  9559. #define SIM_FCFG2_MAXADDR1(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG2_MAXADDR1_SHIFT)) & SIM_FCFG2_MAXADDR1_MASK)
  9560. #define SIM_FCFG2_PFLSH_MASK (0x800000U)
  9561. #define SIM_FCFG2_PFLSH_SHIFT (23U)
  9562. #define SIM_FCFG2_PFLSH(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG2_PFLSH_SHIFT)) & SIM_FCFG2_PFLSH_MASK)
  9563. #define SIM_FCFG2_MAXADDR0_MASK (0x7F000000U)
  9564. #define SIM_FCFG2_MAXADDR0_SHIFT (24U)
  9565. #define SIM_FCFG2_MAXADDR0(x) (((uint32_t)(((uint32_t)(x)) << SIM_FCFG2_MAXADDR0_SHIFT)) & SIM_FCFG2_MAXADDR0_MASK)
  9566. /*! @name UIDH - Unique Identification Register High */
  9567. #define SIM_UIDH_UID_MASK (0xFFFFFFFFU)
  9568. #define SIM_UIDH_UID_SHIFT (0U)
  9569. #define SIM_UIDH_UID(x) (((uint32_t)(((uint32_t)(x)) << SIM_UIDH_UID_SHIFT)) & SIM_UIDH_UID_MASK)
  9570. /*! @name UIDMH - Unique Identification Register Mid-High */
  9571. #define SIM_UIDMH_UID_MASK (0xFFFFFFFFU)
  9572. #define SIM_UIDMH_UID_SHIFT (0U)
  9573. #define SIM_UIDMH_UID(x) (((uint32_t)(((uint32_t)(x)) << SIM_UIDMH_UID_SHIFT)) & SIM_UIDMH_UID_MASK)
  9574. /*! @name UIDML - Unique Identification Register Mid Low */
  9575. #define SIM_UIDML_UID_MASK (0xFFFFFFFFU)
  9576. #define SIM_UIDML_UID_SHIFT (0U)
  9577. #define SIM_UIDML_UID(x) (((uint32_t)(((uint32_t)(x)) << SIM_UIDML_UID_SHIFT)) & SIM_UIDML_UID_MASK)
  9578. /*! @name UIDL - Unique Identification Register Low */
  9579. #define SIM_UIDL_UID_MASK (0xFFFFFFFFU)
  9580. #define SIM_UIDL_UID_SHIFT (0U)
  9581. #define SIM_UIDL_UID(x) (((uint32_t)(((uint32_t)(x)) << SIM_UIDL_UID_SHIFT)) & SIM_UIDL_UID_MASK)
  9582. /*!
  9583. * @}
  9584. */ /* end of group SIM_Register_Masks */
  9585. /* SIM - Peripheral instance base addresses */
  9586. /** Peripheral SIM base address */
  9587. #define SIM_BASE (0x40047000u)
  9588. /** Peripheral SIM base pointer */
  9589. #define SIM ((SIM_Type *)SIM_BASE)
  9590. /** Array initializer of SIM peripheral base addresses */
  9591. #define SIM_BASE_ADDRS { SIM_BASE }
  9592. /** Array initializer of SIM peripheral base pointers */
  9593. #define SIM_BASE_PTRS { SIM }
  9594. /*!
  9595. * @}
  9596. */ /* end of group SIM_Peripheral_Access_Layer */
  9597. /* ----------------------------------------------------------------------------
  9598. -- SMC Peripheral Access Layer
  9599. ---------------------------------------------------------------------------- */
  9600. /*!
  9601. * @addtogroup SMC_Peripheral_Access_Layer SMC Peripheral Access Layer
  9602. * @{
  9603. */
  9604. /** SMC - Register Layout Typedef */
  9605. typedef struct {
  9606. __IO uint8_t PMPROT; /**< Power Mode Protection register, offset: 0x0 */
  9607. __IO uint8_t PMCTRL; /**< Power Mode Control register, offset: 0x1 */
  9608. __IO uint8_t VLLSCTRL; /**< VLLS Control register, offset: 0x2 */
  9609. __I uint8_t PMSTAT; /**< Power Mode Status register, offset: 0x3 */
  9610. } SMC_Type;
  9611. /* ----------------------------------------------------------------------------
  9612. -- SMC Register Masks
  9613. ---------------------------------------------------------------------------- */
  9614. /*!
  9615. * @addtogroup SMC_Register_Masks SMC Register Masks
  9616. * @{
  9617. */
  9618. /*! @name PMPROT - Power Mode Protection register */
  9619. #define SMC_PMPROT_AVLLS_MASK (0x2U)
  9620. #define SMC_PMPROT_AVLLS_SHIFT (1U)
  9621. #define SMC_PMPROT_AVLLS(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMPROT_AVLLS_SHIFT)) & SMC_PMPROT_AVLLS_MASK)
  9622. #define SMC_PMPROT_ALLS_MASK (0x8U)
  9623. #define SMC_PMPROT_ALLS_SHIFT (3U)
  9624. #define SMC_PMPROT_ALLS(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMPROT_ALLS_SHIFT)) & SMC_PMPROT_ALLS_MASK)
  9625. #define SMC_PMPROT_AVLP_MASK (0x20U)
  9626. #define SMC_PMPROT_AVLP_SHIFT (5U)
  9627. #define SMC_PMPROT_AVLP(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMPROT_AVLP_SHIFT)) & SMC_PMPROT_AVLP_MASK)
  9628. /*! @name PMCTRL - Power Mode Control register */
  9629. #define SMC_PMCTRL_STOPM_MASK (0x7U)
  9630. #define SMC_PMCTRL_STOPM_SHIFT (0U)
  9631. #define SMC_PMCTRL_STOPM(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMCTRL_STOPM_SHIFT)) & SMC_PMCTRL_STOPM_MASK)
  9632. #define SMC_PMCTRL_STOPA_MASK (0x8U)
  9633. #define SMC_PMCTRL_STOPA_SHIFT (3U)
  9634. #define SMC_PMCTRL_STOPA(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMCTRL_STOPA_SHIFT)) & SMC_PMCTRL_STOPA_MASK)
  9635. #define SMC_PMCTRL_RUNM_MASK (0x60U)
  9636. #define SMC_PMCTRL_RUNM_SHIFT (5U)
  9637. #define SMC_PMCTRL_RUNM(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMCTRL_RUNM_SHIFT)) & SMC_PMCTRL_RUNM_MASK)
  9638. #define SMC_PMCTRL_LPWUI_MASK (0x80U)
  9639. #define SMC_PMCTRL_LPWUI_SHIFT (7U)
  9640. #define SMC_PMCTRL_LPWUI(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMCTRL_LPWUI_SHIFT)) & SMC_PMCTRL_LPWUI_MASK)
  9641. /*! @name VLLSCTRL - VLLS Control register */
  9642. #define SMC_VLLSCTRL_VLLSM_MASK (0x7U)
  9643. #define SMC_VLLSCTRL_VLLSM_SHIFT (0U)
  9644. #define SMC_VLLSCTRL_VLLSM(x) (((uint8_t)(((uint8_t)(x)) << SMC_VLLSCTRL_VLLSM_SHIFT)) & SMC_VLLSCTRL_VLLSM_MASK)
  9645. #define SMC_VLLSCTRL_PORPO_MASK (0x20U)
  9646. #define SMC_VLLSCTRL_PORPO_SHIFT (5U)
  9647. #define SMC_VLLSCTRL_PORPO(x) (((uint8_t)(((uint8_t)(x)) << SMC_VLLSCTRL_PORPO_SHIFT)) & SMC_VLLSCTRL_PORPO_MASK)
  9648. /*! @name PMSTAT - Power Mode Status register */
  9649. #define SMC_PMSTAT_PMSTAT_MASK (0x7FU)
  9650. #define SMC_PMSTAT_PMSTAT_SHIFT (0U)
  9651. #define SMC_PMSTAT_PMSTAT(x) (((uint8_t)(((uint8_t)(x)) << SMC_PMSTAT_PMSTAT_SHIFT)) & SMC_PMSTAT_PMSTAT_MASK)
  9652. /*!
  9653. * @}
  9654. */ /* end of group SMC_Register_Masks */
  9655. /* SMC - Peripheral instance base addresses */
  9656. /** Peripheral SMC base address */
  9657. #define SMC_BASE (0x4007E000u)
  9658. /** Peripheral SMC base pointer */
  9659. #define SMC ((SMC_Type *)SMC_BASE)
  9660. /** Array initializer of SMC peripheral base addresses */
  9661. #define SMC_BASE_ADDRS { SMC_BASE }
  9662. /** Array initializer of SMC peripheral base pointers */
  9663. #define SMC_BASE_PTRS { SMC }
  9664. /*!
  9665. * @}
  9666. */ /* end of group SMC_Peripheral_Access_Layer */
  9667. /* ----------------------------------------------------------------------------
  9668. -- SPI Peripheral Access Layer
  9669. ---------------------------------------------------------------------------- */
  9670. /*!
  9671. * @addtogroup SPI_Peripheral_Access_Layer SPI Peripheral Access Layer
  9672. * @{
  9673. */
  9674. /** SPI - Register Layout Typedef */
  9675. typedef struct {
  9676. __IO uint32_t MCR; /**< Module Configuration Register, offset: 0x0 */
  9677. uint8_t RESERVED_0[4];
  9678. __IO uint32_t TCR; /**< Transfer Count Register, offset: 0x8 */
  9679. union { /* offset: 0xC */
  9680. __IO uint32_t CTAR[2]; /**< Clock and Transfer Attributes Register (In Master Mode), array offset: 0xC, array step: 0x4 */
  9681. __IO uint32_t CTAR_SLAVE[1]; /**< Clock and Transfer Attributes Register (In Slave Mode), array offset: 0xC, array step: 0x4 */
  9682. };
  9683. uint8_t RESERVED_1[24];
  9684. __IO uint32_t SR; /**< Status Register, offset: 0x2C */
  9685. __IO uint32_t RSER; /**< DMA/Interrupt Request Select and Enable Register, offset: 0x30 */
  9686. union { /* offset: 0x34 */
  9687. __IO uint32_t PUSHR; /**< PUSH TX FIFO Register In Master Mode, offset: 0x34 */
  9688. __IO uint32_t PUSHR_SLAVE; /**< PUSH TX FIFO Register In Slave Mode, offset: 0x34 */
  9689. };
  9690. __I uint32_t POPR; /**< POP RX FIFO Register, offset: 0x38 */
  9691. __I uint32_t TXFR0; /**< Transmit FIFO Registers, offset: 0x3C */
  9692. __I uint32_t TXFR1; /**< Transmit FIFO Registers, offset: 0x40 */
  9693. __I uint32_t TXFR2; /**< Transmit FIFO Registers, offset: 0x44 */
  9694. __I uint32_t TXFR3; /**< Transmit FIFO Registers, offset: 0x48 */
  9695. uint8_t RESERVED_2[48];
  9696. __I uint32_t RXFR0; /**< Receive FIFO Registers, offset: 0x7C */
  9697. __I uint32_t RXFR1; /**< Receive FIFO Registers, offset: 0x80 */
  9698. __I uint32_t RXFR2; /**< Receive FIFO Registers, offset: 0x84 */
  9699. __I uint32_t RXFR3; /**< Receive FIFO Registers, offset: 0x88 */
  9700. } SPI_Type;
  9701. /* ----------------------------------------------------------------------------
  9702. -- SPI Register Masks
  9703. ---------------------------------------------------------------------------- */
  9704. /*!
  9705. * @addtogroup SPI_Register_Masks SPI Register Masks
  9706. * @{
  9707. */
  9708. /*! @name MCR - Module Configuration Register */
  9709. #define SPI_MCR_HALT_MASK (0x1U)
  9710. #define SPI_MCR_HALT_SHIFT (0U)
  9711. #define SPI_MCR_HALT(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_HALT_SHIFT)) & SPI_MCR_HALT_MASK)
  9712. #define SPI_MCR_SMPL_PT_MASK (0x300U)
  9713. #define SPI_MCR_SMPL_PT_SHIFT (8U)
  9714. #define SPI_MCR_SMPL_PT(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_SMPL_PT_SHIFT)) & SPI_MCR_SMPL_PT_MASK)
  9715. #define SPI_MCR_CLR_RXF_MASK (0x400U)
  9716. #define SPI_MCR_CLR_RXF_SHIFT (10U)
  9717. #define SPI_MCR_CLR_RXF(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_CLR_RXF_SHIFT)) & SPI_MCR_CLR_RXF_MASK)
  9718. #define SPI_MCR_CLR_TXF_MASK (0x800U)
  9719. #define SPI_MCR_CLR_TXF_SHIFT (11U)
  9720. #define SPI_MCR_CLR_TXF(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_CLR_TXF_SHIFT)) & SPI_MCR_CLR_TXF_MASK)
  9721. #define SPI_MCR_DIS_RXF_MASK (0x1000U)
  9722. #define SPI_MCR_DIS_RXF_SHIFT (12U)
  9723. #define SPI_MCR_DIS_RXF(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_DIS_RXF_SHIFT)) & SPI_MCR_DIS_RXF_MASK)
  9724. #define SPI_MCR_DIS_TXF_MASK (0x2000U)
  9725. #define SPI_MCR_DIS_TXF_SHIFT (13U)
  9726. #define SPI_MCR_DIS_TXF(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_DIS_TXF_SHIFT)) & SPI_MCR_DIS_TXF_MASK)
  9727. #define SPI_MCR_MDIS_MASK (0x4000U)
  9728. #define SPI_MCR_MDIS_SHIFT (14U)
  9729. #define SPI_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_MDIS_SHIFT)) & SPI_MCR_MDIS_MASK)
  9730. #define SPI_MCR_DOZE_MASK (0x8000U)
  9731. #define SPI_MCR_DOZE_SHIFT (15U)
  9732. #define SPI_MCR_DOZE(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_DOZE_SHIFT)) & SPI_MCR_DOZE_MASK)
  9733. #define SPI_MCR_PCSIS_MASK (0x3F0000U)
  9734. #define SPI_MCR_PCSIS_SHIFT (16U)
  9735. #define SPI_MCR_PCSIS(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_PCSIS_SHIFT)) & SPI_MCR_PCSIS_MASK)
  9736. #define SPI_MCR_ROOE_MASK (0x1000000U)
  9737. #define SPI_MCR_ROOE_SHIFT (24U)
  9738. #define SPI_MCR_ROOE(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_ROOE_SHIFT)) & SPI_MCR_ROOE_MASK)
  9739. #define SPI_MCR_PCSSE_MASK (0x2000000U)
  9740. #define SPI_MCR_PCSSE_SHIFT (25U)
  9741. #define SPI_MCR_PCSSE(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_PCSSE_SHIFT)) & SPI_MCR_PCSSE_MASK)
  9742. #define SPI_MCR_MTFE_MASK (0x4000000U)
  9743. #define SPI_MCR_MTFE_SHIFT (26U)
  9744. #define SPI_MCR_MTFE(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_MTFE_SHIFT)) & SPI_MCR_MTFE_MASK)
  9745. #define SPI_MCR_FRZ_MASK (0x8000000U)
  9746. #define SPI_MCR_FRZ_SHIFT (27U)
  9747. #define SPI_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_FRZ_SHIFT)) & SPI_MCR_FRZ_MASK)
  9748. #define SPI_MCR_DCONF_MASK (0x30000000U)
  9749. #define SPI_MCR_DCONF_SHIFT (28U)
  9750. #define SPI_MCR_DCONF(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_DCONF_SHIFT)) & SPI_MCR_DCONF_MASK)
  9751. #define SPI_MCR_CONT_SCKE_MASK (0x40000000U)
  9752. #define SPI_MCR_CONT_SCKE_SHIFT (30U)
  9753. #define SPI_MCR_CONT_SCKE(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_CONT_SCKE_SHIFT)) & SPI_MCR_CONT_SCKE_MASK)
  9754. #define SPI_MCR_MSTR_MASK (0x80000000U)
  9755. #define SPI_MCR_MSTR_SHIFT (31U)
  9756. #define SPI_MCR_MSTR(x) (((uint32_t)(((uint32_t)(x)) << SPI_MCR_MSTR_SHIFT)) & SPI_MCR_MSTR_MASK)
  9757. /*! @name TCR - Transfer Count Register */
  9758. #define SPI_TCR_SPI_TCNT_MASK (0xFFFF0000U)
  9759. #define SPI_TCR_SPI_TCNT_SHIFT (16U)
  9760. #define SPI_TCR_SPI_TCNT(x) (((uint32_t)(((uint32_t)(x)) << SPI_TCR_SPI_TCNT_SHIFT)) & SPI_TCR_SPI_TCNT_MASK)
  9761. /*! @name CTAR - Clock and Transfer Attributes Register (In Master Mode) */
  9762. #define SPI_CTAR_BR_MASK (0xFU)
  9763. #define SPI_CTAR_BR_SHIFT (0U)
  9764. #define SPI_CTAR_BR(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_BR_SHIFT)) & SPI_CTAR_BR_MASK)
  9765. #define SPI_CTAR_DT_MASK (0xF0U)
  9766. #define SPI_CTAR_DT_SHIFT (4U)
  9767. #define SPI_CTAR_DT(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_DT_SHIFT)) & SPI_CTAR_DT_MASK)
  9768. #define SPI_CTAR_ASC_MASK (0xF00U)
  9769. #define SPI_CTAR_ASC_SHIFT (8U)
  9770. #define SPI_CTAR_ASC(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_ASC_SHIFT)) & SPI_CTAR_ASC_MASK)
  9771. #define SPI_CTAR_CSSCK_MASK (0xF000U)
  9772. #define SPI_CTAR_CSSCK_SHIFT (12U)
  9773. #define SPI_CTAR_CSSCK(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_CSSCK_SHIFT)) & SPI_CTAR_CSSCK_MASK)
  9774. #define SPI_CTAR_PBR_MASK (0x30000U)
  9775. #define SPI_CTAR_PBR_SHIFT (16U)
  9776. #define SPI_CTAR_PBR(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_PBR_SHIFT)) & SPI_CTAR_PBR_MASK)
  9777. #define SPI_CTAR_PDT_MASK (0xC0000U)
  9778. #define SPI_CTAR_PDT_SHIFT (18U)
  9779. #define SPI_CTAR_PDT(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_PDT_SHIFT)) & SPI_CTAR_PDT_MASK)
  9780. #define SPI_CTAR_PASC_MASK (0x300000U)
  9781. #define SPI_CTAR_PASC_SHIFT (20U)
  9782. #define SPI_CTAR_PASC(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_PASC_SHIFT)) & SPI_CTAR_PASC_MASK)
  9783. #define SPI_CTAR_PCSSCK_MASK (0xC00000U)
  9784. #define SPI_CTAR_PCSSCK_SHIFT (22U)
  9785. #define SPI_CTAR_PCSSCK(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_PCSSCK_SHIFT)) & SPI_CTAR_PCSSCK_MASK)
  9786. #define SPI_CTAR_LSBFE_MASK (0x1000000U)
  9787. #define SPI_CTAR_LSBFE_SHIFT (24U)
  9788. #define SPI_CTAR_LSBFE(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_LSBFE_SHIFT)) & SPI_CTAR_LSBFE_MASK)
  9789. #define SPI_CTAR_CPHA_MASK (0x2000000U)
  9790. #define SPI_CTAR_CPHA_SHIFT (25U)
  9791. #define SPI_CTAR_CPHA(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_CPHA_SHIFT)) & SPI_CTAR_CPHA_MASK)
  9792. #define SPI_CTAR_CPOL_MASK (0x4000000U)
  9793. #define SPI_CTAR_CPOL_SHIFT (26U)
  9794. #define SPI_CTAR_CPOL(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_CPOL_SHIFT)) & SPI_CTAR_CPOL_MASK)
  9795. #define SPI_CTAR_FMSZ_MASK (0x78000000U)
  9796. #define SPI_CTAR_FMSZ_SHIFT (27U)
  9797. #define SPI_CTAR_FMSZ(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_FMSZ_SHIFT)) & SPI_CTAR_FMSZ_MASK)
  9798. #define SPI_CTAR_DBR_MASK (0x80000000U)
  9799. #define SPI_CTAR_DBR_SHIFT (31U)
  9800. #define SPI_CTAR_DBR(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_DBR_SHIFT)) & SPI_CTAR_DBR_MASK)
  9801. /* The count of SPI_CTAR */
  9802. #define SPI_CTAR_COUNT (2U)
  9803. /*! @name CTAR_SLAVE - Clock and Transfer Attributes Register (In Slave Mode) */
  9804. #define SPI_CTAR_SLAVE_CPHA_MASK (0x2000000U)
  9805. #define SPI_CTAR_SLAVE_CPHA_SHIFT (25U)
  9806. #define SPI_CTAR_SLAVE_CPHA(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_SLAVE_CPHA_SHIFT)) & SPI_CTAR_SLAVE_CPHA_MASK)
  9807. #define SPI_CTAR_SLAVE_CPOL_MASK (0x4000000U)
  9808. #define SPI_CTAR_SLAVE_CPOL_SHIFT (26U)
  9809. #define SPI_CTAR_SLAVE_CPOL(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_SLAVE_CPOL_SHIFT)) & SPI_CTAR_SLAVE_CPOL_MASK)
  9810. #define SPI_CTAR_SLAVE_FMSZ_MASK (0xF8000000U)
  9811. #define SPI_CTAR_SLAVE_FMSZ_SHIFT (27U)
  9812. #define SPI_CTAR_SLAVE_FMSZ(x) (((uint32_t)(((uint32_t)(x)) << SPI_CTAR_SLAVE_FMSZ_SHIFT)) & SPI_CTAR_SLAVE_FMSZ_MASK)
  9813. /* The count of SPI_CTAR_SLAVE */
  9814. #define SPI_CTAR_SLAVE_COUNT (1U)
  9815. /*! @name SR - Status Register */
  9816. #define SPI_SR_POPNXTPTR_MASK (0xFU)
  9817. #define SPI_SR_POPNXTPTR_SHIFT (0U)
  9818. #define SPI_SR_POPNXTPTR(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_POPNXTPTR_SHIFT)) & SPI_SR_POPNXTPTR_MASK)
  9819. #define SPI_SR_RXCTR_MASK (0xF0U)
  9820. #define SPI_SR_RXCTR_SHIFT (4U)
  9821. #define SPI_SR_RXCTR(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_RXCTR_SHIFT)) & SPI_SR_RXCTR_MASK)
  9822. #define SPI_SR_TXNXTPTR_MASK (0xF00U)
  9823. #define SPI_SR_TXNXTPTR_SHIFT (8U)
  9824. #define SPI_SR_TXNXTPTR(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_TXNXTPTR_SHIFT)) & SPI_SR_TXNXTPTR_MASK)
  9825. #define SPI_SR_TXCTR_MASK (0xF000U)
  9826. #define SPI_SR_TXCTR_SHIFT (12U)
  9827. #define SPI_SR_TXCTR(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_TXCTR_SHIFT)) & SPI_SR_TXCTR_MASK)
  9828. #define SPI_SR_RFDF_MASK (0x20000U)
  9829. #define SPI_SR_RFDF_SHIFT (17U)
  9830. #define SPI_SR_RFDF(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_RFDF_SHIFT)) & SPI_SR_RFDF_MASK)
  9831. #define SPI_SR_RFOF_MASK (0x80000U)
  9832. #define SPI_SR_RFOF_SHIFT (19U)
  9833. #define SPI_SR_RFOF(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_RFOF_SHIFT)) & SPI_SR_RFOF_MASK)
  9834. #define SPI_SR_TFFF_MASK (0x2000000U)
  9835. #define SPI_SR_TFFF_SHIFT (25U)
  9836. #define SPI_SR_TFFF(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_TFFF_SHIFT)) & SPI_SR_TFFF_MASK)
  9837. #define SPI_SR_TFUF_MASK (0x8000000U)
  9838. #define SPI_SR_TFUF_SHIFT (27U)
  9839. #define SPI_SR_TFUF(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_TFUF_SHIFT)) & SPI_SR_TFUF_MASK)
  9840. #define SPI_SR_EOQF_MASK (0x10000000U)
  9841. #define SPI_SR_EOQF_SHIFT (28U)
  9842. #define SPI_SR_EOQF(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_EOQF_SHIFT)) & SPI_SR_EOQF_MASK)
  9843. #define SPI_SR_TXRXS_MASK (0x40000000U)
  9844. #define SPI_SR_TXRXS_SHIFT (30U)
  9845. #define SPI_SR_TXRXS(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_TXRXS_SHIFT)) & SPI_SR_TXRXS_MASK)
  9846. #define SPI_SR_TCF_MASK (0x80000000U)
  9847. #define SPI_SR_TCF_SHIFT (31U)
  9848. #define SPI_SR_TCF(x) (((uint32_t)(((uint32_t)(x)) << SPI_SR_TCF_SHIFT)) & SPI_SR_TCF_MASK)
  9849. /*! @name RSER - DMA/Interrupt Request Select and Enable Register */
  9850. #define SPI_RSER_RFDF_DIRS_MASK (0x10000U)
  9851. #define SPI_RSER_RFDF_DIRS_SHIFT (16U)
  9852. #define SPI_RSER_RFDF_DIRS(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_RFDF_DIRS_SHIFT)) & SPI_RSER_RFDF_DIRS_MASK)
  9853. #define SPI_RSER_RFDF_RE_MASK (0x20000U)
  9854. #define SPI_RSER_RFDF_RE_SHIFT (17U)
  9855. #define SPI_RSER_RFDF_RE(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_RFDF_RE_SHIFT)) & SPI_RSER_RFDF_RE_MASK)
  9856. #define SPI_RSER_RFOF_RE_MASK (0x80000U)
  9857. #define SPI_RSER_RFOF_RE_SHIFT (19U)
  9858. #define SPI_RSER_RFOF_RE(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_RFOF_RE_SHIFT)) & SPI_RSER_RFOF_RE_MASK)
  9859. #define SPI_RSER_TFFF_DIRS_MASK (0x1000000U)
  9860. #define SPI_RSER_TFFF_DIRS_SHIFT (24U)
  9861. #define SPI_RSER_TFFF_DIRS(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_TFFF_DIRS_SHIFT)) & SPI_RSER_TFFF_DIRS_MASK)
  9862. #define SPI_RSER_TFFF_RE_MASK (0x2000000U)
  9863. #define SPI_RSER_TFFF_RE_SHIFT (25U)
  9864. #define SPI_RSER_TFFF_RE(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_TFFF_RE_SHIFT)) & SPI_RSER_TFFF_RE_MASK)
  9865. #define SPI_RSER_TFUF_RE_MASK (0x8000000U)
  9866. #define SPI_RSER_TFUF_RE_SHIFT (27U)
  9867. #define SPI_RSER_TFUF_RE(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_TFUF_RE_SHIFT)) & SPI_RSER_TFUF_RE_MASK)
  9868. #define SPI_RSER_EOQF_RE_MASK (0x10000000U)
  9869. #define SPI_RSER_EOQF_RE_SHIFT (28U)
  9870. #define SPI_RSER_EOQF_RE(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_EOQF_RE_SHIFT)) & SPI_RSER_EOQF_RE_MASK)
  9871. #define SPI_RSER_TCF_RE_MASK (0x80000000U)
  9872. #define SPI_RSER_TCF_RE_SHIFT (31U)
  9873. #define SPI_RSER_TCF_RE(x) (((uint32_t)(((uint32_t)(x)) << SPI_RSER_TCF_RE_SHIFT)) & SPI_RSER_TCF_RE_MASK)
  9874. /*! @name PUSHR - PUSH TX FIFO Register In Master Mode */
  9875. #define SPI_PUSHR_TXDATA_MASK (0xFFFFU)
  9876. #define SPI_PUSHR_TXDATA_SHIFT (0U)
  9877. #define SPI_PUSHR_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_PUSHR_TXDATA_SHIFT)) & SPI_PUSHR_TXDATA_MASK)
  9878. #define SPI_PUSHR_PCS_MASK (0x3F0000U)
  9879. #define SPI_PUSHR_PCS_SHIFT (16U)
  9880. #define SPI_PUSHR_PCS(x) (((uint32_t)(((uint32_t)(x)) << SPI_PUSHR_PCS_SHIFT)) & SPI_PUSHR_PCS_MASK)
  9881. #define SPI_PUSHR_CTCNT_MASK (0x4000000U)
  9882. #define SPI_PUSHR_CTCNT_SHIFT (26U)
  9883. #define SPI_PUSHR_CTCNT(x) (((uint32_t)(((uint32_t)(x)) << SPI_PUSHR_CTCNT_SHIFT)) & SPI_PUSHR_CTCNT_MASK)
  9884. #define SPI_PUSHR_EOQ_MASK (0x8000000U)
  9885. #define SPI_PUSHR_EOQ_SHIFT (27U)
  9886. #define SPI_PUSHR_EOQ(x) (((uint32_t)(((uint32_t)(x)) << SPI_PUSHR_EOQ_SHIFT)) & SPI_PUSHR_EOQ_MASK)
  9887. #define SPI_PUSHR_CTAS_MASK (0x70000000U)
  9888. #define SPI_PUSHR_CTAS_SHIFT (28U)
  9889. #define SPI_PUSHR_CTAS(x) (((uint32_t)(((uint32_t)(x)) << SPI_PUSHR_CTAS_SHIFT)) & SPI_PUSHR_CTAS_MASK)
  9890. #define SPI_PUSHR_CONT_MASK (0x80000000U)
  9891. #define SPI_PUSHR_CONT_SHIFT (31U)
  9892. #define SPI_PUSHR_CONT(x) (((uint32_t)(((uint32_t)(x)) << SPI_PUSHR_CONT_SHIFT)) & SPI_PUSHR_CONT_MASK)
  9893. /*! @name PUSHR_SLAVE - PUSH TX FIFO Register In Slave Mode */
  9894. #define SPI_PUSHR_SLAVE_TXDATA_MASK (0xFFFFFFFFU)
  9895. #define SPI_PUSHR_SLAVE_TXDATA_SHIFT (0U)
  9896. #define SPI_PUSHR_SLAVE_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_PUSHR_SLAVE_TXDATA_SHIFT)) & SPI_PUSHR_SLAVE_TXDATA_MASK)
  9897. /*! @name POPR - POP RX FIFO Register */
  9898. #define SPI_POPR_RXDATA_MASK (0xFFFFFFFFU)
  9899. #define SPI_POPR_RXDATA_SHIFT (0U)
  9900. #define SPI_POPR_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_POPR_RXDATA_SHIFT)) & SPI_POPR_RXDATA_MASK)
  9901. /*! @name TXFR0 - Transmit FIFO Registers */
  9902. #define SPI_TXFR0_TXDATA_MASK (0xFFFFU)
  9903. #define SPI_TXFR0_TXDATA_SHIFT (0U)
  9904. #define SPI_TXFR0_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR0_TXDATA_SHIFT)) & SPI_TXFR0_TXDATA_MASK)
  9905. #define SPI_TXFR0_TXCMD_TXDATA_MASK (0xFFFF0000U)
  9906. #define SPI_TXFR0_TXCMD_TXDATA_SHIFT (16U)
  9907. #define SPI_TXFR0_TXCMD_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR0_TXCMD_TXDATA_SHIFT)) & SPI_TXFR0_TXCMD_TXDATA_MASK)
  9908. /*! @name TXFR1 - Transmit FIFO Registers */
  9909. #define SPI_TXFR1_TXDATA_MASK (0xFFFFU)
  9910. #define SPI_TXFR1_TXDATA_SHIFT (0U)
  9911. #define SPI_TXFR1_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR1_TXDATA_SHIFT)) & SPI_TXFR1_TXDATA_MASK)
  9912. #define SPI_TXFR1_TXCMD_TXDATA_MASK (0xFFFF0000U)
  9913. #define SPI_TXFR1_TXCMD_TXDATA_SHIFT (16U)
  9914. #define SPI_TXFR1_TXCMD_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR1_TXCMD_TXDATA_SHIFT)) & SPI_TXFR1_TXCMD_TXDATA_MASK)
  9915. /*! @name TXFR2 - Transmit FIFO Registers */
  9916. #define SPI_TXFR2_TXDATA_MASK (0xFFFFU)
  9917. #define SPI_TXFR2_TXDATA_SHIFT (0U)
  9918. #define SPI_TXFR2_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR2_TXDATA_SHIFT)) & SPI_TXFR2_TXDATA_MASK)
  9919. #define SPI_TXFR2_TXCMD_TXDATA_MASK (0xFFFF0000U)
  9920. #define SPI_TXFR2_TXCMD_TXDATA_SHIFT (16U)
  9921. #define SPI_TXFR2_TXCMD_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR2_TXCMD_TXDATA_SHIFT)) & SPI_TXFR2_TXCMD_TXDATA_MASK)
  9922. /*! @name TXFR3 - Transmit FIFO Registers */
  9923. #define SPI_TXFR3_TXDATA_MASK (0xFFFFU)
  9924. #define SPI_TXFR3_TXDATA_SHIFT (0U)
  9925. #define SPI_TXFR3_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR3_TXDATA_SHIFT)) & SPI_TXFR3_TXDATA_MASK)
  9926. #define SPI_TXFR3_TXCMD_TXDATA_MASK (0xFFFF0000U)
  9927. #define SPI_TXFR3_TXCMD_TXDATA_SHIFT (16U)
  9928. #define SPI_TXFR3_TXCMD_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_TXFR3_TXCMD_TXDATA_SHIFT)) & SPI_TXFR3_TXCMD_TXDATA_MASK)
  9929. /*! @name RXFR0 - Receive FIFO Registers */
  9930. #define SPI_RXFR0_RXDATA_MASK (0xFFFFFFFFU)
  9931. #define SPI_RXFR0_RXDATA_SHIFT (0U)
  9932. #define SPI_RXFR0_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_RXFR0_RXDATA_SHIFT)) & SPI_RXFR0_RXDATA_MASK)
  9933. /*! @name RXFR1 - Receive FIFO Registers */
  9934. #define SPI_RXFR1_RXDATA_MASK (0xFFFFFFFFU)
  9935. #define SPI_RXFR1_RXDATA_SHIFT (0U)
  9936. #define SPI_RXFR1_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_RXFR1_RXDATA_SHIFT)) & SPI_RXFR1_RXDATA_MASK)
  9937. /*! @name RXFR2 - Receive FIFO Registers */
  9938. #define SPI_RXFR2_RXDATA_MASK (0xFFFFFFFFU)
  9939. #define SPI_RXFR2_RXDATA_SHIFT (0U)
  9940. #define SPI_RXFR2_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_RXFR2_RXDATA_SHIFT)) & SPI_RXFR2_RXDATA_MASK)
  9941. /*! @name RXFR3 - Receive FIFO Registers */
  9942. #define SPI_RXFR3_RXDATA_MASK (0xFFFFFFFFU)
  9943. #define SPI_RXFR3_RXDATA_SHIFT (0U)
  9944. #define SPI_RXFR3_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << SPI_RXFR3_RXDATA_SHIFT)) & SPI_RXFR3_RXDATA_MASK)
  9945. /*!
  9946. * @}
  9947. */ /* end of group SPI_Register_Masks */
  9948. /* SPI - Peripheral instance base addresses */
  9949. /** Peripheral SPI0 base address */
  9950. #define SPI0_BASE (0x4002C000u)
  9951. /** Peripheral SPI0 base pointer */
  9952. #define SPI0 ((SPI_Type *)SPI0_BASE)
  9953. /** Peripheral SPI1 base address */
  9954. #define SPI1_BASE (0x4002D000u)
  9955. /** Peripheral SPI1 base pointer */
  9956. #define SPI1 ((SPI_Type *)SPI1_BASE)
  9957. /** Peripheral SPI2 base address */
  9958. #define SPI2_BASE (0x400AC000u)
  9959. /** Peripheral SPI2 base pointer */
  9960. #define SPI2 ((SPI_Type *)SPI2_BASE)
  9961. /** Array initializer of SPI peripheral base addresses */
  9962. #define SPI_BASE_ADDRS { SPI0_BASE, SPI1_BASE, SPI2_BASE }
  9963. /** Array initializer of SPI peripheral base pointers */
  9964. #define SPI_BASE_PTRS { SPI0, SPI1, SPI2 }
  9965. /** Interrupt vectors for the SPI peripheral type */
  9966. #define SPI_IRQS { SPI0_IRQn, SPI1_IRQn, SPI2_IRQn }
  9967. /*!
  9968. * @}
  9969. */ /* end of group SPI_Peripheral_Access_Layer */
  9970. /* ----------------------------------------------------------------------------
  9971. -- SYSMPU Peripheral Access Layer
  9972. ---------------------------------------------------------------------------- */
  9973. /*!
  9974. * @addtogroup SYSMPU_Peripheral_Access_Layer SYSMPU Peripheral Access Layer
  9975. * @{
  9976. */
  9977. /** SYSMPU - Register Layout Typedef */
  9978. typedef struct {
  9979. __IO uint32_t CESR; /**< Control/Error Status Register, offset: 0x0 */
  9980. uint8_t RESERVED_0[12];
  9981. struct { /* offset: 0x10, array step: 0x8 */
  9982. __I uint32_t EAR; /**< Error Address Register, slave port n, array offset: 0x10, array step: 0x8 */
  9983. __I uint32_t EDR; /**< Error Detail Register, slave port n, array offset: 0x14, array step: 0x8 */
  9984. } SP[5];
  9985. uint8_t RESERVED_1[968];
  9986. __IO uint32_t WORD[12][4]; /**< Region Descriptor n, Word 0..Region Descriptor n, Word 3, array offset: 0x400, array step: index*0x10, index2*0x4 */
  9987. uint8_t RESERVED_2[832];
  9988. __IO uint32_t RGDAAC[12]; /**< Region Descriptor Alternate Access Control n, array offset: 0x800, array step: 0x4 */
  9989. } SYSMPU_Type;
  9990. /* ----------------------------------------------------------------------------
  9991. -- SYSMPU Register Masks
  9992. ---------------------------------------------------------------------------- */
  9993. /*!
  9994. * @addtogroup SYSMPU_Register_Masks SYSMPU Register Masks
  9995. * @{
  9996. */
  9997. /*! @name CESR - Control/Error Status Register */
  9998. #define SYSMPU_CESR_VLD_MASK (0x1U)
  9999. #define SYSMPU_CESR_VLD_SHIFT (0U)
  10000. #define SYSMPU_CESR_VLD(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_CESR_VLD_SHIFT)) & SYSMPU_CESR_VLD_MASK)
  10001. #define SYSMPU_CESR_NRGD_MASK (0xF00U)
  10002. #define SYSMPU_CESR_NRGD_SHIFT (8U)
  10003. #define SYSMPU_CESR_NRGD(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_CESR_NRGD_SHIFT)) & SYSMPU_CESR_NRGD_MASK)
  10004. #define SYSMPU_CESR_NSP_MASK (0xF000U)
  10005. #define SYSMPU_CESR_NSP_SHIFT (12U)
  10006. #define SYSMPU_CESR_NSP(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_CESR_NSP_SHIFT)) & SYSMPU_CESR_NSP_MASK)
  10007. #define SYSMPU_CESR_HRL_MASK (0xF0000U)
  10008. #define SYSMPU_CESR_HRL_SHIFT (16U)
  10009. #define SYSMPU_CESR_HRL(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_CESR_HRL_SHIFT)) & SYSMPU_CESR_HRL_MASK)
  10010. #define SYSMPU_CESR_SPERR_MASK (0xF8000000U)
  10011. #define SYSMPU_CESR_SPERR_SHIFT (27U)
  10012. #define SYSMPU_CESR_SPERR(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_CESR_SPERR_SHIFT)) & SYSMPU_CESR_SPERR_MASK)
  10013. /*! @name EAR - Error Address Register, slave port n */
  10014. #define SYSMPU_EAR_EADDR_MASK (0xFFFFFFFFU)
  10015. #define SYSMPU_EAR_EADDR_SHIFT (0U)
  10016. #define SYSMPU_EAR_EADDR(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_EAR_EADDR_SHIFT)) & SYSMPU_EAR_EADDR_MASK)
  10017. /* The count of SYSMPU_EAR */
  10018. #define SYSMPU_EAR_COUNT (5U)
  10019. /*! @name EDR - Error Detail Register, slave port n */
  10020. #define SYSMPU_EDR_ERW_MASK (0x1U)
  10021. #define SYSMPU_EDR_ERW_SHIFT (0U)
  10022. #define SYSMPU_EDR_ERW(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_EDR_ERW_SHIFT)) & SYSMPU_EDR_ERW_MASK)
  10023. #define SYSMPU_EDR_EATTR_MASK (0xEU)
  10024. #define SYSMPU_EDR_EATTR_SHIFT (1U)
  10025. #define SYSMPU_EDR_EATTR(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_EDR_EATTR_SHIFT)) & SYSMPU_EDR_EATTR_MASK)
  10026. #define SYSMPU_EDR_EMN_MASK (0xF0U)
  10027. #define SYSMPU_EDR_EMN_SHIFT (4U)
  10028. #define SYSMPU_EDR_EMN(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_EDR_EMN_SHIFT)) & SYSMPU_EDR_EMN_MASK)
  10029. #define SYSMPU_EDR_EPID_MASK (0xFF00U)
  10030. #define SYSMPU_EDR_EPID_SHIFT (8U)
  10031. #define SYSMPU_EDR_EPID(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_EDR_EPID_SHIFT)) & SYSMPU_EDR_EPID_MASK)
  10032. #define SYSMPU_EDR_EACD_MASK (0xFFFF0000U)
  10033. #define SYSMPU_EDR_EACD_SHIFT (16U)
  10034. #define SYSMPU_EDR_EACD(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_EDR_EACD_SHIFT)) & SYSMPU_EDR_EACD_MASK)
  10035. /* The count of SYSMPU_EDR */
  10036. #define SYSMPU_EDR_COUNT (5U)
  10037. /*! @name WORD - Region Descriptor n, Word 0..Region Descriptor n, Word 3 */
  10038. #define SYSMPU_WORD_VLD_MASK (0x1U)
  10039. #define SYSMPU_WORD_VLD_SHIFT (0U)
  10040. #define SYSMPU_WORD_VLD(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_VLD_SHIFT)) & SYSMPU_WORD_VLD_MASK)
  10041. #define SYSMPU_WORD_M0UM_MASK (0x7U)
  10042. #define SYSMPU_WORD_M0UM_SHIFT (0U)
  10043. #define SYSMPU_WORD_M0UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M0UM_SHIFT)) & SYSMPU_WORD_M0UM_MASK)
  10044. #define SYSMPU_WORD_M0SM_MASK (0x18U)
  10045. #define SYSMPU_WORD_M0SM_SHIFT (3U)
  10046. #define SYSMPU_WORD_M0SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M0SM_SHIFT)) & SYSMPU_WORD_M0SM_MASK)
  10047. #define SYSMPU_WORD_M0PE_MASK (0x20U)
  10048. #define SYSMPU_WORD_M0PE_SHIFT (5U)
  10049. #define SYSMPU_WORD_M0PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M0PE_SHIFT)) & SYSMPU_WORD_M0PE_MASK)
  10050. #define SYSMPU_WORD_ENDADDR_MASK (0xFFFFFFE0U)
  10051. #define SYSMPU_WORD_ENDADDR_SHIFT (5U)
  10052. #define SYSMPU_WORD_ENDADDR(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_ENDADDR_SHIFT)) & SYSMPU_WORD_ENDADDR_MASK)
  10053. #define SYSMPU_WORD_SRTADDR_MASK (0xFFFFFFE0U)
  10054. #define SYSMPU_WORD_SRTADDR_SHIFT (5U)
  10055. #define SYSMPU_WORD_SRTADDR(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_SRTADDR_SHIFT)) & SYSMPU_WORD_SRTADDR_MASK)
  10056. #define SYSMPU_WORD_M1UM_MASK (0x1C0U)
  10057. #define SYSMPU_WORD_M1UM_SHIFT (6U)
  10058. #define SYSMPU_WORD_M1UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M1UM_SHIFT)) & SYSMPU_WORD_M1UM_MASK)
  10059. #define SYSMPU_WORD_M1SM_MASK (0x600U)
  10060. #define SYSMPU_WORD_M1SM_SHIFT (9U)
  10061. #define SYSMPU_WORD_M1SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M1SM_SHIFT)) & SYSMPU_WORD_M1SM_MASK)
  10062. #define SYSMPU_WORD_M1PE_MASK (0x800U)
  10063. #define SYSMPU_WORD_M1PE_SHIFT (11U)
  10064. #define SYSMPU_WORD_M1PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M1PE_SHIFT)) & SYSMPU_WORD_M1PE_MASK)
  10065. #define SYSMPU_WORD_M2UM_MASK (0x7000U)
  10066. #define SYSMPU_WORD_M2UM_SHIFT (12U)
  10067. #define SYSMPU_WORD_M2UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M2UM_SHIFT)) & SYSMPU_WORD_M2UM_MASK)
  10068. #define SYSMPU_WORD_M2SM_MASK (0x18000U)
  10069. #define SYSMPU_WORD_M2SM_SHIFT (15U)
  10070. #define SYSMPU_WORD_M2SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M2SM_SHIFT)) & SYSMPU_WORD_M2SM_MASK)
  10071. #define SYSMPU_WORD_PIDMASK_MASK (0xFF0000U)
  10072. #define SYSMPU_WORD_PIDMASK_SHIFT (16U)
  10073. #define SYSMPU_WORD_PIDMASK(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_PIDMASK_SHIFT)) & SYSMPU_WORD_PIDMASK_MASK)
  10074. #define SYSMPU_WORD_M2PE_MASK (0x20000U)
  10075. #define SYSMPU_WORD_M2PE_SHIFT (17U)
  10076. #define SYSMPU_WORD_M2PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M2PE_SHIFT)) & SYSMPU_WORD_M2PE_MASK)
  10077. #define SYSMPU_WORD_M3UM_MASK (0x1C0000U)
  10078. #define SYSMPU_WORD_M3UM_SHIFT (18U)
  10079. #define SYSMPU_WORD_M3UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M3UM_SHIFT)) & SYSMPU_WORD_M3UM_MASK)
  10080. #define SYSMPU_WORD_M3SM_MASK (0x600000U)
  10081. #define SYSMPU_WORD_M3SM_SHIFT (21U)
  10082. #define SYSMPU_WORD_M3SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M3SM_SHIFT)) & SYSMPU_WORD_M3SM_MASK)
  10083. #define SYSMPU_WORD_M3PE_MASK (0x800000U)
  10084. #define SYSMPU_WORD_M3PE_SHIFT (23U)
  10085. #define SYSMPU_WORD_M3PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M3PE_SHIFT)) & SYSMPU_WORD_M3PE_MASK)
  10086. #define SYSMPU_WORD_PID_MASK (0xFF000000U)
  10087. #define SYSMPU_WORD_PID_SHIFT (24U)
  10088. #define SYSMPU_WORD_PID(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_PID_SHIFT)) & SYSMPU_WORD_PID_MASK)
  10089. #define SYSMPU_WORD_M4WE_MASK (0x1000000U)
  10090. #define SYSMPU_WORD_M4WE_SHIFT (24U)
  10091. #define SYSMPU_WORD_M4WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M4WE_SHIFT)) & SYSMPU_WORD_M4WE_MASK)
  10092. #define SYSMPU_WORD_M4RE_MASK (0x2000000U)
  10093. #define SYSMPU_WORD_M4RE_SHIFT (25U)
  10094. #define SYSMPU_WORD_M4RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M4RE_SHIFT)) & SYSMPU_WORD_M4RE_MASK)
  10095. #define SYSMPU_WORD_M5WE_MASK (0x4000000U)
  10096. #define SYSMPU_WORD_M5WE_SHIFT (26U)
  10097. #define SYSMPU_WORD_M5WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M5WE_SHIFT)) & SYSMPU_WORD_M5WE_MASK)
  10098. #define SYSMPU_WORD_M5RE_MASK (0x8000000U)
  10099. #define SYSMPU_WORD_M5RE_SHIFT (27U)
  10100. #define SYSMPU_WORD_M5RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M5RE_SHIFT)) & SYSMPU_WORD_M5RE_MASK)
  10101. #define SYSMPU_WORD_M6WE_MASK (0x10000000U)
  10102. #define SYSMPU_WORD_M6WE_SHIFT (28U)
  10103. #define SYSMPU_WORD_M6WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M6WE_SHIFT)) & SYSMPU_WORD_M6WE_MASK)
  10104. #define SYSMPU_WORD_M6RE_MASK (0x20000000U)
  10105. #define SYSMPU_WORD_M6RE_SHIFT (29U)
  10106. #define SYSMPU_WORD_M6RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M6RE_SHIFT)) & SYSMPU_WORD_M6RE_MASK)
  10107. #define SYSMPU_WORD_M7WE_MASK (0x40000000U)
  10108. #define SYSMPU_WORD_M7WE_SHIFT (30U)
  10109. #define SYSMPU_WORD_M7WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M7WE_SHIFT)) & SYSMPU_WORD_M7WE_MASK)
  10110. #define SYSMPU_WORD_M7RE_MASK (0x80000000U)
  10111. #define SYSMPU_WORD_M7RE_SHIFT (31U)
  10112. #define SYSMPU_WORD_M7RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_WORD_M7RE_SHIFT)) & SYSMPU_WORD_M7RE_MASK)
  10113. /* The count of SYSMPU_WORD */
  10114. #define SYSMPU_WORD_COUNT (12U)
  10115. /* The count of SYSMPU_WORD */
  10116. #define SYSMPU_WORD_COUNT2 (4U)
  10117. /*! @name RGDAAC - Region Descriptor Alternate Access Control n */
  10118. #define SYSMPU_RGDAAC_M0UM_MASK (0x7U)
  10119. #define SYSMPU_RGDAAC_M0UM_SHIFT (0U)
  10120. #define SYSMPU_RGDAAC_M0UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M0UM_SHIFT)) & SYSMPU_RGDAAC_M0UM_MASK)
  10121. #define SYSMPU_RGDAAC_M0SM_MASK (0x18U)
  10122. #define SYSMPU_RGDAAC_M0SM_SHIFT (3U)
  10123. #define SYSMPU_RGDAAC_M0SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M0SM_SHIFT)) & SYSMPU_RGDAAC_M0SM_MASK)
  10124. #define SYSMPU_RGDAAC_M0PE_MASK (0x20U)
  10125. #define SYSMPU_RGDAAC_M0PE_SHIFT (5U)
  10126. #define SYSMPU_RGDAAC_M0PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M0PE_SHIFT)) & SYSMPU_RGDAAC_M0PE_MASK)
  10127. #define SYSMPU_RGDAAC_M1UM_MASK (0x1C0U)
  10128. #define SYSMPU_RGDAAC_M1UM_SHIFT (6U)
  10129. #define SYSMPU_RGDAAC_M1UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M1UM_SHIFT)) & SYSMPU_RGDAAC_M1UM_MASK)
  10130. #define SYSMPU_RGDAAC_M1SM_MASK (0x600U)
  10131. #define SYSMPU_RGDAAC_M1SM_SHIFT (9U)
  10132. #define SYSMPU_RGDAAC_M1SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M1SM_SHIFT)) & SYSMPU_RGDAAC_M1SM_MASK)
  10133. #define SYSMPU_RGDAAC_M1PE_MASK (0x800U)
  10134. #define SYSMPU_RGDAAC_M1PE_SHIFT (11U)
  10135. #define SYSMPU_RGDAAC_M1PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M1PE_SHIFT)) & SYSMPU_RGDAAC_M1PE_MASK)
  10136. #define SYSMPU_RGDAAC_M2UM_MASK (0x7000U)
  10137. #define SYSMPU_RGDAAC_M2UM_SHIFT (12U)
  10138. #define SYSMPU_RGDAAC_M2UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M2UM_SHIFT)) & SYSMPU_RGDAAC_M2UM_MASK)
  10139. #define SYSMPU_RGDAAC_M2SM_MASK (0x18000U)
  10140. #define SYSMPU_RGDAAC_M2SM_SHIFT (15U)
  10141. #define SYSMPU_RGDAAC_M2SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M2SM_SHIFT)) & SYSMPU_RGDAAC_M2SM_MASK)
  10142. #define SYSMPU_RGDAAC_M2PE_MASK (0x20000U)
  10143. #define SYSMPU_RGDAAC_M2PE_SHIFT (17U)
  10144. #define SYSMPU_RGDAAC_M2PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M2PE_SHIFT)) & SYSMPU_RGDAAC_M2PE_MASK)
  10145. #define SYSMPU_RGDAAC_M3UM_MASK (0x1C0000U)
  10146. #define SYSMPU_RGDAAC_M3UM_SHIFT (18U)
  10147. #define SYSMPU_RGDAAC_M3UM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M3UM_SHIFT)) & SYSMPU_RGDAAC_M3UM_MASK)
  10148. #define SYSMPU_RGDAAC_M3SM_MASK (0x600000U)
  10149. #define SYSMPU_RGDAAC_M3SM_SHIFT (21U)
  10150. #define SYSMPU_RGDAAC_M3SM(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M3SM_SHIFT)) & SYSMPU_RGDAAC_M3SM_MASK)
  10151. #define SYSMPU_RGDAAC_M3PE_MASK (0x800000U)
  10152. #define SYSMPU_RGDAAC_M3PE_SHIFT (23U)
  10153. #define SYSMPU_RGDAAC_M3PE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M3PE_SHIFT)) & SYSMPU_RGDAAC_M3PE_MASK)
  10154. #define SYSMPU_RGDAAC_M4WE_MASK (0x1000000U)
  10155. #define SYSMPU_RGDAAC_M4WE_SHIFT (24U)
  10156. #define SYSMPU_RGDAAC_M4WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M4WE_SHIFT)) & SYSMPU_RGDAAC_M4WE_MASK)
  10157. #define SYSMPU_RGDAAC_M4RE_MASK (0x2000000U)
  10158. #define SYSMPU_RGDAAC_M4RE_SHIFT (25U)
  10159. #define SYSMPU_RGDAAC_M4RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M4RE_SHIFT)) & SYSMPU_RGDAAC_M4RE_MASK)
  10160. #define SYSMPU_RGDAAC_M5WE_MASK (0x4000000U)
  10161. #define SYSMPU_RGDAAC_M5WE_SHIFT (26U)
  10162. #define SYSMPU_RGDAAC_M5WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M5WE_SHIFT)) & SYSMPU_RGDAAC_M5WE_MASK)
  10163. #define SYSMPU_RGDAAC_M5RE_MASK (0x8000000U)
  10164. #define SYSMPU_RGDAAC_M5RE_SHIFT (27U)
  10165. #define SYSMPU_RGDAAC_M5RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M5RE_SHIFT)) & SYSMPU_RGDAAC_M5RE_MASK)
  10166. #define SYSMPU_RGDAAC_M6WE_MASK (0x10000000U)
  10167. #define SYSMPU_RGDAAC_M6WE_SHIFT (28U)
  10168. #define SYSMPU_RGDAAC_M6WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M6WE_SHIFT)) & SYSMPU_RGDAAC_M6WE_MASK)
  10169. #define SYSMPU_RGDAAC_M6RE_MASK (0x20000000U)
  10170. #define SYSMPU_RGDAAC_M6RE_SHIFT (29U)
  10171. #define SYSMPU_RGDAAC_M6RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M6RE_SHIFT)) & SYSMPU_RGDAAC_M6RE_MASK)
  10172. #define SYSMPU_RGDAAC_M7WE_MASK (0x40000000U)
  10173. #define SYSMPU_RGDAAC_M7WE_SHIFT (30U)
  10174. #define SYSMPU_RGDAAC_M7WE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M7WE_SHIFT)) & SYSMPU_RGDAAC_M7WE_MASK)
  10175. #define SYSMPU_RGDAAC_M7RE_MASK (0x80000000U)
  10176. #define SYSMPU_RGDAAC_M7RE_SHIFT (31U)
  10177. #define SYSMPU_RGDAAC_M7RE(x) (((uint32_t)(((uint32_t)(x)) << SYSMPU_RGDAAC_M7RE_SHIFT)) & SYSMPU_RGDAAC_M7RE_MASK)
  10178. /* The count of SYSMPU_RGDAAC */
  10179. #define SYSMPU_RGDAAC_COUNT (12U)
  10180. /*!
  10181. * @}
  10182. */ /* end of group SYSMPU_Register_Masks */
  10183. /* SYSMPU - Peripheral instance base addresses */
  10184. /** Peripheral SYSMPU base address */
  10185. #define SYSMPU_BASE (0x4000D000u)
  10186. /** Peripheral SYSMPU base pointer */
  10187. #define SYSMPU ((SYSMPU_Type *)SYSMPU_BASE)
  10188. /** Array initializer of SYSMPU peripheral base addresses */
  10189. #define SYSMPU_BASE_ADDRS { SYSMPU_BASE }
  10190. /** Array initializer of SYSMPU peripheral base pointers */
  10191. #define SYSMPU_BASE_PTRS { SYSMPU }
  10192. /*!
  10193. * @}
  10194. */ /* end of group SYSMPU_Peripheral_Access_Layer */
  10195. /* ----------------------------------------------------------------------------
  10196. -- UART Peripheral Access Layer
  10197. ---------------------------------------------------------------------------- */
  10198. /*!
  10199. * @addtogroup UART_Peripheral_Access_Layer UART Peripheral Access Layer
  10200. * @{
  10201. */
  10202. /** UART - Register Layout Typedef */
  10203. typedef struct {
  10204. __IO uint8_t BDH; /**< UART Baud Rate Registers: High, offset: 0x0 */
  10205. __IO uint8_t BDL; /**< UART Baud Rate Registers: Low, offset: 0x1 */
  10206. __IO uint8_t C1; /**< UART Control Register 1, offset: 0x2 */
  10207. __IO uint8_t C2; /**< UART Control Register 2, offset: 0x3 */
  10208. __I uint8_t S1; /**< UART Status Register 1, offset: 0x4 */
  10209. __IO uint8_t S2; /**< UART Status Register 2, offset: 0x5 */
  10210. __IO uint8_t C3; /**< UART Control Register 3, offset: 0x6 */
  10211. __IO uint8_t D; /**< UART Data Register, offset: 0x7 */
  10212. __IO uint8_t MA1; /**< UART Match Address Registers 1, offset: 0x8 */
  10213. __IO uint8_t MA2; /**< UART Match Address Registers 2, offset: 0x9 */
  10214. __IO uint8_t C4; /**< UART Control Register 4, offset: 0xA */
  10215. __IO uint8_t C5; /**< UART Control Register 5, offset: 0xB */
  10216. __I uint8_t ED; /**< UART Extended Data Register, offset: 0xC */
  10217. __IO uint8_t MODEM; /**< UART Modem Register, offset: 0xD */
  10218. __IO uint8_t IR; /**< UART Infrared Register, offset: 0xE */
  10219. uint8_t RESERVED_0[1];
  10220. __IO uint8_t PFIFO; /**< UART FIFO Parameters, offset: 0x10 */
  10221. __IO uint8_t CFIFO; /**< UART FIFO Control Register, offset: 0x11 */
  10222. __IO uint8_t SFIFO; /**< UART FIFO Status Register, offset: 0x12 */
  10223. __IO uint8_t TWFIFO; /**< UART FIFO Transmit Watermark, offset: 0x13 */
  10224. __I uint8_t TCFIFO; /**< UART FIFO Transmit Count, offset: 0x14 */
  10225. __IO uint8_t RWFIFO; /**< UART FIFO Receive Watermark, offset: 0x15 */
  10226. __I uint8_t RCFIFO; /**< UART FIFO Receive Count, offset: 0x16 */
  10227. uint8_t RESERVED_1[1];
  10228. __IO uint8_t C7816; /**< UART 7816 Control Register, offset: 0x18 */
  10229. __IO uint8_t IE7816; /**< UART 7816 Interrupt Enable Register, offset: 0x19 */
  10230. __IO uint8_t IS7816; /**< UART 7816 Interrupt Status Register, offset: 0x1A */
  10231. union { /* offset: 0x1B */
  10232. __IO uint8_t WP7816T0; /**< UART 7816 Wait Parameter Register, offset: 0x1B */
  10233. __IO uint8_t WP7816T1; /**< UART 7816 Wait Parameter Register, offset: 0x1B */
  10234. };
  10235. __IO uint8_t WN7816; /**< UART 7816 Wait N Register, offset: 0x1C */
  10236. __IO uint8_t WF7816; /**< UART 7816 Wait FD Register, offset: 0x1D */
  10237. __IO uint8_t ET7816; /**< UART 7816 Error Threshold Register, offset: 0x1E */
  10238. __IO uint8_t TL7816; /**< UART 7816 Transmit Length Register, offset: 0x1F */
  10239. } UART_Type;
  10240. /* ----------------------------------------------------------------------------
  10241. -- UART Register Masks
  10242. ---------------------------------------------------------------------------- */
  10243. /*!
  10244. * @addtogroup UART_Register_Masks UART Register Masks
  10245. * @{
  10246. */
  10247. /*! @name BDH - UART Baud Rate Registers: High */
  10248. #define UART_BDH_SBR_MASK (0x1FU)
  10249. #define UART_BDH_SBR_SHIFT (0U)
  10250. #define UART_BDH_SBR(x) (((uint8_t)(((uint8_t)(x)) << UART_BDH_SBR_SHIFT)) & UART_BDH_SBR_MASK)
  10251. #define UART_BDH_SBNS_MASK (0x20U)
  10252. #define UART_BDH_SBNS_SHIFT (5U)
  10253. #define UART_BDH_SBNS(x) (((uint8_t)(((uint8_t)(x)) << UART_BDH_SBNS_SHIFT)) & UART_BDH_SBNS_MASK)
  10254. #define UART_BDH_RXEDGIE_MASK (0x40U)
  10255. #define UART_BDH_RXEDGIE_SHIFT (6U)
  10256. #define UART_BDH_RXEDGIE(x) (((uint8_t)(((uint8_t)(x)) << UART_BDH_RXEDGIE_SHIFT)) & UART_BDH_RXEDGIE_MASK)
  10257. #define UART_BDH_LBKDIE_MASK (0x80U)
  10258. #define UART_BDH_LBKDIE_SHIFT (7U)
  10259. #define UART_BDH_LBKDIE(x) (((uint8_t)(((uint8_t)(x)) << UART_BDH_LBKDIE_SHIFT)) & UART_BDH_LBKDIE_MASK)
  10260. /*! @name BDL - UART Baud Rate Registers: Low */
  10261. #define UART_BDL_SBR_MASK (0xFFU)
  10262. #define UART_BDL_SBR_SHIFT (0U)
  10263. #define UART_BDL_SBR(x) (((uint8_t)(((uint8_t)(x)) << UART_BDL_SBR_SHIFT)) & UART_BDL_SBR_MASK)
  10264. /*! @name C1 - UART Control Register 1 */
  10265. #define UART_C1_PT_MASK (0x1U)
  10266. #define UART_C1_PT_SHIFT (0U)
  10267. #define UART_C1_PT(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_PT_SHIFT)) & UART_C1_PT_MASK)
  10268. #define UART_C1_PE_MASK (0x2U)
  10269. #define UART_C1_PE_SHIFT (1U)
  10270. #define UART_C1_PE(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_PE_SHIFT)) & UART_C1_PE_MASK)
  10271. #define UART_C1_ILT_MASK (0x4U)
  10272. #define UART_C1_ILT_SHIFT (2U)
  10273. #define UART_C1_ILT(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_ILT_SHIFT)) & UART_C1_ILT_MASK)
  10274. #define UART_C1_WAKE_MASK (0x8U)
  10275. #define UART_C1_WAKE_SHIFT (3U)
  10276. #define UART_C1_WAKE(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_WAKE_SHIFT)) & UART_C1_WAKE_MASK)
  10277. #define UART_C1_M_MASK (0x10U)
  10278. #define UART_C1_M_SHIFT (4U)
  10279. #define UART_C1_M(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_M_SHIFT)) & UART_C1_M_MASK)
  10280. #define UART_C1_RSRC_MASK (0x20U)
  10281. #define UART_C1_RSRC_SHIFT (5U)
  10282. #define UART_C1_RSRC(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_RSRC_SHIFT)) & UART_C1_RSRC_MASK)
  10283. #define UART_C1_UARTSWAI_MASK (0x40U)
  10284. #define UART_C1_UARTSWAI_SHIFT (6U)
  10285. #define UART_C1_UARTSWAI(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_UARTSWAI_SHIFT)) & UART_C1_UARTSWAI_MASK)
  10286. #define UART_C1_LOOPS_MASK (0x80U)
  10287. #define UART_C1_LOOPS_SHIFT (7U)
  10288. #define UART_C1_LOOPS(x) (((uint8_t)(((uint8_t)(x)) << UART_C1_LOOPS_SHIFT)) & UART_C1_LOOPS_MASK)
  10289. /*! @name C2 - UART Control Register 2 */
  10290. #define UART_C2_SBK_MASK (0x1U)
  10291. #define UART_C2_SBK_SHIFT (0U)
  10292. #define UART_C2_SBK(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_SBK_SHIFT)) & UART_C2_SBK_MASK)
  10293. #define UART_C2_RWU_MASK (0x2U)
  10294. #define UART_C2_RWU_SHIFT (1U)
  10295. #define UART_C2_RWU(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_RWU_SHIFT)) & UART_C2_RWU_MASK)
  10296. #define UART_C2_RE_MASK (0x4U)
  10297. #define UART_C2_RE_SHIFT (2U)
  10298. #define UART_C2_RE(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_RE_SHIFT)) & UART_C2_RE_MASK)
  10299. #define UART_C2_TE_MASK (0x8U)
  10300. #define UART_C2_TE_SHIFT (3U)
  10301. #define UART_C2_TE(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_TE_SHIFT)) & UART_C2_TE_MASK)
  10302. #define UART_C2_ILIE_MASK (0x10U)
  10303. #define UART_C2_ILIE_SHIFT (4U)
  10304. #define UART_C2_ILIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_ILIE_SHIFT)) & UART_C2_ILIE_MASK)
  10305. #define UART_C2_RIE_MASK (0x20U)
  10306. #define UART_C2_RIE_SHIFT (5U)
  10307. #define UART_C2_RIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_RIE_SHIFT)) & UART_C2_RIE_MASK)
  10308. #define UART_C2_TCIE_MASK (0x40U)
  10309. #define UART_C2_TCIE_SHIFT (6U)
  10310. #define UART_C2_TCIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_TCIE_SHIFT)) & UART_C2_TCIE_MASK)
  10311. #define UART_C2_TIE_MASK (0x80U)
  10312. #define UART_C2_TIE_SHIFT (7U)
  10313. #define UART_C2_TIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C2_TIE_SHIFT)) & UART_C2_TIE_MASK)
  10314. /*! @name S1 - UART Status Register 1 */
  10315. #define UART_S1_PF_MASK (0x1U)
  10316. #define UART_S1_PF_SHIFT (0U)
  10317. #define UART_S1_PF(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_PF_SHIFT)) & UART_S1_PF_MASK)
  10318. #define UART_S1_FE_MASK (0x2U)
  10319. #define UART_S1_FE_SHIFT (1U)
  10320. #define UART_S1_FE(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_FE_SHIFT)) & UART_S1_FE_MASK)
  10321. #define UART_S1_NF_MASK (0x4U)
  10322. #define UART_S1_NF_SHIFT (2U)
  10323. #define UART_S1_NF(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_NF_SHIFT)) & UART_S1_NF_MASK)
  10324. #define UART_S1_OR_MASK (0x8U)
  10325. #define UART_S1_OR_SHIFT (3U)
  10326. #define UART_S1_OR(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_OR_SHIFT)) & UART_S1_OR_MASK)
  10327. #define UART_S1_IDLE_MASK (0x10U)
  10328. #define UART_S1_IDLE_SHIFT (4U)
  10329. #define UART_S1_IDLE(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_IDLE_SHIFT)) & UART_S1_IDLE_MASK)
  10330. #define UART_S1_RDRF_MASK (0x20U)
  10331. #define UART_S1_RDRF_SHIFT (5U)
  10332. #define UART_S1_RDRF(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_RDRF_SHIFT)) & UART_S1_RDRF_MASK)
  10333. #define UART_S1_TC_MASK (0x40U)
  10334. #define UART_S1_TC_SHIFT (6U)
  10335. #define UART_S1_TC(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_TC_SHIFT)) & UART_S1_TC_MASK)
  10336. #define UART_S1_TDRE_MASK (0x80U)
  10337. #define UART_S1_TDRE_SHIFT (7U)
  10338. #define UART_S1_TDRE(x) (((uint8_t)(((uint8_t)(x)) << UART_S1_TDRE_SHIFT)) & UART_S1_TDRE_MASK)
  10339. /*! @name S2 - UART Status Register 2 */
  10340. #define UART_S2_RAF_MASK (0x1U)
  10341. #define UART_S2_RAF_SHIFT (0U)
  10342. #define UART_S2_RAF(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_RAF_SHIFT)) & UART_S2_RAF_MASK)
  10343. #define UART_S2_LBKDE_MASK (0x2U)
  10344. #define UART_S2_LBKDE_SHIFT (1U)
  10345. #define UART_S2_LBKDE(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_LBKDE_SHIFT)) & UART_S2_LBKDE_MASK)
  10346. #define UART_S2_BRK13_MASK (0x4U)
  10347. #define UART_S2_BRK13_SHIFT (2U)
  10348. #define UART_S2_BRK13(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_BRK13_SHIFT)) & UART_S2_BRK13_MASK)
  10349. #define UART_S2_RWUID_MASK (0x8U)
  10350. #define UART_S2_RWUID_SHIFT (3U)
  10351. #define UART_S2_RWUID(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_RWUID_SHIFT)) & UART_S2_RWUID_MASK)
  10352. #define UART_S2_RXINV_MASK (0x10U)
  10353. #define UART_S2_RXINV_SHIFT (4U)
  10354. #define UART_S2_RXINV(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_RXINV_SHIFT)) & UART_S2_RXINV_MASK)
  10355. #define UART_S2_MSBF_MASK (0x20U)
  10356. #define UART_S2_MSBF_SHIFT (5U)
  10357. #define UART_S2_MSBF(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_MSBF_SHIFT)) & UART_S2_MSBF_MASK)
  10358. #define UART_S2_RXEDGIF_MASK (0x40U)
  10359. #define UART_S2_RXEDGIF_SHIFT (6U)
  10360. #define UART_S2_RXEDGIF(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_RXEDGIF_SHIFT)) & UART_S2_RXEDGIF_MASK)
  10361. #define UART_S2_LBKDIF_MASK (0x80U)
  10362. #define UART_S2_LBKDIF_SHIFT (7U)
  10363. #define UART_S2_LBKDIF(x) (((uint8_t)(((uint8_t)(x)) << UART_S2_LBKDIF_SHIFT)) & UART_S2_LBKDIF_MASK)
  10364. /*! @name C3 - UART Control Register 3 */
  10365. #define UART_C3_PEIE_MASK (0x1U)
  10366. #define UART_C3_PEIE_SHIFT (0U)
  10367. #define UART_C3_PEIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_PEIE_SHIFT)) & UART_C3_PEIE_MASK)
  10368. #define UART_C3_FEIE_MASK (0x2U)
  10369. #define UART_C3_FEIE_SHIFT (1U)
  10370. #define UART_C3_FEIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_FEIE_SHIFT)) & UART_C3_FEIE_MASK)
  10371. #define UART_C3_NEIE_MASK (0x4U)
  10372. #define UART_C3_NEIE_SHIFT (2U)
  10373. #define UART_C3_NEIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_NEIE_SHIFT)) & UART_C3_NEIE_MASK)
  10374. #define UART_C3_ORIE_MASK (0x8U)
  10375. #define UART_C3_ORIE_SHIFT (3U)
  10376. #define UART_C3_ORIE(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_ORIE_SHIFT)) & UART_C3_ORIE_MASK)
  10377. #define UART_C3_TXINV_MASK (0x10U)
  10378. #define UART_C3_TXINV_SHIFT (4U)
  10379. #define UART_C3_TXINV(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_TXINV_SHIFT)) & UART_C3_TXINV_MASK)
  10380. #define UART_C3_TXDIR_MASK (0x20U)
  10381. #define UART_C3_TXDIR_SHIFT (5U)
  10382. #define UART_C3_TXDIR(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_TXDIR_SHIFT)) & UART_C3_TXDIR_MASK)
  10383. #define UART_C3_T8_MASK (0x40U)
  10384. #define UART_C3_T8_SHIFT (6U)
  10385. #define UART_C3_T8(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_T8_SHIFT)) & UART_C3_T8_MASK)
  10386. #define UART_C3_R8_MASK (0x80U)
  10387. #define UART_C3_R8_SHIFT (7U)
  10388. #define UART_C3_R8(x) (((uint8_t)(((uint8_t)(x)) << UART_C3_R8_SHIFT)) & UART_C3_R8_MASK)
  10389. /*! @name D - UART Data Register */
  10390. #define UART_D_RT_MASK (0xFFU)
  10391. #define UART_D_RT_SHIFT (0U)
  10392. #define UART_D_RT(x) (((uint8_t)(((uint8_t)(x)) << UART_D_RT_SHIFT)) & UART_D_RT_MASK)
  10393. /*! @name MA1 - UART Match Address Registers 1 */
  10394. #define UART_MA1_MA_MASK (0xFFU)
  10395. #define UART_MA1_MA_SHIFT (0U)
  10396. #define UART_MA1_MA(x) (((uint8_t)(((uint8_t)(x)) << UART_MA1_MA_SHIFT)) & UART_MA1_MA_MASK)
  10397. /*! @name MA2 - UART Match Address Registers 2 */
  10398. #define UART_MA2_MA_MASK (0xFFU)
  10399. #define UART_MA2_MA_SHIFT (0U)
  10400. #define UART_MA2_MA(x) (((uint8_t)(((uint8_t)(x)) << UART_MA2_MA_SHIFT)) & UART_MA2_MA_MASK)
  10401. /*! @name C4 - UART Control Register 4 */
  10402. #define UART_C4_BRFA_MASK (0x1FU)
  10403. #define UART_C4_BRFA_SHIFT (0U)
  10404. #define UART_C4_BRFA(x) (((uint8_t)(((uint8_t)(x)) << UART_C4_BRFA_SHIFT)) & UART_C4_BRFA_MASK)
  10405. #define UART_C4_M10_MASK (0x20U)
  10406. #define UART_C4_M10_SHIFT (5U)
  10407. #define UART_C4_M10(x) (((uint8_t)(((uint8_t)(x)) << UART_C4_M10_SHIFT)) & UART_C4_M10_MASK)
  10408. #define UART_C4_MAEN2_MASK (0x40U)
  10409. #define UART_C4_MAEN2_SHIFT (6U)
  10410. #define UART_C4_MAEN2(x) (((uint8_t)(((uint8_t)(x)) << UART_C4_MAEN2_SHIFT)) & UART_C4_MAEN2_MASK)
  10411. #define UART_C4_MAEN1_MASK (0x80U)
  10412. #define UART_C4_MAEN1_SHIFT (7U)
  10413. #define UART_C4_MAEN1(x) (((uint8_t)(((uint8_t)(x)) << UART_C4_MAEN1_SHIFT)) & UART_C4_MAEN1_MASK)
  10414. /*! @name C5 - UART Control Register 5 */
  10415. #define UART_C5_LBKDDMAS_MASK (0x8U)
  10416. #define UART_C5_LBKDDMAS_SHIFT (3U)
  10417. #define UART_C5_LBKDDMAS(x) (((uint8_t)(((uint8_t)(x)) << UART_C5_LBKDDMAS_SHIFT)) & UART_C5_LBKDDMAS_MASK)
  10418. #define UART_C5_ILDMAS_MASK (0x10U)
  10419. #define UART_C5_ILDMAS_SHIFT (4U)
  10420. #define UART_C5_ILDMAS(x) (((uint8_t)(((uint8_t)(x)) << UART_C5_ILDMAS_SHIFT)) & UART_C5_ILDMAS_MASK)
  10421. #define UART_C5_RDMAS_MASK (0x20U)
  10422. #define UART_C5_RDMAS_SHIFT (5U)
  10423. #define UART_C5_RDMAS(x) (((uint8_t)(((uint8_t)(x)) << UART_C5_RDMAS_SHIFT)) & UART_C5_RDMAS_MASK)
  10424. #define UART_C5_TCDMAS_MASK (0x40U)
  10425. #define UART_C5_TCDMAS_SHIFT (6U)
  10426. #define UART_C5_TCDMAS(x) (((uint8_t)(((uint8_t)(x)) << UART_C5_TCDMAS_SHIFT)) & UART_C5_TCDMAS_MASK)
  10427. #define UART_C5_TDMAS_MASK (0x80U)
  10428. #define UART_C5_TDMAS_SHIFT (7U)
  10429. #define UART_C5_TDMAS(x) (((uint8_t)(((uint8_t)(x)) << UART_C5_TDMAS_SHIFT)) & UART_C5_TDMAS_MASK)
  10430. /*! @name ED - UART Extended Data Register */
  10431. #define UART_ED_PARITYE_MASK (0x40U)
  10432. #define UART_ED_PARITYE_SHIFT (6U)
  10433. #define UART_ED_PARITYE(x) (((uint8_t)(((uint8_t)(x)) << UART_ED_PARITYE_SHIFT)) & UART_ED_PARITYE_MASK)
  10434. #define UART_ED_NOISY_MASK (0x80U)
  10435. #define UART_ED_NOISY_SHIFT (7U)
  10436. #define UART_ED_NOISY(x) (((uint8_t)(((uint8_t)(x)) << UART_ED_NOISY_SHIFT)) & UART_ED_NOISY_MASK)
  10437. /*! @name MODEM - UART Modem Register */
  10438. #define UART_MODEM_TXCTSE_MASK (0x1U)
  10439. #define UART_MODEM_TXCTSE_SHIFT (0U)
  10440. #define UART_MODEM_TXCTSE(x) (((uint8_t)(((uint8_t)(x)) << UART_MODEM_TXCTSE_SHIFT)) & UART_MODEM_TXCTSE_MASK)
  10441. #define UART_MODEM_TXRTSE_MASK (0x2U)
  10442. #define UART_MODEM_TXRTSE_SHIFT (1U)
  10443. #define UART_MODEM_TXRTSE(x) (((uint8_t)(((uint8_t)(x)) << UART_MODEM_TXRTSE_SHIFT)) & UART_MODEM_TXRTSE_MASK)
  10444. #define UART_MODEM_TXRTSPOL_MASK (0x4U)
  10445. #define UART_MODEM_TXRTSPOL_SHIFT (2U)
  10446. #define UART_MODEM_TXRTSPOL(x) (((uint8_t)(((uint8_t)(x)) << UART_MODEM_TXRTSPOL_SHIFT)) & UART_MODEM_TXRTSPOL_MASK)
  10447. #define UART_MODEM_RXRTSE_MASK (0x8U)
  10448. #define UART_MODEM_RXRTSE_SHIFT (3U)
  10449. #define UART_MODEM_RXRTSE(x) (((uint8_t)(((uint8_t)(x)) << UART_MODEM_RXRTSE_SHIFT)) & UART_MODEM_RXRTSE_MASK)
  10450. /*! @name IR - UART Infrared Register */
  10451. #define UART_IR_TNP_MASK (0x3U)
  10452. #define UART_IR_TNP_SHIFT (0U)
  10453. #define UART_IR_TNP(x) (((uint8_t)(((uint8_t)(x)) << UART_IR_TNP_SHIFT)) & UART_IR_TNP_MASK)
  10454. #define UART_IR_IREN_MASK (0x4U)
  10455. #define UART_IR_IREN_SHIFT (2U)
  10456. #define UART_IR_IREN(x) (((uint8_t)(((uint8_t)(x)) << UART_IR_IREN_SHIFT)) & UART_IR_IREN_MASK)
  10457. /*! @name PFIFO - UART FIFO Parameters */
  10458. #define UART_PFIFO_RXFIFOSIZE_MASK (0x7U)
  10459. #define UART_PFIFO_RXFIFOSIZE_SHIFT (0U)
  10460. #define UART_PFIFO_RXFIFOSIZE(x) (((uint8_t)(((uint8_t)(x)) << UART_PFIFO_RXFIFOSIZE_SHIFT)) & UART_PFIFO_RXFIFOSIZE_MASK)
  10461. #define UART_PFIFO_RXFE_MASK (0x8U)
  10462. #define UART_PFIFO_RXFE_SHIFT (3U)
  10463. #define UART_PFIFO_RXFE(x) (((uint8_t)(((uint8_t)(x)) << UART_PFIFO_RXFE_SHIFT)) & UART_PFIFO_RXFE_MASK)
  10464. #define UART_PFIFO_TXFIFOSIZE_MASK (0x70U)
  10465. #define UART_PFIFO_TXFIFOSIZE_SHIFT (4U)
  10466. #define UART_PFIFO_TXFIFOSIZE(x) (((uint8_t)(((uint8_t)(x)) << UART_PFIFO_TXFIFOSIZE_SHIFT)) & UART_PFIFO_TXFIFOSIZE_MASK)
  10467. #define UART_PFIFO_TXFE_MASK (0x80U)
  10468. #define UART_PFIFO_TXFE_SHIFT (7U)
  10469. #define UART_PFIFO_TXFE(x) (((uint8_t)(((uint8_t)(x)) << UART_PFIFO_TXFE_SHIFT)) & UART_PFIFO_TXFE_MASK)
  10470. /*! @name CFIFO - UART FIFO Control Register */
  10471. #define UART_CFIFO_RXUFE_MASK (0x1U)
  10472. #define UART_CFIFO_RXUFE_SHIFT (0U)
  10473. #define UART_CFIFO_RXUFE(x) (((uint8_t)(((uint8_t)(x)) << UART_CFIFO_RXUFE_SHIFT)) & UART_CFIFO_RXUFE_MASK)
  10474. #define UART_CFIFO_TXOFE_MASK (0x2U)
  10475. #define UART_CFIFO_TXOFE_SHIFT (1U)
  10476. #define UART_CFIFO_TXOFE(x) (((uint8_t)(((uint8_t)(x)) << UART_CFIFO_TXOFE_SHIFT)) & UART_CFIFO_TXOFE_MASK)
  10477. #define UART_CFIFO_RXOFE_MASK (0x4U)
  10478. #define UART_CFIFO_RXOFE_SHIFT (2U)
  10479. #define UART_CFIFO_RXOFE(x) (((uint8_t)(((uint8_t)(x)) << UART_CFIFO_RXOFE_SHIFT)) & UART_CFIFO_RXOFE_MASK)
  10480. #define UART_CFIFO_RXFLUSH_MASK (0x40U)
  10481. #define UART_CFIFO_RXFLUSH_SHIFT (6U)
  10482. #define UART_CFIFO_RXFLUSH(x) (((uint8_t)(((uint8_t)(x)) << UART_CFIFO_RXFLUSH_SHIFT)) & UART_CFIFO_RXFLUSH_MASK)
  10483. #define UART_CFIFO_TXFLUSH_MASK (0x80U)
  10484. #define UART_CFIFO_TXFLUSH_SHIFT (7U)
  10485. #define UART_CFIFO_TXFLUSH(x) (((uint8_t)(((uint8_t)(x)) << UART_CFIFO_TXFLUSH_SHIFT)) & UART_CFIFO_TXFLUSH_MASK)
  10486. /*! @name SFIFO - UART FIFO Status Register */
  10487. #define UART_SFIFO_RXUF_MASK (0x1U)
  10488. #define UART_SFIFO_RXUF_SHIFT (0U)
  10489. #define UART_SFIFO_RXUF(x) (((uint8_t)(((uint8_t)(x)) << UART_SFIFO_RXUF_SHIFT)) & UART_SFIFO_RXUF_MASK)
  10490. #define UART_SFIFO_TXOF_MASK (0x2U)
  10491. #define UART_SFIFO_TXOF_SHIFT (1U)
  10492. #define UART_SFIFO_TXOF(x) (((uint8_t)(((uint8_t)(x)) << UART_SFIFO_TXOF_SHIFT)) & UART_SFIFO_TXOF_MASK)
  10493. #define UART_SFIFO_RXOF_MASK (0x4U)
  10494. #define UART_SFIFO_RXOF_SHIFT (2U)
  10495. #define UART_SFIFO_RXOF(x) (((uint8_t)(((uint8_t)(x)) << UART_SFIFO_RXOF_SHIFT)) & UART_SFIFO_RXOF_MASK)
  10496. #define UART_SFIFO_RXEMPT_MASK (0x40U)
  10497. #define UART_SFIFO_RXEMPT_SHIFT (6U)
  10498. #define UART_SFIFO_RXEMPT(x) (((uint8_t)(((uint8_t)(x)) << UART_SFIFO_RXEMPT_SHIFT)) & UART_SFIFO_RXEMPT_MASK)
  10499. #define UART_SFIFO_TXEMPT_MASK (0x80U)
  10500. #define UART_SFIFO_TXEMPT_SHIFT (7U)
  10501. #define UART_SFIFO_TXEMPT(x) (((uint8_t)(((uint8_t)(x)) << UART_SFIFO_TXEMPT_SHIFT)) & UART_SFIFO_TXEMPT_MASK)
  10502. /*! @name TWFIFO - UART FIFO Transmit Watermark */
  10503. #define UART_TWFIFO_TXWATER_MASK (0xFFU)
  10504. #define UART_TWFIFO_TXWATER_SHIFT (0U)
  10505. #define UART_TWFIFO_TXWATER(x) (((uint8_t)(((uint8_t)(x)) << UART_TWFIFO_TXWATER_SHIFT)) & UART_TWFIFO_TXWATER_MASK)
  10506. /*! @name TCFIFO - UART FIFO Transmit Count */
  10507. #define UART_TCFIFO_TXCOUNT_MASK (0xFFU)
  10508. #define UART_TCFIFO_TXCOUNT_SHIFT (0U)
  10509. #define UART_TCFIFO_TXCOUNT(x) (((uint8_t)(((uint8_t)(x)) << UART_TCFIFO_TXCOUNT_SHIFT)) & UART_TCFIFO_TXCOUNT_MASK)
  10510. /*! @name RWFIFO - UART FIFO Receive Watermark */
  10511. #define UART_RWFIFO_RXWATER_MASK (0xFFU)
  10512. #define UART_RWFIFO_RXWATER_SHIFT (0U)
  10513. #define UART_RWFIFO_RXWATER(x) (((uint8_t)(((uint8_t)(x)) << UART_RWFIFO_RXWATER_SHIFT)) & UART_RWFIFO_RXWATER_MASK)
  10514. /*! @name RCFIFO - UART FIFO Receive Count */
  10515. #define UART_RCFIFO_RXCOUNT_MASK (0xFFU)
  10516. #define UART_RCFIFO_RXCOUNT_SHIFT (0U)
  10517. #define UART_RCFIFO_RXCOUNT(x) (((uint8_t)(((uint8_t)(x)) << UART_RCFIFO_RXCOUNT_SHIFT)) & UART_RCFIFO_RXCOUNT_MASK)
  10518. /*! @name C7816 - UART 7816 Control Register */
  10519. #define UART_C7816_ISO_7816E_MASK (0x1U)
  10520. #define UART_C7816_ISO_7816E_SHIFT (0U)
  10521. #define UART_C7816_ISO_7816E(x) (((uint8_t)(((uint8_t)(x)) << UART_C7816_ISO_7816E_SHIFT)) & UART_C7816_ISO_7816E_MASK)
  10522. #define UART_C7816_TTYPE_MASK (0x2U)
  10523. #define UART_C7816_TTYPE_SHIFT (1U)
  10524. #define UART_C7816_TTYPE(x) (((uint8_t)(((uint8_t)(x)) << UART_C7816_TTYPE_SHIFT)) & UART_C7816_TTYPE_MASK)
  10525. #define UART_C7816_INIT_MASK (0x4U)
  10526. #define UART_C7816_INIT_SHIFT (2U)
  10527. #define UART_C7816_INIT(x) (((uint8_t)(((uint8_t)(x)) << UART_C7816_INIT_SHIFT)) & UART_C7816_INIT_MASK)
  10528. #define UART_C7816_ANACK_MASK (0x8U)
  10529. #define UART_C7816_ANACK_SHIFT (3U)
  10530. #define UART_C7816_ANACK(x) (((uint8_t)(((uint8_t)(x)) << UART_C7816_ANACK_SHIFT)) & UART_C7816_ANACK_MASK)
  10531. #define UART_C7816_ONACK_MASK (0x10U)
  10532. #define UART_C7816_ONACK_SHIFT (4U)
  10533. #define UART_C7816_ONACK(x) (((uint8_t)(((uint8_t)(x)) << UART_C7816_ONACK_SHIFT)) & UART_C7816_ONACK_MASK)
  10534. /*! @name IE7816 - UART 7816 Interrupt Enable Register */
  10535. #define UART_IE7816_RXTE_MASK (0x1U)
  10536. #define UART_IE7816_RXTE_SHIFT (0U)
  10537. #define UART_IE7816_RXTE(x) (((uint8_t)(((uint8_t)(x)) << UART_IE7816_RXTE_SHIFT)) & UART_IE7816_RXTE_MASK)
  10538. #define UART_IE7816_TXTE_MASK (0x2U)
  10539. #define UART_IE7816_TXTE_SHIFT (1U)
  10540. #define UART_IE7816_TXTE(x) (((uint8_t)(((uint8_t)(x)) << UART_IE7816_TXTE_SHIFT)) & UART_IE7816_TXTE_MASK)
  10541. #define UART_IE7816_GTVE_MASK (0x4U)
  10542. #define UART_IE7816_GTVE_SHIFT (2U)
  10543. #define UART_IE7816_GTVE(x) (((uint8_t)(((uint8_t)(x)) << UART_IE7816_GTVE_SHIFT)) & UART_IE7816_GTVE_MASK)
  10544. #define UART_IE7816_INITDE_MASK (0x10U)
  10545. #define UART_IE7816_INITDE_SHIFT (4U)
  10546. #define UART_IE7816_INITDE(x) (((uint8_t)(((uint8_t)(x)) << UART_IE7816_INITDE_SHIFT)) & UART_IE7816_INITDE_MASK)
  10547. #define UART_IE7816_BWTE_MASK (0x20U)
  10548. #define UART_IE7816_BWTE_SHIFT (5U)
  10549. #define UART_IE7816_BWTE(x) (((uint8_t)(((uint8_t)(x)) << UART_IE7816_BWTE_SHIFT)) & UART_IE7816_BWTE_MASK)
  10550. #define UART_IE7816_CWTE_MASK (0x40U)
  10551. #define UART_IE7816_CWTE_SHIFT (6U)
  10552. #define UART_IE7816_CWTE(x) (((uint8_t)(((uint8_t)(x)) << UART_IE7816_CWTE_SHIFT)) & UART_IE7816_CWTE_MASK)
  10553. #define UART_IE7816_WTE_MASK (0x80U)
  10554. #define UART_IE7816_WTE_SHIFT (7U)
  10555. #define UART_IE7816_WTE(x) (((uint8_t)(((uint8_t)(x)) << UART_IE7816_WTE_SHIFT)) & UART_IE7816_WTE_MASK)
  10556. /*! @name IS7816 - UART 7816 Interrupt Status Register */
  10557. #define UART_IS7816_RXT_MASK (0x1U)
  10558. #define UART_IS7816_RXT_SHIFT (0U)
  10559. #define UART_IS7816_RXT(x) (((uint8_t)(((uint8_t)(x)) << UART_IS7816_RXT_SHIFT)) & UART_IS7816_RXT_MASK)
  10560. #define UART_IS7816_TXT_MASK (0x2U)
  10561. #define UART_IS7816_TXT_SHIFT (1U)
  10562. #define UART_IS7816_TXT(x) (((uint8_t)(((uint8_t)(x)) << UART_IS7816_TXT_SHIFT)) & UART_IS7816_TXT_MASK)
  10563. #define UART_IS7816_GTV_MASK (0x4U)
  10564. #define UART_IS7816_GTV_SHIFT (2U)
  10565. #define UART_IS7816_GTV(x) (((uint8_t)(((uint8_t)(x)) << UART_IS7816_GTV_SHIFT)) & UART_IS7816_GTV_MASK)
  10566. #define UART_IS7816_INITD_MASK (0x10U)
  10567. #define UART_IS7816_INITD_SHIFT (4U)
  10568. #define UART_IS7816_INITD(x) (((uint8_t)(((uint8_t)(x)) << UART_IS7816_INITD_SHIFT)) & UART_IS7816_INITD_MASK)
  10569. #define UART_IS7816_BWT_MASK (0x20U)
  10570. #define UART_IS7816_BWT_SHIFT (5U)
  10571. #define UART_IS7816_BWT(x) (((uint8_t)(((uint8_t)(x)) << UART_IS7816_BWT_SHIFT)) & UART_IS7816_BWT_MASK)
  10572. #define UART_IS7816_CWT_MASK (0x40U)
  10573. #define UART_IS7816_CWT_SHIFT (6U)
  10574. #define UART_IS7816_CWT(x) (((uint8_t)(((uint8_t)(x)) << UART_IS7816_CWT_SHIFT)) & UART_IS7816_CWT_MASK)
  10575. #define UART_IS7816_WT_MASK (0x80U)
  10576. #define UART_IS7816_WT_SHIFT (7U)
  10577. #define UART_IS7816_WT(x) (((uint8_t)(((uint8_t)(x)) << UART_IS7816_WT_SHIFT)) & UART_IS7816_WT_MASK)
  10578. /*! @name WP7816T0 - UART 7816 Wait Parameter Register */
  10579. #define UART_WP7816T0_WI_MASK (0xFFU)
  10580. #define UART_WP7816T0_WI_SHIFT (0U)
  10581. #define UART_WP7816T0_WI(x) (((uint8_t)(((uint8_t)(x)) << UART_WP7816T0_WI_SHIFT)) & UART_WP7816T0_WI_MASK)
  10582. /*! @name WP7816T1 - UART 7816 Wait Parameter Register */
  10583. #define UART_WP7816T1_BWI_MASK (0xFU)
  10584. #define UART_WP7816T1_BWI_SHIFT (0U)
  10585. #define UART_WP7816T1_BWI(x) (((uint8_t)(((uint8_t)(x)) << UART_WP7816T1_BWI_SHIFT)) & UART_WP7816T1_BWI_MASK)
  10586. #define UART_WP7816T1_CWI_MASK (0xF0U)
  10587. #define UART_WP7816T1_CWI_SHIFT (4U)
  10588. #define UART_WP7816T1_CWI(x) (((uint8_t)(((uint8_t)(x)) << UART_WP7816T1_CWI_SHIFT)) & UART_WP7816T1_CWI_MASK)
  10589. /*! @name WN7816 - UART 7816 Wait N Register */
  10590. #define UART_WN7816_GTN_MASK (0xFFU)
  10591. #define UART_WN7816_GTN_SHIFT (0U)
  10592. #define UART_WN7816_GTN(x) (((uint8_t)(((uint8_t)(x)) << UART_WN7816_GTN_SHIFT)) & UART_WN7816_GTN_MASK)
  10593. /*! @name WF7816 - UART 7816 Wait FD Register */
  10594. #define UART_WF7816_GTFD_MASK (0xFFU)
  10595. #define UART_WF7816_GTFD_SHIFT (0U)
  10596. #define UART_WF7816_GTFD(x) (((uint8_t)(((uint8_t)(x)) << UART_WF7816_GTFD_SHIFT)) & UART_WF7816_GTFD_MASK)
  10597. /*! @name ET7816 - UART 7816 Error Threshold Register */
  10598. #define UART_ET7816_RXTHRESHOLD_MASK (0xFU)
  10599. #define UART_ET7816_RXTHRESHOLD_SHIFT (0U)
  10600. #define UART_ET7816_RXTHRESHOLD(x) (((uint8_t)(((uint8_t)(x)) << UART_ET7816_RXTHRESHOLD_SHIFT)) & UART_ET7816_RXTHRESHOLD_MASK)
  10601. #define UART_ET7816_TXTHRESHOLD_MASK (0xF0U)
  10602. #define UART_ET7816_TXTHRESHOLD_SHIFT (4U)
  10603. #define UART_ET7816_TXTHRESHOLD(x) (((uint8_t)(((uint8_t)(x)) << UART_ET7816_TXTHRESHOLD_SHIFT)) & UART_ET7816_TXTHRESHOLD_MASK)
  10604. /*! @name TL7816 - UART 7816 Transmit Length Register */
  10605. #define UART_TL7816_TLEN_MASK (0xFFU)
  10606. #define UART_TL7816_TLEN_SHIFT (0U)
  10607. #define UART_TL7816_TLEN(x) (((uint8_t)(((uint8_t)(x)) << UART_TL7816_TLEN_SHIFT)) & UART_TL7816_TLEN_MASK)
  10608. /*!
  10609. * @}
  10610. */ /* end of group UART_Register_Masks */
  10611. /* UART - Peripheral instance base addresses */
  10612. /** Peripheral UART0 base address */
  10613. #define UART0_BASE (0x4006A000u)
  10614. /** Peripheral UART0 base pointer */
  10615. #define UART0 ((UART_Type *)UART0_BASE)
  10616. /** Peripheral UART1 base address */
  10617. #define UART1_BASE (0x4006B000u)
  10618. /** Peripheral UART1 base pointer */
  10619. #define UART1 ((UART_Type *)UART1_BASE)
  10620. /** Peripheral UART2 base address */
  10621. #define UART2_BASE (0x4006C000u)
  10622. /** Peripheral UART2 base pointer */
  10623. #define UART2 ((UART_Type *)UART2_BASE)
  10624. /** Peripheral UART3 base address */
  10625. #define UART3_BASE (0x4006D000u)
  10626. /** Peripheral UART3 base pointer */
  10627. #define UART3 ((UART_Type *)UART3_BASE)
  10628. /** Peripheral UART4 base address */
  10629. #define UART4_BASE (0x400EA000u)
  10630. /** Peripheral UART4 base pointer */
  10631. #define UART4 ((UART_Type *)UART4_BASE)
  10632. /** Peripheral UART5 base address */
  10633. #define UART5_BASE (0x400EB000u)
  10634. /** Peripheral UART5 base pointer */
  10635. #define UART5 ((UART_Type *)UART5_BASE)
  10636. /** Array initializer of UART peripheral base addresses */
  10637. #define UART_BASE_ADDRS { UART0_BASE, UART1_BASE, UART2_BASE, UART3_BASE, UART4_BASE, UART5_BASE }
  10638. /** Array initializer of UART peripheral base pointers */
  10639. #define UART_BASE_PTRS { UART0, UART1, UART2, UART3, UART4, UART5 }
  10640. /** Interrupt vectors for the UART peripheral type */
  10641. #define UART_RX_TX_IRQS { UART0_RX_TX_IRQn, UART1_RX_TX_IRQn, UART2_RX_TX_IRQn, UART3_RX_TX_IRQn, UART4_RX_TX_IRQn, UART5_RX_TX_IRQn }
  10642. #define UART_ERR_IRQS { UART0_ERR_IRQn, UART1_ERR_IRQn, UART2_ERR_IRQn, UART3_ERR_IRQn, UART4_ERR_IRQn, UART5_ERR_IRQn }
  10643. #define UART_LON_IRQS { UART0_LON_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn }
  10644. /*!
  10645. * @}
  10646. */ /* end of group UART_Peripheral_Access_Layer */
  10647. /* ----------------------------------------------------------------------------
  10648. -- USB Peripheral Access Layer
  10649. ---------------------------------------------------------------------------- */
  10650. /*!
  10651. * @addtogroup USB_Peripheral_Access_Layer USB Peripheral Access Layer
  10652. * @{
  10653. */
  10654. /** USB - Register Layout Typedef */
  10655. typedef struct {
  10656. __I uint8_t PERID; /**< Peripheral ID register, offset: 0x0 */
  10657. uint8_t RESERVED_0[3];
  10658. __I uint8_t IDCOMP; /**< Peripheral ID Complement register, offset: 0x4 */
  10659. uint8_t RESERVED_1[3];
  10660. __I uint8_t REV; /**< Peripheral Revision register, offset: 0x8 */
  10661. uint8_t RESERVED_2[3];
  10662. __I uint8_t ADDINFO; /**< Peripheral Additional Info register, offset: 0xC */
  10663. uint8_t RESERVED_3[3];
  10664. __IO uint8_t OTGISTAT; /**< OTG Interrupt Status register, offset: 0x10 */
  10665. uint8_t RESERVED_4[3];
  10666. __IO uint8_t OTGICR; /**< OTG Interrupt Control register, offset: 0x14 */
  10667. uint8_t RESERVED_5[3];
  10668. __IO uint8_t OTGSTAT; /**< OTG Status register, offset: 0x18 */
  10669. uint8_t RESERVED_6[3];
  10670. __IO uint8_t OTGCTL; /**< OTG Control register, offset: 0x1C */
  10671. uint8_t RESERVED_7[99];
  10672. __IO uint8_t ISTAT; /**< Interrupt Status register, offset: 0x80 */
  10673. uint8_t RESERVED_8[3];
  10674. __IO uint8_t INTEN; /**< Interrupt Enable register, offset: 0x84 */
  10675. uint8_t RESERVED_9[3];
  10676. __IO uint8_t ERRSTAT; /**< Error Interrupt Status register, offset: 0x88 */
  10677. uint8_t RESERVED_10[3];
  10678. __IO uint8_t ERREN; /**< Error Interrupt Enable register, offset: 0x8C */
  10679. uint8_t RESERVED_11[3];
  10680. __I uint8_t STAT; /**< Status register, offset: 0x90 */
  10681. uint8_t RESERVED_12[3];
  10682. __IO uint8_t CTL; /**< Control register, offset: 0x94 */
  10683. uint8_t RESERVED_13[3];
  10684. __IO uint8_t ADDR; /**< Address register, offset: 0x98 */
  10685. uint8_t RESERVED_14[3];
  10686. __IO uint8_t BDTPAGE1; /**< BDT Page register 1, offset: 0x9C */
  10687. uint8_t RESERVED_15[3];
  10688. __IO uint8_t FRMNUML; /**< Frame Number register Low, offset: 0xA0 */
  10689. uint8_t RESERVED_16[3];
  10690. __IO uint8_t FRMNUMH; /**< Frame Number register High, offset: 0xA4 */
  10691. uint8_t RESERVED_17[3];
  10692. __IO uint8_t TOKEN; /**< Token register, offset: 0xA8 */
  10693. uint8_t RESERVED_18[3];
  10694. __IO uint8_t SOFTHLD; /**< SOF Threshold register, offset: 0xAC */
  10695. uint8_t RESERVED_19[3];
  10696. __IO uint8_t BDTPAGE2; /**< BDT Page Register 2, offset: 0xB0 */
  10697. uint8_t RESERVED_20[3];
  10698. __IO uint8_t BDTPAGE3; /**< BDT Page Register 3, offset: 0xB4 */
  10699. uint8_t RESERVED_21[11];
  10700. struct { /* offset: 0xC0, array step: 0x4 */
  10701. __IO uint8_t ENDPT; /**< Endpoint Control register, array offset: 0xC0, array step: 0x4 */
  10702. uint8_t RESERVED_0[3];
  10703. } ENDPOINT[16];
  10704. __IO uint8_t USBCTRL; /**< USB Control register, offset: 0x100 */
  10705. uint8_t RESERVED_22[3];
  10706. __I uint8_t OBSERVE; /**< USB OTG Observe register, offset: 0x104 */
  10707. uint8_t RESERVED_23[3];
  10708. __IO uint8_t CONTROL; /**< USB OTG Control register, offset: 0x108 */
  10709. uint8_t RESERVED_24[3];
  10710. __IO uint8_t USBTRC0; /**< USB Transceiver Control register 0, offset: 0x10C */
  10711. uint8_t RESERVED_25[7];
  10712. __IO uint8_t USBFRMADJUST; /**< Frame Adjust Register, offset: 0x114 */
  10713. uint8_t RESERVED_26[43];
  10714. __IO uint8_t CLK_RECOVER_CTRL; /**< USB Clock recovery control, offset: 0x140 */
  10715. uint8_t RESERVED_27[3];
  10716. __IO uint8_t CLK_RECOVER_IRC_EN; /**< IRC48M oscillator enable register, offset: 0x144 */
  10717. uint8_t RESERVED_28[23];
  10718. __IO uint8_t CLK_RECOVER_INT_STATUS; /**< Clock recovery separated interrupt status, offset: 0x15C */
  10719. } USB_Type;
  10720. /* ----------------------------------------------------------------------------
  10721. -- USB Register Masks
  10722. ---------------------------------------------------------------------------- */
  10723. /*!
  10724. * @addtogroup USB_Register_Masks USB Register Masks
  10725. * @{
  10726. */
  10727. /*! @name PERID - Peripheral ID register */
  10728. #define USB_PERID_ID_MASK (0x3FU)
  10729. #define USB_PERID_ID_SHIFT (0U)
  10730. #define USB_PERID_ID(x) (((uint8_t)(((uint8_t)(x)) << USB_PERID_ID_SHIFT)) & USB_PERID_ID_MASK)
  10731. /*! @name IDCOMP - Peripheral ID Complement register */
  10732. #define USB_IDCOMP_NID_MASK (0x3FU)
  10733. #define USB_IDCOMP_NID_SHIFT (0U)
  10734. #define USB_IDCOMP_NID(x) (((uint8_t)(((uint8_t)(x)) << USB_IDCOMP_NID_SHIFT)) & USB_IDCOMP_NID_MASK)
  10735. /*! @name REV - Peripheral Revision register */
  10736. #define USB_REV_REV_MASK (0xFFU)
  10737. #define USB_REV_REV_SHIFT (0U)
  10738. #define USB_REV_REV(x) (((uint8_t)(((uint8_t)(x)) << USB_REV_REV_SHIFT)) & USB_REV_REV_MASK)
  10739. /*! @name ADDINFO - Peripheral Additional Info register */
  10740. #define USB_ADDINFO_IEHOST_MASK (0x1U)
  10741. #define USB_ADDINFO_IEHOST_SHIFT (0U)
  10742. #define USB_ADDINFO_IEHOST(x) (((uint8_t)(((uint8_t)(x)) << USB_ADDINFO_IEHOST_SHIFT)) & USB_ADDINFO_IEHOST_MASK)
  10743. #define USB_ADDINFO_IRQNUM_MASK (0xF8U)
  10744. #define USB_ADDINFO_IRQNUM_SHIFT (3U)
  10745. #define USB_ADDINFO_IRQNUM(x) (((uint8_t)(((uint8_t)(x)) << USB_ADDINFO_IRQNUM_SHIFT)) & USB_ADDINFO_IRQNUM_MASK)
  10746. /*! @name OTGISTAT - OTG Interrupt Status register */
  10747. #define USB_OTGISTAT_AVBUSCHG_MASK (0x1U)
  10748. #define USB_OTGISTAT_AVBUSCHG_SHIFT (0U)
  10749. #define USB_OTGISTAT_AVBUSCHG(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGISTAT_AVBUSCHG_SHIFT)) & USB_OTGISTAT_AVBUSCHG_MASK)
  10750. #define USB_OTGISTAT_B_SESS_CHG_MASK (0x4U)
  10751. #define USB_OTGISTAT_B_SESS_CHG_SHIFT (2U)
  10752. #define USB_OTGISTAT_B_SESS_CHG(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGISTAT_B_SESS_CHG_SHIFT)) & USB_OTGISTAT_B_SESS_CHG_MASK)
  10753. #define USB_OTGISTAT_SESSVLDCHG_MASK (0x8U)
  10754. #define USB_OTGISTAT_SESSVLDCHG_SHIFT (3U)
  10755. #define USB_OTGISTAT_SESSVLDCHG(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGISTAT_SESSVLDCHG_SHIFT)) & USB_OTGISTAT_SESSVLDCHG_MASK)
  10756. #define USB_OTGISTAT_LINE_STATE_CHG_MASK (0x20U)
  10757. #define USB_OTGISTAT_LINE_STATE_CHG_SHIFT (5U)
  10758. #define USB_OTGISTAT_LINE_STATE_CHG(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGISTAT_LINE_STATE_CHG_SHIFT)) & USB_OTGISTAT_LINE_STATE_CHG_MASK)
  10759. #define USB_OTGISTAT_ONEMSEC_MASK (0x40U)
  10760. #define USB_OTGISTAT_ONEMSEC_SHIFT (6U)
  10761. #define USB_OTGISTAT_ONEMSEC(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGISTAT_ONEMSEC_SHIFT)) & USB_OTGISTAT_ONEMSEC_MASK)
  10762. #define USB_OTGISTAT_IDCHG_MASK (0x80U)
  10763. #define USB_OTGISTAT_IDCHG_SHIFT (7U)
  10764. #define USB_OTGISTAT_IDCHG(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGISTAT_IDCHG_SHIFT)) & USB_OTGISTAT_IDCHG_MASK)
  10765. /*! @name OTGICR - OTG Interrupt Control register */
  10766. #define USB_OTGICR_AVBUSEN_MASK (0x1U)
  10767. #define USB_OTGICR_AVBUSEN_SHIFT (0U)
  10768. #define USB_OTGICR_AVBUSEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGICR_AVBUSEN_SHIFT)) & USB_OTGICR_AVBUSEN_MASK)
  10769. #define USB_OTGICR_BSESSEN_MASK (0x4U)
  10770. #define USB_OTGICR_BSESSEN_SHIFT (2U)
  10771. #define USB_OTGICR_BSESSEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGICR_BSESSEN_SHIFT)) & USB_OTGICR_BSESSEN_MASK)
  10772. #define USB_OTGICR_SESSVLDEN_MASK (0x8U)
  10773. #define USB_OTGICR_SESSVLDEN_SHIFT (3U)
  10774. #define USB_OTGICR_SESSVLDEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGICR_SESSVLDEN_SHIFT)) & USB_OTGICR_SESSVLDEN_MASK)
  10775. #define USB_OTGICR_LINESTATEEN_MASK (0x20U)
  10776. #define USB_OTGICR_LINESTATEEN_SHIFT (5U)
  10777. #define USB_OTGICR_LINESTATEEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGICR_LINESTATEEN_SHIFT)) & USB_OTGICR_LINESTATEEN_MASK)
  10778. #define USB_OTGICR_ONEMSECEN_MASK (0x40U)
  10779. #define USB_OTGICR_ONEMSECEN_SHIFT (6U)
  10780. #define USB_OTGICR_ONEMSECEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGICR_ONEMSECEN_SHIFT)) & USB_OTGICR_ONEMSECEN_MASK)
  10781. #define USB_OTGICR_IDEN_MASK (0x80U)
  10782. #define USB_OTGICR_IDEN_SHIFT (7U)
  10783. #define USB_OTGICR_IDEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGICR_IDEN_SHIFT)) & USB_OTGICR_IDEN_MASK)
  10784. /*! @name OTGSTAT - OTG Status register */
  10785. #define USB_OTGSTAT_AVBUSVLD_MASK (0x1U)
  10786. #define USB_OTGSTAT_AVBUSVLD_SHIFT (0U)
  10787. #define USB_OTGSTAT_AVBUSVLD(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGSTAT_AVBUSVLD_SHIFT)) & USB_OTGSTAT_AVBUSVLD_MASK)
  10788. #define USB_OTGSTAT_BSESSEND_MASK (0x4U)
  10789. #define USB_OTGSTAT_BSESSEND_SHIFT (2U)
  10790. #define USB_OTGSTAT_BSESSEND(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGSTAT_BSESSEND_SHIFT)) & USB_OTGSTAT_BSESSEND_MASK)
  10791. #define USB_OTGSTAT_SESS_VLD_MASK (0x8U)
  10792. #define USB_OTGSTAT_SESS_VLD_SHIFT (3U)
  10793. #define USB_OTGSTAT_SESS_VLD(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGSTAT_SESS_VLD_SHIFT)) & USB_OTGSTAT_SESS_VLD_MASK)
  10794. #define USB_OTGSTAT_LINESTATESTABLE_MASK (0x20U)
  10795. #define USB_OTGSTAT_LINESTATESTABLE_SHIFT (5U)
  10796. #define USB_OTGSTAT_LINESTATESTABLE(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGSTAT_LINESTATESTABLE_SHIFT)) & USB_OTGSTAT_LINESTATESTABLE_MASK)
  10797. #define USB_OTGSTAT_ONEMSECEN_MASK (0x40U)
  10798. #define USB_OTGSTAT_ONEMSECEN_SHIFT (6U)
  10799. #define USB_OTGSTAT_ONEMSECEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGSTAT_ONEMSECEN_SHIFT)) & USB_OTGSTAT_ONEMSECEN_MASK)
  10800. #define USB_OTGSTAT_ID_MASK (0x80U)
  10801. #define USB_OTGSTAT_ID_SHIFT (7U)
  10802. #define USB_OTGSTAT_ID(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGSTAT_ID_SHIFT)) & USB_OTGSTAT_ID_MASK)
  10803. /*! @name OTGCTL - OTG Control register */
  10804. #define USB_OTGCTL_OTGEN_MASK (0x4U)
  10805. #define USB_OTGCTL_OTGEN_SHIFT (2U)
  10806. #define USB_OTGCTL_OTGEN(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGCTL_OTGEN_SHIFT)) & USB_OTGCTL_OTGEN_MASK)
  10807. #define USB_OTGCTL_DMLOW_MASK (0x10U)
  10808. #define USB_OTGCTL_DMLOW_SHIFT (4U)
  10809. #define USB_OTGCTL_DMLOW(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGCTL_DMLOW_SHIFT)) & USB_OTGCTL_DMLOW_MASK)
  10810. #define USB_OTGCTL_DPLOW_MASK (0x20U)
  10811. #define USB_OTGCTL_DPLOW_SHIFT (5U)
  10812. #define USB_OTGCTL_DPLOW(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGCTL_DPLOW_SHIFT)) & USB_OTGCTL_DPLOW_MASK)
  10813. #define USB_OTGCTL_DPHIGH_MASK (0x80U)
  10814. #define USB_OTGCTL_DPHIGH_SHIFT (7U)
  10815. #define USB_OTGCTL_DPHIGH(x) (((uint8_t)(((uint8_t)(x)) << USB_OTGCTL_DPHIGH_SHIFT)) & USB_OTGCTL_DPHIGH_MASK)
  10816. /*! @name ISTAT - Interrupt Status register */
  10817. #define USB_ISTAT_USBRST_MASK (0x1U)
  10818. #define USB_ISTAT_USBRST_SHIFT (0U)
  10819. #define USB_ISTAT_USBRST(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_USBRST_SHIFT)) & USB_ISTAT_USBRST_MASK)
  10820. #define USB_ISTAT_ERROR_MASK (0x2U)
  10821. #define USB_ISTAT_ERROR_SHIFT (1U)
  10822. #define USB_ISTAT_ERROR(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_ERROR_SHIFT)) & USB_ISTAT_ERROR_MASK)
  10823. #define USB_ISTAT_SOFTOK_MASK (0x4U)
  10824. #define USB_ISTAT_SOFTOK_SHIFT (2U)
  10825. #define USB_ISTAT_SOFTOK(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_SOFTOK_SHIFT)) & USB_ISTAT_SOFTOK_MASK)
  10826. #define USB_ISTAT_TOKDNE_MASK (0x8U)
  10827. #define USB_ISTAT_TOKDNE_SHIFT (3U)
  10828. #define USB_ISTAT_TOKDNE(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_TOKDNE_SHIFT)) & USB_ISTAT_TOKDNE_MASK)
  10829. #define USB_ISTAT_SLEEP_MASK (0x10U)
  10830. #define USB_ISTAT_SLEEP_SHIFT (4U)
  10831. #define USB_ISTAT_SLEEP(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_SLEEP_SHIFT)) & USB_ISTAT_SLEEP_MASK)
  10832. #define USB_ISTAT_RESUME_MASK (0x20U)
  10833. #define USB_ISTAT_RESUME_SHIFT (5U)
  10834. #define USB_ISTAT_RESUME(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_RESUME_SHIFT)) & USB_ISTAT_RESUME_MASK)
  10835. #define USB_ISTAT_ATTACH_MASK (0x40U)
  10836. #define USB_ISTAT_ATTACH_SHIFT (6U)
  10837. #define USB_ISTAT_ATTACH(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_ATTACH_SHIFT)) & USB_ISTAT_ATTACH_MASK)
  10838. #define USB_ISTAT_STALL_MASK (0x80U)
  10839. #define USB_ISTAT_STALL_SHIFT (7U)
  10840. #define USB_ISTAT_STALL(x) (((uint8_t)(((uint8_t)(x)) << USB_ISTAT_STALL_SHIFT)) & USB_ISTAT_STALL_MASK)
  10841. /*! @name INTEN - Interrupt Enable register */
  10842. #define USB_INTEN_USBRSTEN_MASK (0x1U)
  10843. #define USB_INTEN_USBRSTEN_SHIFT (0U)
  10844. #define USB_INTEN_USBRSTEN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_USBRSTEN_SHIFT)) & USB_INTEN_USBRSTEN_MASK)
  10845. #define USB_INTEN_ERROREN_MASK (0x2U)
  10846. #define USB_INTEN_ERROREN_SHIFT (1U)
  10847. #define USB_INTEN_ERROREN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_ERROREN_SHIFT)) & USB_INTEN_ERROREN_MASK)
  10848. #define USB_INTEN_SOFTOKEN_MASK (0x4U)
  10849. #define USB_INTEN_SOFTOKEN_SHIFT (2U)
  10850. #define USB_INTEN_SOFTOKEN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_SOFTOKEN_SHIFT)) & USB_INTEN_SOFTOKEN_MASK)
  10851. #define USB_INTEN_TOKDNEEN_MASK (0x8U)
  10852. #define USB_INTEN_TOKDNEEN_SHIFT (3U)
  10853. #define USB_INTEN_TOKDNEEN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_TOKDNEEN_SHIFT)) & USB_INTEN_TOKDNEEN_MASK)
  10854. #define USB_INTEN_SLEEPEN_MASK (0x10U)
  10855. #define USB_INTEN_SLEEPEN_SHIFT (4U)
  10856. #define USB_INTEN_SLEEPEN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_SLEEPEN_SHIFT)) & USB_INTEN_SLEEPEN_MASK)
  10857. #define USB_INTEN_RESUMEEN_MASK (0x20U)
  10858. #define USB_INTEN_RESUMEEN_SHIFT (5U)
  10859. #define USB_INTEN_RESUMEEN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_RESUMEEN_SHIFT)) & USB_INTEN_RESUMEEN_MASK)
  10860. #define USB_INTEN_ATTACHEN_MASK (0x40U)
  10861. #define USB_INTEN_ATTACHEN_SHIFT (6U)
  10862. #define USB_INTEN_ATTACHEN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_ATTACHEN_SHIFT)) & USB_INTEN_ATTACHEN_MASK)
  10863. #define USB_INTEN_STALLEN_MASK (0x80U)
  10864. #define USB_INTEN_STALLEN_SHIFT (7U)
  10865. #define USB_INTEN_STALLEN(x) (((uint8_t)(((uint8_t)(x)) << USB_INTEN_STALLEN_SHIFT)) & USB_INTEN_STALLEN_MASK)
  10866. /*! @name ERRSTAT - Error Interrupt Status register */
  10867. #define USB_ERRSTAT_PIDERR_MASK (0x1U)
  10868. #define USB_ERRSTAT_PIDERR_SHIFT (0U)
  10869. #define USB_ERRSTAT_PIDERR(x) (((uint8_t)(((uint8_t)(x)) << USB_ERRSTAT_PIDERR_SHIFT)) & USB_ERRSTAT_PIDERR_MASK)
  10870. #define USB_ERRSTAT_CRC5EOF_MASK (0x2U)
  10871. #define USB_ERRSTAT_CRC5EOF_SHIFT (1U)
  10872. #define USB_ERRSTAT_CRC5EOF(x) (((uint8_t)(((uint8_t)(x)) << USB_ERRSTAT_CRC5EOF_SHIFT)) & USB_ERRSTAT_CRC5EOF_MASK)
  10873. #define USB_ERRSTAT_CRC16_MASK (0x4U)
  10874. #define USB_ERRSTAT_CRC16_SHIFT (2U)
  10875. #define USB_ERRSTAT_CRC16(x) (((uint8_t)(((uint8_t)(x)) << USB_ERRSTAT_CRC16_SHIFT)) & USB_ERRSTAT_CRC16_MASK)
  10876. #define USB_ERRSTAT_DFN8_MASK (0x8U)
  10877. #define USB_ERRSTAT_DFN8_SHIFT (3U)
  10878. #define USB_ERRSTAT_DFN8(x) (((uint8_t)(((uint8_t)(x)) << USB_ERRSTAT_DFN8_SHIFT)) & USB_ERRSTAT_DFN8_MASK)
  10879. #define USB_ERRSTAT_BTOERR_MASK (0x10U)
  10880. #define USB_ERRSTAT_BTOERR_SHIFT (4U)
  10881. #define USB_ERRSTAT_BTOERR(x) (((uint8_t)(((uint8_t)(x)) << USB_ERRSTAT_BTOERR_SHIFT)) & USB_ERRSTAT_BTOERR_MASK)
  10882. #define USB_ERRSTAT_DMAERR_MASK (0x20U)
  10883. #define USB_ERRSTAT_DMAERR_SHIFT (5U)
  10884. #define USB_ERRSTAT_DMAERR(x) (((uint8_t)(((uint8_t)(x)) << USB_ERRSTAT_DMAERR_SHIFT)) & USB_ERRSTAT_DMAERR_MASK)
  10885. #define USB_ERRSTAT_BTSERR_MASK (0x80U)
  10886. #define USB_ERRSTAT_BTSERR_SHIFT (7U)
  10887. #define USB_ERRSTAT_BTSERR(x) (((uint8_t)(((uint8_t)(x)) << USB_ERRSTAT_BTSERR_SHIFT)) & USB_ERRSTAT_BTSERR_MASK)
  10888. /*! @name ERREN - Error Interrupt Enable register */
  10889. #define USB_ERREN_PIDERREN_MASK (0x1U)
  10890. #define USB_ERREN_PIDERREN_SHIFT (0U)
  10891. #define USB_ERREN_PIDERREN(x) (((uint8_t)(((uint8_t)(x)) << USB_ERREN_PIDERREN_SHIFT)) & USB_ERREN_PIDERREN_MASK)
  10892. #define USB_ERREN_CRC5EOFEN_MASK (0x2U)
  10893. #define USB_ERREN_CRC5EOFEN_SHIFT (1U)
  10894. #define USB_ERREN_CRC5EOFEN(x) (((uint8_t)(((uint8_t)(x)) << USB_ERREN_CRC5EOFEN_SHIFT)) & USB_ERREN_CRC5EOFEN_MASK)
  10895. #define USB_ERREN_CRC16EN_MASK (0x4U)
  10896. #define USB_ERREN_CRC16EN_SHIFT (2U)
  10897. #define USB_ERREN_CRC16EN(x) (((uint8_t)(((uint8_t)(x)) << USB_ERREN_CRC16EN_SHIFT)) & USB_ERREN_CRC16EN_MASK)
  10898. #define USB_ERREN_DFN8EN_MASK (0x8U)
  10899. #define USB_ERREN_DFN8EN_SHIFT (3U)
  10900. #define USB_ERREN_DFN8EN(x) (((uint8_t)(((uint8_t)(x)) << USB_ERREN_DFN8EN_SHIFT)) & USB_ERREN_DFN8EN_MASK)
  10901. #define USB_ERREN_BTOERREN_MASK (0x10U)
  10902. #define USB_ERREN_BTOERREN_SHIFT (4U)
  10903. #define USB_ERREN_BTOERREN(x) (((uint8_t)(((uint8_t)(x)) << USB_ERREN_BTOERREN_SHIFT)) & USB_ERREN_BTOERREN_MASK)
  10904. #define USB_ERREN_DMAERREN_MASK (0x20U)
  10905. #define USB_ERREN_DMAERREN_SHIFT (5U)
  10906. #define USB_ERREN_DMAERREN(x) (((uint8_t)(((uint8_t)(x)) << USB_ERREN_DMAERREN_SHIFT)) & USB_ERREN_DMAERREN_MASK)
  10907. #define USB_ERREN_BTSERREN_MASK (0x80U)
  10908. #define USB_ERREN_BTSERREN_SHIFT (7U)
  10909. #define USB_ERREN_BTSERREN(x) (((uint8_t)(((uint8_t)(x)) << USB_ERREN_BTSERREN_SHIFT)) & USB_ERREN_BTSERREN_MASK)
  10910. /*! @name STAT - Status register */
  10911. #define USB_STAT_ODD_MASK (0x4U)
  10912. #define USB_STAT_ODD_SHIFT (2U)
  10913. #define USB_STAT_ODD(x) (((uint8_t)(((uint8_t)(x)) << USB_STAT_ODD_SHIFT)) & USB_STAT_ODD_MASK)
  10914. #define USB_STAT_TX_MASK (0x8U)
  10915. #define USB_STAT_TX_SHIFT (3U)
  10916. #define USB_STAT_TX(x) (((uint8_t)(((uint8_t)(x)) << USB_STAT_TX_SHIFT)) & USB_STAT_TX_MASK)
  10917. #define USB_STAT_ENDP_MASK (0xF0U)
  10918. #define USB_STAT_ENDP_SHIFT (4U)
  10919. #define USB_STAT_ENDP(x) (((uint8_t)(((uint8_t)(x)) << USB_STAT_ENDP_SHIFT)) & USB_STAT_ENDP_MASK)
  10920. /*! @name CTL - Control register */
  10921. #define USB_CTL_USBENSOFEN_MASK (0x1U)
  10922. #define USB_CTL_USBENSOFEN_SHIFT (0U)
  10923. #define USB_CTL_USBENSOFEN(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_USBENSOFEN_SHIFT)) & USB_CTL_USBENSOFEN_MASK)
  10924. #define USB_CTL_ODDRST_MASK (0x2U)
  10925. #define USB_CTL_ODDRST_SHIFT (1U)
  10926. #define USB_CTL_ODDRST(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_ODDRST_SHIFT)) & USB_CTL_ODDRST_MASK)
  10927. #define USB_CTL_RESUME_MASK (0x4U)
  10928. #define USB_CTL_RESUME_SHIFT (2U)
  10929. #define USB_CTL_RESUME(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_RESUME_SHIFT)) & USB_CTL_RESUME_MASK)
  10930. #define USB_CTL_HOSTMODEEN_MASK (0x8U)
  10931. #define USB_CTL_HOSTMODEEN_SHIFT (3U)
  10932. #define USB_CTL_HOSTMODEEN(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_HOSTMODEEN_SHIFT)) & USB_CTL_HOSTMODEEN_MASK)
  10933. #define USB_CTL_RESET_MASK (0x10U)
  10934. #define USB_CTL_RESET_SHIFT (4U)
  10935. #define USB_CTL_RESET(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_RESET_SHIFT)) & USB_CTL_RESET_MASK)
  10936. #define USB_CTL_TXSUSPENDTOKENBUSY_MASK (0x20U)
  10937. #define USB_CTL_TXSUSPENDTOKENBUSY_SHIFT (5U)
  10938. #define USB_CTL_TXSUSPENDTOKENBUSY(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_TXSUSPENDTOKENBUSY_SHIFT)) & USB_CTL_TXSUSPENDTOKENBUSY_MASK)
  10939. #define USB_CTL_SE0_MASK (0x40U)
  10940. #define USB_CTL_SE0_SHIFT (6U)
  10941. #define USB_CTL_SE0(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_SE0_SHIFT)) & USB_CTL_SE0_MASK)
  10942. #define USB_CTL_JSTATE_MASK (0x80U)
  10943. #define USB_CTL_JSTATE_SHIFT (7U)
  10944. #define USB_CTL_JSTATE(x) (((uint8_t)(((uint8_t)(x)) << USB_CTL_JSTATE_SHIFT)) & USB_CTL_JSTATE_MASK)
  10945. /*! @name ADDR - Address register */
  10946. #define USB_ADDR_ADDR_MASK (0x7FU)
  10947. #define USB_ADDR_ADDR_SHIFT (0U)
  10948. #define USB_ADDR_ADDR(x) (((uint8_t)(((uint8_t)(x)) << USB_ADDR_ADDR_SHIFT)) & USB_ADDR_ADDR_MASK)
  10949. #define USB_ADDR_LSEN_MASK (0x80U)
  10950. #define USB_ADDR_LSEN_SHIFT (7U)
  10951. #define USB_ADDR_LSEN(x) (((uint8_t)(((uint8_t)(x)) << USB_ADDR_LSEN_SHIFT)) & USB_ADDR_LSEN_MASK)
  10952. /*! @name BDTPAGE1 - BDT Page register 1 */
  10953. #define USB_BDTPAGE1_BDTBA_MASK (0xFEU)
  10954. #define USB_BDTPAGE1_BDTBA_SHIFT (1U)
  10955. #define USB_BDTPAGE1_BDTBA(x) (((uint8_t)(((uint8_t)(x)) << USB_BDTPAGE1_BDTBA_SHIFT)) & USB_BDTPAGE1_BDTBA_MASK)
  10956. /*! @name FRMNUML - Frame Number register Low */
  10957. #define USB_FRMNUML_FRM_MASK (0xFFU)
  10958. #define USB_FRMNUML_FRM_SHIFT (0U)
  10959. #define USB_FRMNUML_FRM(x) (((uint8_t)(((uint8_t)(x)) << USB_FRMNUML_FRM_SHIFT)) & USB_FRMNUML_FRM_MASK)
  10960. /*! @name FRMNUMH - Frame Number register High */
  10961. #define USB_FRMNUMH_FRM_MASK (0x7U)
  10962. #define USB_FRMNUMH_FRM_SHIFT (0U)
  10963. #define USB_FRMNUMH_FRM(x) (((uint8_t)(((uint8_t)(x)) << USB_FRMNUMH_FRM_SHIFT)) & USB_FRMNUMH_FRM_MASK)
  10964. /*! @name TOKEN - Token register */
  10965. #define USB_TOKEN_TOKENENDPT_MASK (0xFU)
  10966. #define USB_TOKEN_TOKENENDPT_SHIFT (0U)
  10967. #define USB_TOKEN_TOKENENDPT(x) (((uint8_t)(((uint8_t)(x)) << USB_TOKEN_TOKENENDPT_SHIFT)) & USB_TOKEN_TOKENENDPT_MASK)
  10968. #define USB_TOKEN_TOKENPID_MASK (0xF0U)
  10969. #define USB_TOKEN_TOKENPID_SHIFT (4U)
  10970. #define USB_TOKEN_TOKENPID(x) (((uint8_t)(((uint8_t)(x)) << USB_TOKEN_TOKENPID_SHIFT)) & USB_TOKEN_TOKENPID_MASK)
  10971. /*! @name SOFTHLD - SOF Threshold register */
  10972. #define USB_SOFTHLD_CNT_MASK (0xFFU)
  10973. #define USB_SOFTHLD_CNT_SHIFT (0U)
  10974. #define USB_SOFTHLD_CNT(x) (((uint8_t)(((uint8_t)(x)) << USB_SOFTHLD_CNT_SHIFT)) & USB_SOFTHLD_CNT_MASK)
  10975. /*! @name BDTPAGE2 - BDT Page Register 2 */
  10976. #define USB_BDTPAGE2_BDTBA_MASK (0xFFU)
  10977. #define USB_BDTPAGE2_BDTBA_SHIFT (0U)
  10978. #define USB_BDTPAGE2_BDTBA(x) (((uint8_t)(((uint8_t)(x)) << USB_BDTPAGE2_BDTBA_SHIFT)) & USB_BDTPAGE2_BDTBA_MASK)
  10979. /*! @name BDTPAGE3 - BDT Page Register 3 */
  10980. #define USB_BDTPAGE3_BDTBA_MASK (0xFFU)
  10981. #define USB_BDTPAGE3_BDTBA_SHIFT (0U)
  10982. #define USB_BDTPAGE3_BDTBA(x) (((uint8_t)(((uint8_t)(x)) << USB_BDTPAGE3_BDTBA_SHIFT)) & USB_BDTPAGE3_BDTBA_MASK)
  10983. /*! @name ENDPT - Endpoint Control register */
  10984. #define USB_ENDPT_EPHSHK_MASK (0x1U)
  10985. #define USB_ENDPT_EPHSHK_SHIFT (0U)
  10986. #define USB_ENDPT_EPHSHK(x) (((uint8_t)(((uint8_t)(x)) << USB_ENDPT_EPHSHK_SHIFT)) & USB_ENDPT_EPHSHK_MASK)
  10987. #define USB_ENDPT_EPSTALL_MASK (0x2U)
  10988. #define USB_ENDPT_EPSTALL_SHIFT (1U)
  10989. #define USB_ENDPT_EPSTALL(x) (((uint8_t)(((uint8_t)(x)) << USB_ENDPT_EPSTALL_SHIFT)) & USB_ENDPT_EPSTALL_MASK)
  10990. #define USB_ENDPT_EPTXEN_MASK (0x4U)
  10991. #define USB_ENDPT_EPTXEN_SHIFT (2U)
  10992. #define USB_ENDPT_EPTXEN(x) (((uint8_t)(((uint8_t)(x)) << USB_ENDPT_EPTXEN_SHIFT)) & USB_ENDPT_EPTXEN_MASK)
  10993. #define USB_ENDPT_EPRXEN_MASK (0x8U)
  10994. #define USB_ENDPT_EPRXEN_SHIFT (3U)
  10995. #define USB_ENDPT_EPRXEN(x) (((uint8_t)(((uint8_t)(x)) << USB_ENDPT_EPRXEN_SHIFT)) & USB_ENDPT_EPRXEN_MASK)
  10996. #define USB_ENDPT_EPCTLDIS_MASK (0x10U)
  10997. #define USB_ENDPT_EPCTLDIS_SHIFT (4U)
  10998. #define USB_ENDPT_EPCTLDIS(x) (((uint8_t)(((uint8_t)(x)) << USB_ENDPT_EPCTLDIS_SHIFT)) & USB_ENDPT_EPCTLDIS_MASK)
  10999. #define USB_ENDPT_RETRYDIS_MASK (0x40U)
  11000. #define USB_ENDPT_RETRYDIS_SHIFT (6U)
  11001. #define USB_ENDPT_RETRYDIS(x) (((uint8_t)(((uint8_t)(x)) << USB_ENDPT_RETRYDIS_SHIFT)) & USB_ENDPT_RETRYDIS_MASK)
  11002. #define USB_ENDPT_HOSTWOHUB_MASK (0x80U)
  11003. #define USB_ENDPT_HOSTWOHUB_SHIFT (7U)
  11004. #define USB_ENDPT_HOSTWOHUB(x) (((uint8_t)(((uint8_t)(x)) << USB_ENDPT_HOSTWOHUB_SHIFT)) & USB_ENDPT_HOSTWOHUB_MASK)
  11005. /* The count of USB_ENDPT */
  11006. #define USB_ENDPT_COUNT (16U)
  11007. /*! @name USBCTRL - USB Control register */
  11008. #define USB_USBCTRL_PDE_MASK (0x40U)
  11009. #define USB_USBCTRL_PDE_SHIFT (6U)
  11010. #define USB_USBCTRL_PDE(x) (((uint8_t)(((uint8_t)(x)) << USB_USBCTRL_PDE_SHIFT)) & USB_USBCTRL_PDE_MASK)
  11011. #define USB_USBCTRL_SUSP_MASK (0x80U)
  11012. #define USB_USBCTRL_SUSP_SHIFT (7U)
  11013. #define USB_USBCTRL_SUSP(x) (((uint8_t)(((uint8_t)(x)) << USB_USBCTRL_SUSP_SHIFT)) & USB_USBCTRL_SUSP_MASK)
  11014. /*! @name OBSERVE - USB OTG Observe register */
  11015. #define USB_OBSERVE_DMPD_MASK (0x10U)
  11016. #define USB_OBSERVE_DMPD_SHIFT (4U)
  11017. #define USB_OBSERVE_DMPD(x) (((uint8_t)(((uint8_t)(x)) << USB_OBSERVE_DMPD_SHIFT)) & USB_OBSERVE_DMPD_MASK)
  11018. #define USB_OBSERVE_DPPD_MASK (0x40U)
  11019. #define USB_OBSERVE_DPPD_SHIFT (6U)
  11020. #define USB_OBSERVE_DPPD(x) (((uint8_t)(((uint8_t)(x)) << USB_OBSERVE_DPPD_SHIFT)) & USB_OBSERVE_DPPD_MASK)
  11021. #define USB_OBSERVE_DPPU_MASK (0x80U)
  11022. #define USB_OBSERVE_DPPU_SHIFT (7U)
  11023. #define USB_OBSERVE_DPPU(x) (((uint8_t)(((uint8_t)(x)) << USB_OBSERVE_DPPU_SHIFT)) & USB_OBSERVE_DPPU_MASK)
  11024. /*! @name CONTROL - USB OTG Control register */
  11025. #define USB_CONTROL_DPPULLUPNONOTG_MASK (0x10U)
  11026. #define USB_CONTROL_DPPULLUPNONOTG_SHIFT (4U)
  11027. #define USB_CONTROL_DPPULLUPNONOTG(x) (((uint8_t)(((uint8_t)(x)) << USB_CONTROL_DPPULLUPNONOTG_SHIFT)) & USB_CONTROL_DPPULLUPNONOTG_MASK)
  11028. /*! @name USBTRC0 - USB Transceiver Control register 0 */
  11029. #define USB_USBTRC0_USB_RESUME_INT_MASK (0x1U)
  11030. #define USB_USBTRC0_USB_RESUME_INT_SHIFT (0U)
  11031. #define USB_USBTRC0_USB_RESUME_INT(x) (((uint8_t)(((uint8_t)(x)) << USB_USBTRC0_USB_RESUME_INT_SHIFT)) & USB_USBTRC0_USB_RESUME_INT_MASK)
  11032. #define USB_USBTRC0_SYNC_DET_MASK (0x2U)
  11033. #define USB_USBTRC0_SYNC_DET_SHIFT (1U)
  11034. #define USB_USBTRC0_SYNC_DET(x) (((uint8_t)(((uint8_t)(x)) << USB_USBTRC0_SYNC_DET_SHIFT)) & USB_USBTRC0_SYNC_DET_MASK)
  11035. #define USB_USBTRC0_USB_CLK_RECOVERY_INT_MASK (0x4U)
  11036. #define USB_USBTRC0_USB_CLK_RECOVERY_INT_SHIFT (2U)
  11037. #define USB_USBTRC0_USB_CLK_RECOVERY_INT(x) (((uint8_t)(((uint8_t)(x)) << USB_USBTRC0_USB_CLK_RECOVERY_INT_SHIFT)) & USB_USBTRC0_USB_CLK_RECOVERY_INT_MASK)
  11038. #define USB_USBTRC0_USBRESMEN_MASK (0x20U)
  11039. #define USB_USBTRC0_USBRESMEN_SHIFT (5U)
  11040. #define USB_USBTRC0_USBRESMEN(x) (((uint8_t)(((uint8_t)(x)) << USB_USBTRC0_USBRESMEN_SHIFT)) & USB_USBTRC0_USBRESMEN_MASK)
  11041. #define USB_USBTRC0_USBRESET_MASK (0x80U)
  11042. #define USB_USBTRC0_USBRESET_SHIFT (7U)
  11043. #define USB_USBTRC0_USBRESET(x) (((uint8_t)(((uint8_t)(x)) << USB_USBTRC0_USBRESET_SHIFT)) & USB_USBTRC0_USBRESET_MASK)
  11044. /*! @name USBFRMADJUST - Frame Adjust Register */
  11045. #define USB_USBFRMADJUST_ADJ_MASK (0xFFU)
  11046. #define USB_USBFRMADJUST_ADJ_SHIFT (0U)
  11047. #define USB_USBFRMADJUST_ADJ(x) (((uint8_t)(((uint8_t)(x)) << USB_USBFRMADJUST_ADJ_SHIFT)) & USB_USBFRMADJUST_ADJ_MASK)
  11048. /*! @name CLK_RECOVER_CTRL - USB Clock recovery control */
  11049. #define USB_CLK_RECOVER_CTRL_RESTART_IFRTRIM_EN_MASK (0x20U)
  11050. #define USB_CLK_RECOVER_CTRL_RESTART_IFRTRIM_EN_SHIFT (5U)
  11051. #define USB_CLK_RECOVER_CTRL_RESTART_IFRTRIM_EN(x) (((uint8_t)(((uint8_t)(x)) << USB_CLK_RECOVER_CTRL_RESTART_IFRTRIM_EN_SHIFT)) & USB_CLK_RECOVER_CTRL_RESTART_IFRTRIM_EN_MASK)
  11052. #define USB_CLK_RECOVER_CTRL_RESET_RESUME_ROUGH_EN_MASK (0x40U)
  11053. #define USB_CLK_RECOVER_CTRL_RESET_RESUME_ROUGH_EN_SHIFT (6U)
  11054. #define USB_CLK_RECOVER_CTRL_RESET_RESUME_ROUGH_EN(x) (((uint8_t)(((uint8_t)(x)) << USB_CLK_RECOVER_CTRL_RESET_RESUME_ROUGH_EN_SHIFT)) & USB_CLK_RECOVER_CTRL_RESET_RESUME_ROUGH_EN_MASK)
  11055. #define USB_CLK_RECOVER_CTRL_CLOCK_RECOVER_EN_MASK (0x80U)
  11056. #define USB_CLK_RECOVER_CTRL_CLOCK_RECOVER_EN_SHIFT (7U)
  11057. #define USB_CLK_RECOVER_CTRL_CLOCK_RECOVER_EN(x) (((uint8_t)(((uint8_t)(x)) << USB_CLK_RECOVER_CTRL_CLOCK_RECOVER_EN_SHIFT)) & USB_CLK_RECOVER_CTRL_CLOCK_RECOVER_EN_MASK)
  11058. /*! @name CLK_RECOVER_IRC_EN - IRC48M oscillator enable register */
  11059. #define USB_CLK_RECOVER_IRC_EN_REG_EN_MASK (0x1U)
  11060. #define USB_CLK_RECOVER_IRC_EN_REG_EN_SHIFT (0U)
  11061. #define USB_CLK_RECOVER_IRC_EN_REG_EN(x) (((uint8_t)(((uint8_t)(x)) << USB_CLK_RECOVER_IRC_EN_REG_EN_SHIFT)) & USB_CLK_RECOVER_IRC_EN_REG_EN_MASK)
  11062. #define USB_CLK_RECOVER_IRC_EN_IRC_EN_MASK (0x2U)
  11063. #define USB_CLK_RECOVER_IRC_EN_IRC_EN_SHIFT (1U)
  11064. #define USB_CLK_RECOVER_IRC_EN_IRC_EN(x) (((uint8_t)(((uint8_t)(x)) << USB_CLK_RECOVER_IRC_EN_IRC_EN_SHIFT)) & USB_CLK_RECOVER_IRC_EN_IRC_EN_MASK)
  11065. /*! @name CLK_RECOVER_INT_STATUS - Clock recovery separated interrupt status */
  11066. #define USB_CLK_RECOVER_INT_STATUS_OVF_ERROR_MASK (0x10U)
  11067. #define USB_CLK_RECOVER_INT_STATUS_OVF_ERROR_SHIFT (4U)
  11068. #define USB_CLK_RECOVER_INT_STATUS_OVF_ERROR(x) (((uint8_t)(((uint8_t)(x)) << USB_CLK_RECOVER_INT_STATUS_OVF_ERROR_SHIFT)) & USB_CLK_RECOVER_INT_STATUS_OVF_ERROR_MASK)
  11069. /*!
  11070. * @}
  11071. */ /* end of group USB_Register_Masks */
  11072. /* USB - Peripheral instance base addresses */
  11073. /** Peripheral USB0 base address */
  11074. #define USB0_BASE (0x40072000u)
  11075. /** Peripheral USB0 base pointer */
  11076. #define USB0 ((USB_Type *)USB0_BASE)
  11077. /** Array initializer of USB peripheral base addresses */
  11078. #define USB_BASE_ADDRS { USB0_BASE }
  11079. /** Array initializer of USB peripheral base pointers */
  11080. #define USB_BASE_PTRS { USB0 }
  11081. /** Interrupt vectors for the USB peripheral type */
  11082. #define USB_IRQS { USB0_IRQn }
  11083. /*!
  11084. * @}
  11085. */ /* end of group USB_Peripheral_Access_Layer */
  11086. /* ----------------------------------------------------------------------------
  11087. -- USBDCD Peripheral Access Layer
  11088. ---------------------------------------------------------------------------- */
  11089. /*!
  11090. * @addtogroup USBDCD_Peripheral_Access_Layer USBDCD Peripheral Access Layer
  11091. * @{
  11092. */
  11093. /** USBDCD - Register Layout Typedef */
  11094. typedef struct {
  11095. __IO uint32_t CONTROL; /**< Control register, offset: 0x0 */
  11096. __IO uint32_t CLOCK; /**< Clock register, offset: 0x4 */
  11097. __I uint32_t STATUS; /**< Status register, offset: 0x8 */
  11098. uint8_t RESERVED_0[4];
  11099. __IO uint32_t TIMER0; /**< TIMER0 register, offset: 0x10 */
  11100. __IO uint32_t TIMER1; /**< TIMER1 register, offset: 0x14 */
  11101. union { /* offset: 0x18 */
  11102. __IO uint32_t TIMER2_BC11; /**< TIMER2_BC11 register, offset: 0x18 */
  11103. __IO uint32_t TIMER2_BC12; /**< TIMER2_BC12 register, offset: 0x18 */
  11104. };
  11105. } USBDCD_Type;
  11106. /* ----------------------------------------------------------------------------
  11107. -- USBDCD Register Masks
  11108. ---------------------------------------------------------------------------- */
  11109. /*!
  11110. * @addtogroup USBDCD_Register_Masks USBDCD Register Masks
  11111. * @{
  11112. */
  11113. /*! @name CONTROL - Control register */
  11114. #define USBDCD_CONTROL_IACK_MASK (0x1U)
  11115. #define USBDCD_CONTROL_IACK_SHIFT (0U)
  11116. #define USBDCD_CONTROL_IACK(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CONTROL_IACK_SHIFT)) & USBDCD_CONTROL_IACK_MASK)
  11117. #define USBDCD_CONTROL_IF_MASK (0x100U)
  11118. #define USBDCD_CONTROL_IF_SHIFT (8U)
  11119. #define USBDCD_CONTROL_IF(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CONTROL_IF_SHIFT)) & USBDCD_CONTROL_IF_MASK)
  11120. #define USBDCD_CONTROL_IE_MASK (0x10000U)
  11121. #define USBDCD_CONTROL_IE_SHIFT (16U)
  11122. #define USBDCD_CONTROL_IE(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CONTROL_IE_SHIFT)) & USBDCD_CONTROL_IE_MASK)
  11123. #define USBDCD_CONTROL_BC12_MASK (0x20000U)
  11124. #define USBDCD_CONTROL_BC12_SHIFT (17U)
  11125. #define USBDCD_CONTROL_BC12(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CONTROL_BC12_SHIFT)) & USBDCD_CONTROL_BC12_MASK)
  11126. #define USBDCD_CONTROL_START_MASK (0x1000000U)
  11127. #define USBDCD_CONTROL_START_SHIFT (24U)
  11128. #define USBDCD_CONTROL_START(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CONTROL_START_SHIFT)) & USBDCD_CONTROL_START_MASK)
  11129. #define USBDCD_CONTROL_SR_MASK (0x2000000U)
  11130. #define USBDCD_CONTROL_SR_SHIFT (25U)
  11131. #define USBDCD_CONTROL_SR(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CONTROL_SR_SHIFT)) & USBDCD_CONTROL_SR_MASK)
  11132. /*! @name CLOCK - Clock register */
  11133. #define USBDCD_CLOCK_CLOCK_UNIT_MASK (0x1U)
  11134. #define USBDCD_CLOCK_CLOCK_UNIT_SHIFT (0U)
  11135. #define USBDCD_CLOCK_CLOCK_UNIT(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CLOCK_CLOCK_UNIT_SHIFT)) & USBDCD_CLOCK_CLOCK_UNIT_MASK)
  11136. #define USBDCD_CLOCK_CLOCK_SPEED_MASK (0xFFCU)
  11137. #define USBDCD_CLOCK_CLOCK_SPEED_SHIFT (2U)
  11138. #define USBDCD_CLOCK_CLOCK_SPEED(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_CLOCK_CLOCK_SPEED_SHIFT)) & USBDCD_CLOCK_CLOCK_SPEED_MASK)
  11139. /*! @name STATUS - Status register */
  11140. #define USBDCD_STATUS_SEQ_RES_MASK (0x30000U)
  11141. #define USBDCD_STATUS_SEQ_RES_SHIFT (16U)
  11142. #define USBDCD_STATUS_SEQ_RES(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_STATUS_SEQ_RES_SHIFT)) & USBDCD_STATUS_SEQ_RES_MASK)
  11143. #define USBDCD_STATUS_SEQ_STAT_MASK (0xC0000U)
  11144. #define USBDCD_STATUS_SEQ_STAT_SHIFT (18U)
  11145. #define USBDCD_STATUS_SEQ_STAT(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_STATUS_SEQ_STAT_SHIFT)) & USBDCD_STATUS_SEQ_STAT_MASK)
  11146. #define USBDCD_STATUS_ERR_MASK (0x100000U)
  11147. #define USBDCD_STATUS_ERR_SHIFT (20U)
  11148. #define USBDCD_STATUS_ERR(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_STATUS_ERR_SHIFT)) & USBDCD_STATUS_ERR_MASK)
  11149. #define USBDCD_STATUS_TO_MASK (0x200000U)
  11150. #define USBDCD_STATUS_TO_SHIFT (21U)
  11151. #define USBDCD_STATUS_TO(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_STATUS_TO_SHIFT)) & USBDCD_STATUS_TO_MASK)
  11152. #define USBDCD_STATUS_ACTIVE_MASK (0x400000U)
  11153. #define USBDCD_STATUS_ACTIVE_SHIFT (22U)
  11154. #define USBDCD_STATUS_ACTIVE(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_STATUS_ACTIVE_SHIFT)) & USBDCD_STATUS_ACTIVE_MASK)
  11155. /*! @name TIMER0 - TIMER0 register */
  11156. #define USBDCD_TIMER0_TUNITCON_MASK (0xFFFU)
  11157. #define USBDCD_TIMER0_TUNITCON_SHIFT (0U)
  11158. #define USBDCD_TIMER0_TUNITCON(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER0_TUNITCON_SHIFT)) & USBDCD_TIMER0_TUNITCON_MASK)
  11159. #define USBDCD_TIMER0_TSEQ_INIT_MASK (0x3FF0000U)
  11160. #define USBDCD_TIMER0_TSEQ_INIT_SHIFT (16U)
  11161. #define USBDCD_TIMER0_TSEQ_INIT(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER0_TSEQ_INIT_SHIFT)) & USBDCD_TIMER0_TSEQ_INIT_MASK)
  11162. /*! @name TIMER1 - TIMER1 register */
  11163. #define USBDCD_TIMER1_TVDPSRC_ON_MASK (0x3FFU)
  11164. #define USBDCD_TIMER1_TVDPSRC_ON_SHIFT (0U)
  11165. #define USBDCD_TIMER1_TVDPSRC_ON(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER1_TVDPSRC_ON_SHIFT)) & USBDCD_TIMER1_TVDPSRC_ON_MASK)
  11166. #define USBDCD_TIMER1_TDCD_DBNC_MASK (0x3FF0000U)
  11167. #define USBDCD_TIMER1_TDCD_DBNC_SHIFT (16U)
  11168. #define USBDCD_TIMER1_TDCD_DBNC(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER1_TDCD_DBNC_SHIFT)) & USBDCD_TIMER1_TDCD_DBNC_MASK)
  11169. /*! @name TIMER2_BC11 - TIMER2_BC11 register */
  11170. #define USBDCD_TIMER2_BC11_CHECK_DM_MASK (0xFU)
  11171. #define USBDCD_TIMER2_BC11_CHECK_DM_SHIFT (0U)
  11172. #define USBDCD_TIMER2_BC11_CHECK_DM(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER2_BC11_CHECK_DM_SHIFT)) & USBDCD_TIMER2_BC11_CHECK_DM_MASK)
  11173. #define USBDCD_TIMER2_BC11_TVDPSRC_CON_MASK (0x3FF0000U)
  11174. #define USBDCD_TIMER2_BC11_TVDPSRC_CON_SHIFT (16U)
  11175. #define USBDCD_TIMER2_BC11_TVDPSRC_CON(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER2_BC11_TVDPSRC_CON_SHIFT)) & USBDCD_TIMER2_BC11_TVDPSRC_CON_MASK)
  11176. /*! @name TIMER2_BC12 - TIMER2_BC12 register */
  11177. #define USBDCD_TIMER2_BC12_TVDMSRC_ON_MASK (0x3FFU)
  11178. #define USBDCD_TIMER2_BC12_TVDMSRC_ON_SHIFT (0U)
  11179. #define USBDCD_TIMER2_BC12_TVDMSRC_ON(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER2_BC12_TVDMSRC_ON_SHIFT)) & USBDCD_TIMER2_BC12_TVDMSRC_ON_MASK)
  11180. #define USBDCD_TIMER2_BC12_TWAIT_AFTER_PRD_MASK (0x3FF0000U)
  11181. #define USBDCD_TIMER2_BC12_TWAIT_AFTER_PRD_SHIFT (16U)
  11182. #define USBDCD_TIMER2_BC12_TWAIT_AFTER_PRD(x) (((uint32_t)(((uint32_t)(x)) << USBDCD_TIMER2_BC12_TWAIT_AFTER_PRD_SHIFT)) & USBDCD_TIMER2_BC12_TWAIT_AFTER_PRD_MASK)
  11183. /*!
  11184. * @}
  11185. */ /* end of group USBDCD_Register_Masks */
  11186. /* USBDCD - Peripheral instance base addresses */
  11187. /** Peripheral USBDCD base address */
  11188. #define USBDCD_BASE (0x40035000u)
  11189. /** Peripheral USBDCD base pointer */
  11190. #define USBDCD ((USBDCD_Type *)USBDCD_BASE)
  11191. /** Array initializer of USBDCD peripheral base addresses */
  11192. #define USBDCD_BASE_ADDRS { USBDCD_BASE }
  11193. /** Array initializer of USBDCD peripheral base pointers */
  11194. #define USBDCD_BASE_PTRS { USBDCD }
  11195. /** Interrupt vectors for the USBDCD peripheral type */
  11196. #define USBDCD_IRQS { USBDCD_IRQn }
  11197. /*!
  11198. * @}
  11199. */ /* end of group USBDCD_Peripheral_Access_Layer */
  11200. /* ----------------------------------------------------------------------------
  11201. -- VREF Peripheral Access Layer
  11202. ---------------------------------------------------------------------------- */
  11203. /*!
  11204. * @addtogroup VREF_Peripheral_Access_Layer VREF Peripheral Access Layer
  11205. * @{
  11206. */
  11207. /** VREF - Register Layout Typedef */
  11208. typedef struct {
  11209. __IO uint8_t TRM; /**< VREF Trim Register, offset: 0x0 */
  11210. __IO uint8_t SC; /**< VREF Status and Control Register, offset: 0x1 */
  11211. } VREF_Type;
  11212. /* ----------------------------------------------------------------------------
  11213. -- VREF Register Masks
  11214. ---------------------------------------------------------------------------- */
  11215. /*!
  11216. * @addtogroup VREF_Register_Masks VREF Register Masks
  11217. * @{
  11218. */
  11219. /*! @name TRM - VREF Trim Register */
  11220. #define VREF_TRM_TRIM_MASK (0x3FU)
  11221. #define VREF_TRM_TRIM_SHIFT (0U)
  11222. #define VREF_TRM_TRIM(x) (((uint8_t)(((uint8_t)(x)) << VREF_TRM_TRIM_SHIFT)) & VREF_TRM_TRIM_MASK)
  11223. #define VREF_TRM_CHOPEN_MASK (0x40U)
  11224. #define VREF_TRM_CHOPEN_SHIFT (6U)
  11225. #define VREF_TRM_CHOPEN(x) (((uint8_t)(((uint8_t)(x)) << VREF_TRM_CHOPEN_SHIFT)) & VREF_TRM_CHOPEN_MASK)
  11226. /*! @name SC - VREF Status and Control Register */
  11227. #define VREF_SC_MODE_LV_MASK (0x3U)
  11228. #define VREF_SC_MODE_LV_SHIFT (0U)
  11229. #define VREF_SC_MODE_LV(x) (((uint8_t)(((uint8_t)(x)) << VREF_SC_MODE_LV_SHIFT)) & VREF_SC_MODE_LV_MASK)
  11230. #define VREF_SC_VREFST_MASK (0x4U)
  11231. #define VREF_SC_VREFST_SHIFT (2U)
  11232. #define VREF_SC_VREFST(x) (((uint8_t)(((uint8_t)(x)) << VREF_SC_VREFST_SHIFT)) & VREF_SC_VREFST_MASK)
  11233. #define VREF_SC_ICOMPEN_MASK (0x20U)
  11234. #define VREF_SC_ICOMPEN_SHIFT (5U)
  11235. #define VREF_SC_ICOMPEN(x) (((uint8_t)(((uint8_t)(x)) << VREF_SC_ICOMPEN_SHIFT)) & VREF_SC_ICOMPEN_MASK)
  11236. #define VREF_SC_REGEN_MASK (0x40U)
  11237. #define VREF_SC_REGEN_SHIFT (6U)
  11238. #define VREF_SC_REGEN(x) (((uint8_t)(((uint8_t)(x)) << VREF_SC_REGEN_SHIFT)) & VREF_SC_REGEN_MASK)
  11239. #define VREF_SC_VREFEN_MASK (0x80U)
  11240. #define VREF_SC_VREFEN_SHIFT (7U)
  11241. #define VREF_SC_VREFEN(x) (((uint8_t)(((uint8_t)(x)) << VREF_SC_VREFEN_SHIFT)) & VREF_SC_VREFEN_MASK)
  11242. /*!
  11243. * @}
  11244. */ /* end of group VREF_Register_Masks */
  11245. /* VREF - Peripheral instance base addresses */
  11246. /** Peripheral VREF base address */
  11247. #define VREF_BASE (0x40074000u)
  11248. /** Peripheral VREF base pointer */
  11249. #define VREF ((VREF_Type *)VREF_BASE)
  11250. /** Array initializer of VREF peripheral base addresses */
  11251. #define VREF_BASE_ADDRS { VREF_BASE }
  11252. /** Array initializer of VREF peripheral base pointers */
  11253. #define VREF_BASE_PTRS { VREF }
  11254. /*!
  11255. * @}
  11256. */ /* end of group VREF_Peripheral_Access_Layer */
  11257. /* ----------------------------------------------------------------------------
  11258. -- WDOG Peripheral Access Layer
  11259. ---------------------------------------------------------------------------- */
  11260. /*!
  11261. * @addtogroup WDOG_Peripheral_Access_Layer WDOG Peripheral Access Layer
  11262. * @{
  11263. */
  11264. /** WDOG - Register Layout Typedef */
  11265. typedef struct {
  11266. __IO uint16_t STCTRLH; /**< Watchdog Status and Control Register High, offset: 0x0 */
  11267. __IO uint16_t STCTRLL; /**< Watchdog Status and Control Register Low, offset: 0x2 */
  11268. __IO uint16_t TOVALH; /**< Watchdog Time-out Value Register High, offset: 0x4 */
  11269. __IO uint16_t TOVALL; /**< Watchdog Time-out Value Register Low, offset: 0x6 */
  11270. __IO uint16_t WINH; /**< Watchdog Window Register High, offset: 0x8 */
  11271. __IO uint16_t WINL; /**< Watchdog Window Register Low, offset: 0xA */
  11272. __IO uint16_t REFRESH; /**< Watchdog Refresh register, offset: 0xC */
  11273. __IO uint16_t UNLOCK; /**< Watchdog Unlock register, offset: 0xE */
  11274. __IO uint16_t TMROUTH; /**< Watchdog Timer Output Register High, offset: 0x10 */
  11275. __IO uint16_t TMROUTL; /**< Watchdog Timer Output Register Low, offset: 0x12 */
  11276. __IO uint16_t RSTCNT; /**< Watchdog Reset Count register, offset: 0x14 */
  11277. __IO uint16_t PRESC; /**< Watchdog Prescaler register, offset: 0x16 */
  11278. } WDOG_Type;
  11279. /* ----------------------------------------------------------------------------
  11280. -- WDOG Register Masks
  11281. ---------------------------------------------------------------------------- */
  11282. /*!
  11283. * @addtogroup WDOG_Register_Masks WDOG Register Masks
  11284. * @{
  11285. */
  11286. /*! @name STCTRLH - Watchdog Status and Control Register High */
  11287. #define WDOG_STCTRLH_WDOGEN_MASK (0x1U)
  11288. #define WDOG_STCTRLH_WDOGEN_SHIFT (0U)
  11289. #define WDOG_STCTRLH_WDOGEN(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_WDOGEN_SHIFT)) & WDOG_STCTRLH_WDOGEN_MASK)
  11290. #define WDOG_STCTRLH_CLKSRC_MASK (0x2U)
  11291. #define WDOG_STCTRLH_CLKSRC_SHIFT (1U)
  11292. #define WDOG_STCTRLH_CLKSRC(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_CLKSRC_SHIFT)) & WDOG_STCTRLH_CLKSRC_MASK)
  11293. #define WDOG_STCTRLH_IRQRSTEN_MASK (0x4U)
  11294. #define WDOG_STCTRLH_IRQRSTEN_SHIFT (2U)
  11295. #define WDOG_STCTRLH_IRQRSTEN(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_IRQRSTEN_SHIFT)) & WDOG_STCTRLH_IRQRSTEN_MASK)
  11296. #define WDOG_STCTRLH_WINEN_MASK (0x8U)
  11297. #define WDOG_STCTRLH_WINEN_SHIFT (3U)
  11298. #define WDOG_STCTRLH_WINEN(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_WINEN_SHIFT)) & WDOG_STCTRLH_WINEN_MASK)
  11299. #define WDOG_STCTRLH_ALLOWUPDATE_MASK (0x10U)
  11300. #define WDOG_STCTRLH_ALLOWUPDATE_SHIFT (4U)
  11301. #define WDOG_STCTRLH_ALLOWUPDATE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_ALLOWUPDATE_SHIFT)) & WDOG_STCTRLH_ALLOWUPDATE_MASK)
  11302. #define WDOG_STCTRLH_DBGEN_MASK (0x20U)
  11303. #define WDOG_STCTRLH_DBGEN_SHIFT (5U)
  11304. #define WDOG_STCTRLH_DBGEN(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_DBGEN_SHIFT)) & WDOG_STCTRLH_DBGEN_MASK)
  11305. #define WDOG_STCTRLH_STOPEN_MASK (0x40U)
  11306. #define WDOG_STCTRLH_STOPEN_SHIFT (6U)
  11307. #define WDOG_STCTRLH_STOPEN(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_STOPEN_SHIFT)) & WDOG_STCTRLH_STOPEN_MASK)
  11308. #define WDOG_STCTRLH_WAITEN_MASK (0x80U)
  11309. #define WDOG_STCTRLH_WAITEN_SHIFT (7U)
  11310. #define WDOG_STCTRLH_WAITEN(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_WAITEN_SHIFT)) & WDOG_STCTRLH_WAITEN_MASK)
  11311. #define WDOG_STCTRLH_TESTWDOG_MASK (0x400U)
  11312. #define WDOG_STCTRLH_TESTWDOG_SHIFT (10U)
  11313. #define WDOG_STCTRLH_TESTWDOG(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_TESTWDOG_SHIFT)) & WDOG_STCTRLH_TESTWDOG_MASK)
  11314. #define WDOG_STCTRLH_TESTSEL_MASK (0x800U)
  11315. #define WDOG_STCTRLH_TESTSEL_SHIFT (11U)
  11316. #define WDOG_STCTRLH_TESTSEL(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_TESTSEL_SHIFT)) & WDOG_STCTRLH_TESTSEL_MASK)
  11317. #define WDOG_STCTRLH_BYTESEL_MASK (0x3000U)
  11318. #define WDOG_STCTRLH_BYTESEL_SHIFT (12U)
  11319. #define WDOG_STCTRLH_BYTESEL(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_BYTESEL_SHIFT)) & WDOG_STCTRLH_BYTESEL_MASK)
  11320. #define WDOG_STCTRLH_DISTESTWDOG_MASK (0x4000U)
  11321. #define WDOG_STCTRLH_DISTESTWDOG_SHIFT (14U)
  11322. #define WDOG_STCTRLH_DISTESTWDOG(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLH_DISTESTWDOG_SHIFT)) & WDOG_STCTRLH_DISTESTWDOG_MASK)
  11323. /*! @name STCTRLL - Watchdog Status and Control Register Low */
  11324. #define WDOG_STCTRLL_INTFLG_MASK (0x8000U)
  11325. #define WDOG_STCTRLL_INTFLG_SHIFT (15U)
  11326. #define WDOG_STCTRLL_INTFLG(x) (((uint16_t)(((uint16_t)(x)) << WDOG_STCTRLL_INTFLG_SHIFT)) & WDOG_STCTRLL_INTFLG_MASK)
  11327. /*! @name TOVALH - Watchdog Time-out Value Register High */
  11328. #define WDOG_TOVALH_TOVALHIGH_MASK (0xFFFFU)
  11329. #define WDOG_TOVALH_TOVALHIGH_SHIFT (0U)
  11330. #define WDOG_TOVALH_TOVALHIGH(x) (((uint16_t)(((uint16_t)(x)) << WDOG_TOVALH_TOVALHIGH_SHIFT)) & WDOG_TOVALH_TOVALHIGH_MASK)
  11331. /*! @name TOVALL - Watchdog Time-out Value Register Low */
  11332. #define WDOG_TOVALL_TOVALLOW_MASK (0xFFFFU)
  11333. #define WDOG_TOVALL_TOVALLOW_SHIFT (0U)
  11334. #define WDOG_TOVALL_TOVALLOW(x) (((uint16_t)(((uint16_t)(x)) << WDOG_TOVALL_TOVALLOW_SHIFT)) & WDOG_TOVALL_TOVALLOW_MASK)
  11335. /*! @name WINH - Watchdog Window Register High */
  11336. #define WDOG_WINH_WINHIGH_MASK (0xFFFFU)
  11337. #define WDOG_WINH_WINHIGH_SHIFT (0U)
  11338. #define WDOG_WINH_WINHIGH(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WINH_WINHIGH_SHIFT)) & WDOG_WINH_WINHIGH_MASK)
  11339. /*! @name WINL - Watchdog Window Register Low */
  11340. #define WDOG_WINL_WINLOW_MASK (0xFFFFU)
  11341. #define WDOG_WINL_WINLOW_SHIFT (0U)
  11342. #define WDOG_WINL_WINLOW(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WINL_WINLOW_SHIFT)) & WDOG_WINL_WINLOW_MASK)
  11343. /*! @name REFRESH - Watchdog Refresh register */
  11344. #define WDOG_REFRESH_WDOGREFRESH_MASK (0xFFFFU)
  11345. #define WDOG_REFRESH_WDOGREFRESH_SHIFT (0U)
  11346. #define WDOG_REFRESH_WDOGREFRESH(x) (((uint16_t)(((uint16_t)(x)) << WDOG_REFRESH_WDOGREFRESH_SHIFT)) & WDOG_REFRESH_WDOGREFRESH_MASK)
  11347. /*! @name UNLOCK - Watchdog Unlock register */
  11348. #define WDOG_UNLOCK_WDOGUNLOCK_MASK (0xFFFFU)
  11349. #define WDOG_UNLOCK_WDOGUNLOCK_SHIFT (0U)
  11350. #define WDOG_UNLOCK_WDOGUNLOCK(x) (((uint16_t)(((uint16_t)(x)) << WDOG_UNLOCK_WDOGUNLOCK_SHIFT)) & WDOG_UNLOCK_WDOGUNLOCK_MASK)
  11351. /*! @name TMROUTH - Watchdog Timer Output Register High */
  11352. #define WDOG_TMROUTH_TIMEROUTHIGH_MASK (0xFFFFU)
  11353. #define WDOG_TMROUTH_TIMEROUTHIGH_SHIFT (0U)
  11354. #define WDOG_TMROUTH_TIMEROUTHIGH(x) (((uint16_t)(((uint16_t)(x)) << WDOG_TMROUTH_TIMEROUTHIGH_SHIFT)) & WDOG_TMROUTH_TIMEROUTHIGH_MASK)
  11355. /*! @name TMROUTL - Watchdog Timer Output Register Low */
  11356. #define WDOG_TMROUTL_TIMEROUTLOW_MASK (0xFFFFU)
  11357. #define WDOG_TMROUTL_TIMEROUTLOW_SHIFT (0U)
  11358. #define WDOG_TMROUTL_TIMEROUTLOW(x) (((uint16_t)(((uint16_t)(x)) << WDOG_TMROUTL_TIMEROUTLOW_SHIFT)) & WDOG_TMROUTL_TIMEROUTLOW_MASK)
  11359. /*! @name RSTCNT - Watchdog Reset Count register */
  11360. #define WDOG_RSTCNT_RSTCNT_MASK (0xFFFFU)
  11361. #define WDOG_RSTCNT_RSTCNT_SHIFT (0U)
  11362. #define WDOG_RSTCNT_RSTCNT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_RSTCNT_RSTCNT_SHIFT)) & WDOG_RSTCNT_RSTCNT_MASK)
  11363. /*! @name PRESC - Watchdog Prescaler register */
  11364. #define WDOG_PRESC_PRESCVAL_MASK (0x700U)
  11365. #define WDOG_PRESC_PRESCVAL_SHIFT (8U)
  11366. #define WDOG_PRESC_PRESCVAL(x) (((uint16_t)(((uint16_t)(x)) << WDOG_PRESC_PRESCVAL_SHIFT)) & WDOG_PRESC_PRESCVAL_MASK)
  11367. /*!
  11368. * @}
  11369. */ /* end of group WDOG_Register_Masks */
  11370. /* WDOG - Peripheral instance base addresses */
  11371. /** Peripheral WDOG base address */
  11372. #define WDOG_BASE (0x40052000u)
  11373. /** Peripheral WDOG base pointer */
  11374. #define WDOG ((WDOG_Type *)WDOG_BASE)
  11375. /** Array initializer of WDOG peripheral base addresses */
  11376. #define WDOG_BASE_ADDRS { WDOG_BASE }
  11377. /** Array initializer of WDOG peripheral base pointers */
  11378. #define WDOG_BASE_PTRS { WDOG }
  11379. /** Interrupt vectors for the WDOG peripheral type */
  11380. #define WDOG_IRQS { WDOG_EWM_IRQn }
  11381. /*!
  11382. * @}
  11383. */ /* end of group WDOG_Peripheral_Access_Layer */
  11384. /*
  11385. ** End of section using anonymous unions
  11386. */
  11387. #if defined(__ARMCC_VERSION)
  11388. #pragma pop
  11389. #elif defined(__CWCC__)
  11390. #pragma pop
  11391. #elif defined(__GNUC__)
  11392. /* leave anonymous unions enabled */
  11393. #elif defined(__IAR_SYSTEMS_ICC__)
  11394. #pragma language=default
  11395. #else
  11396. #error Not supported compiler type
  11397. #endif
  11398. /*!
  11399. * @}
  11400. */ /* end of group Peripheral_access_layer */
  11401. /* ----------------------------------------------------------------------------
  11402. -- Macros for use with bit field definitions (xxx_SHIFT, xxx_MASK).
  11403. ---------------------------------------------------------------------------- */
  11404. /*!
  11405. * @addtogroup Bit_Field_Generic_Macros Macros for use with bit field definitions (xxx_SHIFT, xxx_MASK).
  11406. * @{
  11407. */
  11408. #if defined(__ARMCC_VERSION)
  11409. #if (__ARMCC_VERSION >= 6010050)
  11410. #pragma clang system_header
  11411. #endif
  11412. #elif defined(__IAR_SYSTEMS_ICC__)
  11413. #pragma system_include
  11414. #endif
  11415. /**
  11416. * @brief Mask and left-shift a bit field value for use in a register bit range.
  11417. * @param field Name of the register bit field.
  11418. * @param value Value of the bit field.
  11419. * @return Masked and shifted value.
  11420. */
  11421. #define NXP_VAL2FLD(field, value) (((value) << (field ## _SHIFT)) & (field ## _MASK))
  11422. /**
  11423. * @brief Mask and right-shift a register value to extract a bit field value.
  11424. * @param field Name of the register bit field.
  11425. * @param value Value of the register.
  11426. * @return Masked and shifted bit field value.
  11427. */
  11428. #define NXP_FLD2VAL(field, value) (((value) & (field ## _MASK)) >> (field ## _SHIFT))
  11429. /*!
  11430. * @}
  11431. */ /* end of group Bit_Field_Generic_Macros */
  11432. /* ----------------------------------------------------------------------------
  11433. -- SDK Compatibility
  11434. ---------------------------------------------------------------------------- */
  11435. /*!
  11436. * @addtogroup SDK_Compatibility_Symbols SDK Compatibility
  11437. * @{
  11438. */
  11439. #define ENET_RMON_R_DROP_REG(base) ENET_IEEE_R_DROP_REG(base)
  11440. #define ENET_RMON_R_FRAME_OK_REG(base) ENET_IEEE_R_FRAME_OK_REG(base)
  11441. #define MCG_C2_EREFS0_MASK MCG_C2_EREFS_MASK
  11442. #define MCG_C2_EREFS0_SHIFT MCG_C2_EREFS_SHIFT
  11443. #define MCG_C2_HGO0_MASK MCG_C2_HGO_MASK
  11444. #define MCG_C2_HGO0_SHIFT MCG_C2_HGO_SHIFT
  11445. #define MCG_C2_RANGE0_MASK MCG_C2_RANGE_MASK
  11446. #define MCG_C2_RANGE0_SHIFT MCG_C2_RANGE_SHIFT
  11447. #define MCG_C2_RANGE0(x) MCG_C2_RANGE(x)
  11448. #define MCM_ISR_REG(base) MCM_ISCR_REG(base)
  11449. #define MCM_ISR_FIOC_MASK MCM_ISCR_FIOC_MASK
  11450. #define MCM_ISR_FIOC_SHIFT MCM_ISCR_FIOC_SHIFT
  11451. #define MCM_ISR_FDZC_MASK MCM_ISCR_FDZC_MASK
  11452. #define MCM_ISR_FDZC_SHIFT MCM_ISCR_FDZC_SHIFT
  11453. #define MCM_ISR_FOFC_MASK MCM_ISCR_FOFC_MASK
  11454. #define MCM_ISR_FOFC_SHIFT MCM_ISCR_FOFC_SHIFT
  11455. #define MCM_ISR_FUFC_MASK MCM_ISCR_FUFC_MASK
  11456. #define MCM_ISR_FUFC_SHIFT MCM_ISCR_FUFC_SHIFT
  11457. #define MCM_ISR_FIXC_MASK MCM_ISCR_FIXC_MASK
  11458. #define MCM_ISR_FIXC_SHIFT MCM_ISCR_FIXC_SHIFT
  11459. #define MCM_ISR_FIDC_MASK MCM_ISCR_FIDC_MASK
  11460. #define MCM_ISR_FIDC_SHIFT MCM_ISCR_FIDC_SHIFT
  11461. #define MCM_ISR_FIOCE_MASK MCM_ISCR_FIOCE_MASK
  11462. #define MCM_ISR_FIOCE_SHIFT MCM_ISCR_FIOCE_SHIFT
  11463. #define MCM_ISR_FDZCE_MASK MCM_ISCR_FDZCE_MASK
  11464. #define MCM_ISR_FDZCE_SHIFT MCM_ISCR_FDZCE_SHIFT
  11465. #define MCM_ISR_FOFCE_MASK MCM_ISCR_FOFCE_MASK
  11466. #define MCM_ISR_FOFCE_SHIFT MCM_ISCR_FOFCE_SHIFT
  11467. #define MCM_ISR_FUFCE_MASK MCM_ISCR_FUFCE_MASK
  11468. #define MCM_ISR_FUFCE_SHIFT MCM_ISCR_FUFCE_SHIFT
  11469. #define MCM_ISR_FIXCE_MASK MCM_ISCR_FIXCE_MASK
  11470. #define MCM_ISR_FIXCE_SHIFT MCM_ISCR_FIXCE_SHIFT
  11471. #define MCM_ISR_FIDCE_MASK MCM_ISCR_FIDCE_MASK
  11472. #define MCM_ISR_FIDCE_SHIFT MCM_ISCR_FIDCE_SHIFT
  11473. #define DSPI0 SPI0
  11474. #define DSPI1 SPI1
  11475. #define DSPI2 SPI2
  11476. #define FLEXCAN0 CAN0
  11477. #define PTA_BASE GPIOA_BASE
  11478. #define PTA GPIOA
  11479. #define PTB_BASE GPIOB_BASE
  11480. #define PTB GPIOB
  11481. #define PTC_BASE GPIOC_BASE
  11482. #define PTC GPIOC
  11483. #define PTD_BASE GPIOD_BASE
  11484. #define PTD GPIOD
  11485. #define PTE_BASE GPIOE_BASE
  11486. #define PTE GPIOE
  11487. #define UART_WP7816_T_TYPE0_REG(base) UART_WP7816T0_REG(base)
  11488. #define UART_WP7816_T_TYPE1_REG(base) UART_WP7816T1_REG(base)
  11489. #define UART_WP7816_T_TYPE0_WI_MASK UART_WP7816T0_WI_MASK
  11490. #define UART_WP7816_T_TYPE0_WI_SHIFT UART_WP7816T0_WI_SHIFT
  11491. #define UART_WP7816_T_TYPE0_WI(x) UART_WP7816T0_WI(x)
  11492. #define UART_WP7816_T_TYPE1_BWI_MASK UART_WP7816T1_BWI_MASK
  11493. #define UART_WP7816_T_TYPE1_BWI_SHIFT UART_WP7816T1_BWI_SHIFT
  11494. #define UART_WP7816_T_TYPE1_BWI(x) UART_WP7816T1_BWI(x)
  11495. #define UART_WP7816_T_TYPE1_CWI_MASK UART_WP7816T1_CWI_MASK
  11496. #define UART_WP7816_T_TYPE1_CWI_SHIFT UART_WP7816T1_CWI_SHIFT
  11497. #define UART_WP7816_T_TYPE1_CWI(x) UART_WP7816T1_CWI(x)
  11498. #define Watchdog_IRQn WDOG_EWM_IRQn
  11499. #define Watchdog_IRQHandler WDOG_EWM_IRQHandler
  11500. #define LPTimer_IRQn LPTMR0_IRQn
  11501. #define LPTimer_IRQHandler LPTMR0_IRQHandler
  11502. #define LLW_IRQn LLWU_IRQn
  11503. #define LLW_IRQHandler LLWU_IRQHandler
  11504. #define DMAMUX0 DMAMUX
  11505. #define WDOG0 WDOG
  11506. #define MCM0 MCM
  11507. #define RTC0 RTC
  11508. /*!
  11509. * @}
  11510. */ /* end of group SDK_Compatibility_Symbols */
  11511. #endif /* _MK64F12_H_ */