fsl_gpc.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Copyright (c) 2016, Freescale Semiconductor, Inc.
  3. * Copyright 2016 NXP
  4. * All rights reserved.
  5. *
  6. * Redistribution and use in source and binary forms, with or without modification,
  7. * are permitted provided that the following conditions are met:
  8. *
  9. * o Redistributions of source code must retain the above copyright notice, this list
  10. * of conditions and the following disclaimer.
  11. *
  12. * o Redistributions in binary form must reproduce the above copyright notice, this
  13. * list of conditions and the following disclaimer in the documentation and/or
  14. * other materials provided with the distribution.
  15. *
  16. * o Neither the name of the copyright holder nor the names of its
  17. * contributors may be used to endorse or promote products derived from this
  18. * software without specific prior written permission.
  19. *
  20. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  21. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  22. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  23. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  24. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  25. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  26. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  27. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  29. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. */
  31. #include "fsl_gpc.h"
  32. void GPC_EnableIRQ(GPC_Type *base, uint32_t irqId)
  33. {
  34. uint32_t irqRegNum = irqId / 32U;
  35. uint32_t irqRegShiftNum = irqId % 32U;
  36. assert(irqRegNum > 0U);
  37. assert(irqRegNum <= GPC_IMR_COUNT);
  38. #if ((defined FSL_FEATURE_GPC_HAS_IRQ_0_31) && FSL_FEATURE_GPC_HAS_IRQ_0_31)
  39. if (irqRegNum == GPC_IMR_COUNT)
  40. {
  41. base->IMR5 &= ~(1U << irqRegShiftNum);
  42. }
  43. else
  44. {
  45. base->IMR[irqRegNum] &= ~(1U << irqRegShiftNum);
  46. }
  47. #else
  48. base->IMR[irqRegNum - 1U] &= ~(1U << irqRegShiftNum);
  49. #endif /* FSL_FEATURE_GPC_HAS_IRQ_0_31 */
  50. }
  51. void GPC_DisableIRQ(GPC_Type *base, uint32_t irqId)
  52. {
  53. uint32_t irqRegNum = irqId / 32U;
  54. uint32_t irqRegShiftNum = irqId % 32U;
  55. assert(irqRegNum > 0U);
  56. assert(irqRegNum <= GPC_IMR_COUNT);
  57. #if ((defined FSL_FEATURE_GPC_HAS_IRQ_0_31) && FSL_FEATURE_GPC_HAS_IRQ_0_31)
  58. if (irqRegNum == GPC_IMR_COUNT)
  59. {
  60. base->IMR5 |= (1U << irqRegShiftNum);
  61. }
  62. else
  63. {
  64. base->IMR[irqRegNum] |= (1U << irqRegShiftNum);
  65. }
  66. #else
  67. base->IMR[irqRegNum - 1U] |= (1U << irqRegShiftNum);
  68. #endif /* FSL_FEATURE_GPC_HAS_IRQ_0_31 */
  69. }
  70. bool GPC_GetIRQStatusFlag(GPC_Type *base, uint32_t irqId)
  71. {
  72. uint32_t irqRegNum = irqId / 32U;
  73. uint32_t irqRegShiftNum = irqId % 32U;
  74. uint32_t ret;
  75. assert(irqRegNum > 0U);
  76. assert(irqRegNum <= GPC_IMR_COUNT);
  77. #if ((defined FSL_FEATURE_GPC_HAS_IRQ_0_31) && FSL_FEATURE_GPC_HAS_IRQ_0_31)
  78. if (irqRegNum == GPC_IMR_COUNT)
  79. {
  80. ret = base->ISR5 & (1U << irqRegShiftNum);
  81. }
  82. else
  83. {
  84. ret = base->ISR[irqRegNum] & (1U << irqRegShiftNum);
  85. }
  86. #else
  87. ret = base->ISR[irqRegNum - 1U] & (1U << irqRegShiftNum);
  88. #endif /* FSL_FEATURE_GPC_HAS_IRQ_0_31 */
  89. return (1U << irqRegShiftNum) == ret;
  90. }