drv_usart_v2.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-06-01 KyleChan first version
  9. */
  10. #include "board.h"
  11. #include "drv_usart_v2.h"
  12. #ifdef RT_USING_SERIAL_V2
  13. //#define DRV_DEBUG
  14. #define DBG_TAG "drv.usart"
  15. #ifdef DRV_DEBUG
  16. #define DBG_LVL DBG_LOG
  17. #else
  18. #define DBG_LVL DBG_INFO
  19. #endif /* DRV_DEBUG */
  20. #include <rtdbg.h>
  21. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && \
  22. !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  23. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  24. #error "Please define at least one BSP_USING_UARTx"
  25. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  26. #endif
  27. #ifdef RT_SERIAL_USING_DMA
  28. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  29. #endif
  30. enum
  31. {
  32. #ifdef BSP_USING_UART1
  33. UART1_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART2
  36. UART2_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART3
  39. UART3_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART4
  42. UART4_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART5
  45. UART5_INDEX,
  46. #endif
  47. #ifdef BSP_USING_UART6
  48. UART6_INDEX,
  49. #endif
  50. #ifdef BSP_USING_UART7
  51. UART7_INDEX,
  52. #endif
  53. #ifdef BSP_USING_UART8
  54. UART8_INDEX,
  55. #endif
  56. #ifdef BSP_USING_LPUART1
  57. LPUART1_INDEX,
  58. #endif
  59. };
  60. static struct stm32_uart_config uart_config[] =
  61. {
  62. #ifdef BSP_USING_UART1
  63. UART1_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART2
  66. UART2_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART3
  69. UART3_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART4
  72. UART4_CONFIG,
  73. #endif
  74. #ifdef BSP_USING_UART5
  75. UART5_CONFIG,
  76. #endif
  77. #ifdef BSP_USING_UART6
  78. UART6_CONFIG,
  79. #endif
  80. #ifdef BSP_USING_UART7
  81. UART7_CONFIG,
  82. #endif
  83. #ifdef BSP_USING_UART8
  84. UART8_CONFIG,
  85. #endif
  86. #ifdef BSP_USING_LPUART1
  87. LPUART1_CONFIG,
  88. #endif
  89. };
  90. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  91. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  92. {
  93. struct stm32_uart *uart;
  94. RT_ASSERT(serial != RT_NULL);
  95. RT_ASSERT(cfg != RT_NULL);
  96. uart = rt_container_of(serial, struct stm32_uart, serial);
  97. uart->handle.Instance = uart->config->Instance;
  98. uart->handle.Init.BaudRate = cfg->baud_rate;
  99. uart->handle.Init.Mode = UART_MODE_TX_RX;
  100. #ifdef USART_CR1_OVER8
  101. uart->handle.Init.OverSampling = cfg->baud_rate > 5000000 ? UART_OVERSAMPLING_8 : UART_OVERSAMPLING_16;
  102. #else
  103. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  104. #endif /* USART_CR1_OVER8 */
  105. switch (cfg->data_bits)
  106. {
  107. case DATA_BITS_8:
  108. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  109. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  110. else
  111. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  112. break;
  113. case DATA_BITS_9:
  114. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  115. break;
  116. default:
  117. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  118. break;
  119. }
  120. switch (cfg->stop_bits)
  121. {
  122. case STOP_BITS_1:
  123. uart->handle.Init.StopBits = UART_STOPBITS_1;
  124. break;
  125. case STOP_BITS_2:
  126. uart->handle.Init.StopBits = UART_STOPBITS_2;
  127. break;
  128. default:
  129. uart->handle.Init.StopBits = UART_STOPBITS_1;
  130. break;
  131. }
  132. switch (cfg->parity)
  133. {
  134. case PARITY_NONE:
  135. uart->handle.Init.Parity = UART_PARITY_NONE;
  136. break;
  137. case PARITY_ODD:
  138. uart->handle.Init.Parity = UART_PARITY_ODD;
  139. break;
  140. case PARITY_EVEN:
  141. uart->handle.Init.Parity = UART_PARITY_EVEN;
  142. break;
  143. default:
  144. uart->handle.Init.Parity = UART_PARITY_NONE;
  145. break;
  146. }
  147. switch (cfg->flowcontrol)
  148. {
  149. case RT_SERIAL_FLOWCONTROL_NONE:
  150. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  151. break;
  152. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  153. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  154. break;
  155. default:
  156. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  157. break;
  158. }
  159. #ifdef RT_SERIAL_USING_DMA
  160. uart->dma_rx.remaining_cnt = serial->config.rx_bufsz;
  161. #endif
  162. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  163. {
  164. return -RT_ERROR;
  165. }
  166. return RT_EOK;
  167. }
  168. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  169. {
  170. struct stm32_uart *uart;
  171. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  172. RT_ASSERT(serial != RT_NULL);
  173. uart = rt_container_of(serial, struct stm32_uart, serial);
  174. if(ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  175. {
  176. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  177. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  178. else
  179. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  180. }
  181. else if(ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  182. {
  183. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  184. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  185. else
  186. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  187. }
  188. switch (cmd)
  189. {
  190. /* disable interrupt */
  191. case RT_DEVICE_CTRL_CLR_INT:
  192. NVIC_DisableIRQ(uart->config->irq_type);
  193. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  194. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  195. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  196. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  197. #ifdef RT_SERIAL_USING_DMA
  198. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  199. {
  200. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  201. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  202. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  203. {
  204. RT_ASSERT(0);
  205. }
  206. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  207. {
  208. RT_ASSERT(0);
  209. }
  210. }
  211. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  212. {
  213. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  214. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  215. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  216. {
  217. RT_ASSERT(0);
  218. }
  219. }
  220. #endif
  221. break;
  222. case RT_DEVICE_CTRL_SET_INT:
  223. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  224. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  225. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  226. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  227. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  228. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TXE);
  229. break;
  230. case RT_DEVICE_CTRL_CONFIG:
  231. if (ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  232. {
  233. #ifdef RT_SERIAL_USING_DMA
  234. stm32_dma_config(serial, ctrl_arg);
  235. #endif
  236. }
  237. else
  238. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  239. break;
  240. case RT_DEVICE_CHECK_OPTMODE:
  241. {
  242. if (ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  243. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  244. else
  245. return RT_SERIAL_TX_BLOCKING_BUFFER;
  246. }
  247. case RT_DEVICE_CTRL_CLOSE:
  248. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK )
  249. {
  250. RT_ASSERT(0)
  251. }
  252. break;
  253. }
  254. return RT_EOK;
  255. }
  256. static int stm32_putc(struct rt_serial_device *serial, char c)
  257. {
  258. struct stm32_uart *uart;
  259. RT_ASSERT(serial != RT_NULL);
  260. uart = rt_container_of(serial, struct stm32_uart, serial);
  261. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  262. UART_SET_TDR(&uart->handle, c);
  263. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  264. return 1;
  265. }
  266. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  267. {
  268. rt_uint32_t mask = 0;
  269. if (word_length == UART_WORDLENGTH_8B)
  270. {
  271. if (parity == UART_PARITY_NONE)
  272. {
  273. mask = 0x00FFU ;
  274. }
  275. else
  276. {
  277. mask = 0x007FU ;
  278. }
  279. }
  280. #ifdef UART_WORDLENGTH_9B
  281. else if (word_length == UART_WORDLENGTH_9B)
  282. {
  283. if (parity == UART_PARITY_NONE)
  284. {
  285. mask = 0x01FFU ;
  286. }
  287. else
  288. {
  289. mask = 0x00FFU ;
  290. }
  291. }
  292. #endif
  293. #ifdef UART_WORDLENGTH_7B
  294. else if (word_length == UART_WORDLENGTH_7B)
  295. {
  296. if (parity == UART_PARITY_NONE)
  297. {
  298. mask = 0x007FU ;
  299. }
  300. else
  301. {
  302. mask = 0x003FU ;
  303. }
  304. }
  305. else
  306. {
  307. mask = 0x0000U;
  308. }
  309. #endif
  310. return mask;
  311. }
  312. static int stm32_getc(struct rt_serial_device *serial)
  313. {
  314. int ch;
  315. struct stm32_uart *uart;
  316. RT_ASSERT(serial != RT_NULL);
  317. uart = rt_container_of(serial, struct stm32_uart, serial);
  318. ch = -1;
  319. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  320. ch = UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity));
  321. return ch;
  322. }
  323. static rt_ssize_t stm32_transmit(struct rt_serial_device *serial,
  324. rt_uint8_t *buf,
  325. rt_size_t size,
  326. rt_uint32_t tx_flag)
  327. {
  328. struct stm32_uart *uart;
  329. RT_ASSERT(serial != RT_NULL);
  330. RT_ASSERT(buf != RT_NULL);
  331. uart = rt_container_of(serial, struct stm32_uart, serial);
  332. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  333. {
  334. HAL_UART_Transmit_DMA(&uart->handle, buf, size);
  335. return size;
  336. }
  337. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  338. return size;
  339. }
  340. #ifdef RT_SERIAL_USING_DMA
  341. static void dma_recv_isr(struct rt_serial_device *serial, rt_uint8_t isr_flag)
  342. {
  343. struct stm32_uart *uart;
  344. rt_size_t recv_len, counter;
  345. RT_ASSERT(serial != RT_NULL);
  346. uart = rt_container_of(serial, struct stm32_uart, serial);
  347. recv_len = 0;
  348. counter = __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  349. if (counter <= uart->dma_rx.remaining_cnt)
  350. recv_len = uart->dma_rx.remaining_cnt - counter;
  351. else
  352. recv_len = serial->config.rx_bufsz + uart->dma_rx.remaining_cnt - counter;
  353. if (recv_len)
  354. {
  355. #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
  356. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  357. SCB_InvalidateDCache_by_Addr((uint32_t *)rx_fifo->buffer, serial->config.rx_bufsz);
  358. #endif
  359. uart->dma_rx.remaining_cnt = counter;
  360. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  361. }
  362. }
  363. #endif /* RT_SERIAL_USING_DMA */
  364. /**
  365. * Uart common interrupt process. This need add to uart ISR.
  366. *
  367. * @param serial serial device
  368. */
  369. static void uart_isr(struct rt_serial_device *serial)
  370. {
  371. struct stm32_uart *uart;
  372. RT_ASSERT(serial != RT_NULL);
  373. uart = rt_container_of(serial, struct stm32_uart, serial);
  374. /* If the Read data register is not empty and the RXNE interrupt is enabled (RDR) */
  375. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET) &&
  376. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  377. {
  378. struct rt_serial_rx_fifo *rx_fifo;
  379. rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  380. RT_ASSERT(rx_fifo != RT_NULL);
  381. rt_ringbuffer_putchar(&(rx_fifo->rb), UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity)));
  382. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  383. }
  384. /* If the Transmit data register is empty and the TXE interrupt enable is enabled (TDR) */
  385. else if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET) &&
  386. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TXE)) != RESET)
  387. {
  388. struct rt_serial_tx_fifo *tx_fifo;
  389. tx_fifo = (struct rt_serial_tx_fifo *) serial->serial_tx;
  390. RT_ASSERT(tx_fifo != RT_NULL);
  391. rt_uint8_t put_char = 0;
  392. if (rt_ringbuffer_getchar(&(tx_fifo->rb), &put_char))
  393. {
  394. UART_SET_TDR(&uart->handle, put_char);
  395. }
  396. else
  397. {
  398. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  399. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TC);
  400. }
  401. }
  402. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) &&
  403. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC) != RESET))
  404. {
  405. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  406. {
  407. /* The HAL_UART_TxCpltCallback will be triggered */
  408. HAL_UART_IRQHandler(&(uart->handle));
  409. }
  410. else
  411. {
  412. /* Transmission complete interrupt disable ( CR1 Register) */
  413. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  414. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  415. }
  416. /* Clear Transmission complete interrupt flag ( ISR Register ) */
  417. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  418. }
  419. #ifdef RT_SERIAL_USING_DMA
  420. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  421. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  422. {
  423. dma_recv_isr(serial, UART_RX_DMA_IT_IDLE_FLAG);
  424. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  425. }
  426. #endif
  427. else
  428. {
  429. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  430. {
  431. LOG_E("(%s) serial device Overrun error!", serial->parent.parent.name);
  432. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  433. }
  434. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  435. {
  436. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  437. }
  438. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  439. {
  440. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  441. }
  442. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  443. {
  444. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  445. }
  446. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  447. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  448. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB)
  449. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  450. {
  451. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  452. }
  453. #endif
  454. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  455. {
  456. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  457. }
  458. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  459. {
  460. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  461. }
  462. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  463. {
  464. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  465. }
  466. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  467. {
  468. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  469. }
  470. }
  471. }
  472. #if defined(BSP_USING_UART1)
  473. void USART1_IRQHandler(void)
  474. {
  475. /* enter interrupt */
  476. rt_interrupt_enter();
  477. uart_isr(&(uart_obj[UART1_INDEX].serial));
  478. /* leave interrupt */
  479. rt_interrupt_leave();
  480. }
  481. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  482. void UART1_DMA_RX_IRQHandler(void)
  483. {
  484. /* enter interrupt */
  485. rt_interrupt_enter();
  486. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  487. /* leave interrupt */
  488. rt_interrupt_leave();
  489. }
  490. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  491. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  492. void UART1_DMA_TX_IRQHandler(void)
  493. {
  494. /* enter interrupt */
  495. rt_interrupt_enter();
  496. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  497. /* leave interrupt */
  498. rt_interrupt_leave();
  499. }
  500. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  501. #endif /* BSP_USING_UART1 */
  502. #if defined(BSP_USING_UART2)
  503. void USART2_IRQHandler(void)
  504. {
  505. /* enter interrupt */
  506. rt_interrupt_enter();
  507. uart_isr(&(uart_obj[UART2_INDEX].serial));
  508. /* leave interrupt */
  509. rt_interrupt_leave();
  510. }
  511. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  512. void UART2_DMA_RX_IRQHandler(void)
  513. {
  514. /* enter interrupt */
  515. rt_interrupt_enter();
  516. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  517. /* leave interrupt */
  518. rt_interrupt_leave();
  519. }
  520. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  521. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  522. void UART2_DMA_TX_IRQHandler(void)
  523. {
  524. /* enter interrupt */
  525. rt_interrupt_enter();
  526. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  527. /* leave interrupt */
  528. rt_interrupt_leave();
  529. }
  530. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  531. #endif /* BSP_USING_UART2 */
  532. #if defined(BSP_USING_UART3)
  533. void USART3_IRQHandler(void)
  534. {
  535. /* enter interrupt */
  536. rt_interrupt_enter();
  537. uart_isr(&(uart_obj[UART3_INDEX].serial));
  538. /* leave interrupt */
  539. rt_interrupt_leave();
  540. }
  541. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  542. void UART3_DMA_RX_IRQHandler(void)
  543. {
  544. /* enter interrupt */
  545. rt_interrupt_enter();
  546. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  547. /* leave interrupt */
  548. rt_interrupt_leave();
  549. }
  550. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  551. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  552. void UART3_DMA_TX_IRQHandler(void)
  553. {
  554. /* enter interrupt */
  555. rt_interrupt_enter();
  556. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  557. /* leave interrupt */
  558. rt_interrupt_leave();
  559. }
  560. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  561. #endif /* BSP_USING_UART3*/
  562. #if defined(BSP_USING_UART4)
  563. void UART4_IRQHandler(void)
  564. {
  565. /* enter interrupt */
  566. rt_interrupt_enter();
  567. uart_isr(&(uart_obj[UART4_INDEX].serial));
  568. /* leave interrupt */
  569. rt_interrupt_leave();
  570. }
  571. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  572. void UART4_DMA_RX_IRQHandler(void)
  573. {
  574. /* enter interrupt */
  575. rt_interrupt_enter();
  576. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  577. /* leave interrupt */
  578. rt_interrupt_leave();
  579. }
  580. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  581. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  582. void UART4_DMA_TX_IRQHandler(void)
  583. {
  584. /* enter interrupt */
  585. rt_interrupt_enter();
  586. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  587. /* leave interrupt */
  588. rt_interrupt_leave();
  589. }
  590. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  591. #endif /* BSP_USING_UART4*/
  592. #if defined(BSP_USING_UART5)
  593. void UART5_IRQHandler(void)
  594. {
  595. /* enter interrupt */
  596. rt_interrupt_enter();
  597. uart_isr(&(uart_obj[UART5_INDEX].serial));
  598. /* leave interrupt */
  599. rt_interrupt_leave();
  600. }
  601. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  602. void UART5_DMA_RX_IRQHandler(void)
  603. {
  604. /* enter interrupt */
  605. rt_interrupt_enter();
  606. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  607. /* leave interrupt */
  608. rt_interrupt_leave();
  609. }
  610. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  611. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  612. void UART5_DMA_TX_IRQHandler(void)
  613. {
  614. /* enter interrupt */
  615. rt_interrupt_enter();
  616. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  617. /* leave interrupt */
  618. rt_interrupt_leave();
  619. }
  620. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  621. #endif /* BSP_USING_UART5*/
  622. #if defined(BSP_USING_UART6)
  623. void USART6_IRQHandler(void)
  624. {
  625. /* enter interrupt */
  626. rt_interrupt_enter();
  627. uart_isr(&(uart_obj[UART6_INDEX].serial));
  628. /* leave interrupt */
  629. rt_interrupt_leave();
  630. }
  631. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  632. void UART6_DMA_RX_IRQHandler(void)
  633. {
  634. /* enter interrupt */
  635. rt_interrupt_enter();
  636. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  637. /* leave interrupt */
  638. rt_interrupt_leave();
  639. }
  640. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  641. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  642. void UART6_DMA_TX_IRQHandler(void)
  643. {
  644. /* enter interrupt */
  645. rt_interrupt_enter();
  646. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  647. /* leave interrupt */
  648. rt_interrupt_leave();
  649. }
  650. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  651. #endif /* BSP_USING_UART6*/
  652. #if defined(BSP_USING_UART7)
  653. void UART7_IRQHandler(void)
  654. {
  655. /* enter interrupt */
  656. rt_interrupt_enter();
  657. uart_isr(&(uart_obj[UART7_INDEX].serial));
  658. /* leave interrupt */
  659. rt_interrupt_leave();
  660. }
  661. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  662. void UART7_DMA_RX_IRQHandler(void)
  663. {
  664. /* enter interrupt */
  665. rt_interrupt_enter();
  666. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  667. /* leave interrupt */
  668. rt_interrupt_leave();
  669. }
  670. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  671. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  672. void UART7_DMA_TX_IRQHandler(void)
  673. {
  674. /* enter interrupt */
  675. rt_interrupt_enter();
  676. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  677. /* leave interrupt */
  678. rt_interrupt_leave();
  679. }
  680. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  681. #endif /* BSP_USING_UART7*/
  682. #if defined(BSP_USING_UART8)
  683. void UART8_IRQHandler(void)
  684. {
  685. /* enter interrupt */
  686. rt_interrupt_enter();
  687. uart_isr(&(uart_obj[UART8_INDEX].serial));
  688. /* leave interrupt */
  689. rt_interrupt_leave();
  690. }
  691. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  692. void UART8_DMA_RX_IRQHandler(void)
  693. {
  694. /* enter interrupt */
  695. rt_interrupt_enter();
  696. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  697. /* leave interrupt */
  698. rt_interrupt_leave();
  699. }
  700. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  701. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  702. void UART8_DMA_TX_IRQHandler(void)
  703. {
  704. /* enter interrupt */
  705. rt_interrupt_enter();
  706. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  707. /* leave interrupt */
  708. rt_interrupt_leave();
  709. }
  710. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  711. #endif /* BSP_USING_UART8*/
  712. #if defined(BSP_USING_LPUART1)
  713. void LPUART1_IRQHandler(void)
  714. {
  715. /* enter interrupt */
  716. rt_interrupt_enter();
  717. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  718. /* leave interrupt */
  719. rt_interrupt_leave();
  720. }
  721. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  722. void LPUART1_DMA_RX_IRQHandler(void)
  723. {
  724. /* enter interrupt */
  725. rt_interrupt_enter();
  726. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  727. /* leave interrupt */
  728. rt_interrupt_leave();
  729. }
  730. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  731. #endif /* BSP_USING_LPUART1*/
  732. #if defined(SOC_SERIES_STM32G0)
  733. #if defined(BSP_USING_UART2)
  734. #if defined(STM32G0B1xx) || defined(STM32G0C1xx)
  735. void USART2_LPUART2_IRQHandler(void)
  736. {
  737. USART2_IRQHandler();
  738. }
  739. #endif /* defined(STM32G0B1xx) || defined(STM32G0C1xx) */
  740. #endif /* defined(BSP_USING_UART2) */
  741. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4) || defined(BSP_USING_UART5) || defined(BSP_USING_UART6) \
  742. || defined(BSP_USING_LPUART1)
  743. #if defined(STM32G070xx)
  744. void USART3_4_IRQHandler(void)
  745. #elif defined(STM32G071xx) || defined(STM32G081xx)
  746. void USART3_4_LPUART1_IRQHandler(void)
  747. #elif defined(STM32G0B0xx)
  748. void USART3_4_5_6_IRQHandler(void)
  749. #elif defined(STM32G0B1xx) || defined(STM32G0C1xx)
  750. void USART3_4_5_6_LPUART1_IRQHandler(void)
  751. #endif /* defined(STM32G070xx) */
  752. {
  753. #if defined(BSP_USING_UART3)
  754. USART3_IRQHandler();
  755. #endif
  756. #if defined(BSP_USING_UART4)
  757. UART4_IRQHandler();
  758. #endif
  759. #if defined(BSP_USING_UART5)
  760. UART5_IRQHandler();
  761. #endif
  762. #if defined(BSP_USING_UART6)
  763. USART6_IRQHandler();
  764. #endif
  765. #if defined(BSP_USING_LPUART1)
  766. LPUART1_IRQHandler();
  767. #endif
  768. }
  769. #endif /* defined(BSP_USING_UART3) || defined(BSP_USING_UART4) || defined(BSP_USING_UART5) || defined(BSP_USING_UART6) */
  770. #if defined(RT_SERIAL_USING_DMA)
  771. void UART_DMA_RX_TX_IRQHandler(void)
  772. {
  773. #if defined(BSP_USING_UART1) && defined(BSP_UART1_TX_USING_DMA)
  774. UART1_DMA_TX_IRQHandler();
  775. #endif
  776. #if defined(BSP_USING_UART1) && defined(BSP_UART1_RX_USING_DMA)
  777. UART1_DMA_RX_IRQHandler();
  778. #endif
  779. #if defined(BSP_USING_UART2) && defined(BSP_UART2_TX_USING_DMA)
  780. UART2_DMA_TX_IRQHandler();
  781. #endif
  782. #if defined(BSP_USING_UART2) && defined(BSP_UART2_RX_USING_DMA)
  783. UART2_DMA_RX_IRQHandler();
  784. #endif
  785. }
  786. #endif /* defined(RT_SERIAL_USING_DMA) */
  787. #endif /* defined(SOC_SERIES_STM32G0) */
  788. static void stm32_uart_get_config(void)
  789. {
  790. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  791. #ifdef BSP_USING_UART1
  792. uart_obj[UART1_INDEX].serial.config = config;
  793. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  794. uart_obj[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  795. uart_obj[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  796. #ifdef BSP_UART1_RX_USING_DMA
  797. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  798. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  799. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  800. #endif
  801. #ifdef BSP_UART1_TX_USING_DMA
  802. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  803. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  804. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  805. #endif
  806. #endif
  807. #ifdef BSP_USING_UART2
  808. uart_obj[UART2_INDEX].serial.config = config;
  809. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  810. uart_obj[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  811. uart_obj[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  812. #ifdef BSP_UART2_RX_USING_DMA
  813. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  814. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  815. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  816. #endif
  817. #ifdef BSP_UART2_TX_USING_DMA
  818. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  819. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  820. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  821. #endif
  822. #endif
  823. #ifdef BSP_USING_UART3
  824. uart_obj[UART3_INDEX].serial.config = config;
  825. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  826. uart_obj[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  827. uart_obj[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  828. #ifdef BSP_UART3_RX_USING_DMA
  829. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  830. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  831. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  832. #endif
  833. #ifdef BSP_UART3_TX_USING_DMA
  834. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  835. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  836. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  837. #endif
  838. #endif
  839. #ifdef BSP_USING_UART4
  840. uart_obj[UART4_INDEX].serial.config = config;
  841. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  842. uart_obj[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  843. uart_obj[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  844. #ifdef BSP_UART4_RX_USING_DMA
  845. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  846. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  847. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  848. #endif
  849. #ifdef BSP_UART4_TX_USING_DMA
  850. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  851. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  852. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  853. #endif
  854. #endif
  855. #ifdef BSP_USING_UART5
  856. uart_obj[UART5_INDEX].serial.config = config;
  857. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  858. uart_obj[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  859. uart_obj[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  860. #ifdef BSP_UART5_RX_USING_DMA
  861. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  862. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  863. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  864. #endif
  865. #ifdef BSP_UART5_TX_USING_DMA
  866. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  867. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  868. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  869. #endif
  870. #endif
  871. #ifdef BSP_USING_UART6
  872. uart_obj[UART6_INDEX].serial.config = config;
  873. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  874. uart_obj[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  875. uart_obj[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  876. #ifdef BSP_UART6_RX_USING_DMA
  877. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  878. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  879. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  880. #endif
  881. #ifdef BSP_UART6_TX_USING_DMA
  882. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  883. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  884. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  885. #endif
  886. #endif
  887. #ifdef BSP_USING_UART7
  888. uart_obj[UART7_INDEX].serial.config = config;
  889. uart_obj[UART7_INDEX].uart_dma_flag = 0;
  890. uart_obj[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  891. uart_obj[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  892. #ifdef BSP_UART7_RX_USING_DMA
  893. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  894. static struct dma_config uart7_dma_rx = UART7_DMA_RX_CONFIG;
  895. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  896. #endif
  897. #ifdef BSP_UART7_TX_USING_DMA
  898. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  899. static struct dma_config uart7_dma_tx = UART7_DMA_TX_CONFIG;
  900. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  901. #endif
  902. #endif
  903. #ifdef BSP_USING_UART8
  904. uart_obj[UART8_INDEX].serial.config = config;
  905. uart_obj[UART8_INDEX].uart_dma_flag = 0;
  906. uart_obj[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  907. uart_obj[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  908. #ifdef BSP_UART8_RX_USING_DMA
  909. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  910. static struct dma_config uart8_dma_rx = UART8_DMA_RX_CONFIG;
  911. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  912. #endif
  913. #ifdef BSP_UART8_TX_USING_DMA
  914. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  915. static struct dma_config uart8_dma_tx = UART8_DMA_TX_CONFIG;
  916. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  917. #endif
  918. #endif
  919. #ifdef BSP_USING_LPUART1
  920. uart_obj[LPUART1_INDEX].serial.config = config;
  921. uart_obj[LPUART1_INDEX].uart_dma_flag = 0;
  922. uart_obj[LPUART1_INDEX].serial.config.rx_bufsz = BSP_LPUART1_RX_BUFSIZE;
  923. uart_obj[LPUART1_INDEX].serial.config.tx_bufsz = BSP_LPUART1_TX_BUFSIZE;
  924. #ifdef BSP_LPUART1_RX_USING_DMA
  925. uart_obj[LPUART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  926. static struct dma_config lpuart1_dma_rx = LPUART1_DMA_CONFIG;
  927. uart_config[LPUART1_INDEX].dma_rx = &lpuart1_dma_rx;
  928. #endif
  929. #endif
  930. }
  931. #ifdef RT_SERIAL_USING_DMA
  932. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  933. {
  934. struct rt_serial_rx_fifo *rx_fifo;
  935. DMA_HandleTypeDef *DMA_Handle;
  936. struct dma_config *dma_config;
  937. struct stm32_uart *uart;
  938. RT_ASSERT(serial != RT_NULL);
  939. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  940. uart = rt_container_of(serial, struct stm32_uart, serial);
  941. if (RT_DEVICE_FLAG_DMA_RX == flag)
  942. {
  943. DMA_Handle = &uart->dma_rx.handle;
  944. dma_config = uart->config->dma_rx;
  945. }
  946. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  947. {
  948. DMA_Handle = &uart->dma_tx.handle;
  949. dma_config = uart->config->dma_tx;
  950. }
  951. LOG_D("%s dma config start", uart->config->name);
  952. {
  953. rt_uint32_t tmpreg = 0x00U;
  954. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  955. || defined(SOC_SERIES_STM32L0)
  956. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  957. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  958. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  959. #elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  960. || defined(SOC_SERIES_STM32G4)|| defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  961. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  962. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  963. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  964. #elif defined(SOC_SERIES_STM32MP1)
  965. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  966. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  967. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  968. #endif
  969. #if defined(DMAMUX1) && (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB))
  970. /* enable DMAMUX clock for L4+ and G4 */
  971. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  972. #elif defined(SOC_SERIES_STM32MP1)
  973. __HAL_RCC_DMAMUX_CLK_ENABLE();
  974. #endif
  975. UNUSED(tmpreg); /* To avoid compiler warnings */
  976. }
  977. if (RT_DEVICE_FLAG_DMA_RX == flag)
  978. {
  979. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  980. }
  981. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  982. {
  983. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  984. }
  985. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)
  986. DMA_Handle->Instance = dma_config->Instance;
  987. #elif defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  988. DMA_Handle->Instance = dma_config->Instance;
  989. DMA_Handle->Init.Channel = dma_config->channel;
  990. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)\
  991. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  992. DMA_Handle->Instance = dma_config->Instance;
  993. DMA_Handle->Init.Request = dma_config->request;
  994. #endif
  995. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  996. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  997. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  998. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  999. if (RT_DEVICE_FLAG_DMA_RX == flag)
  1000. {
  1001. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  1002. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  1003. }
  1004. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  1005. {
  1006. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  1007. DMA_Handle->Init.Mode = DMA_NORMAL;
  1008. }
  1009. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  1010. #if defined(SOC_SERIES_STM32F2) || defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  1011. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  1012. #endif
  1013. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  1014. {
  1015. RT_ASSERT(0);
  1016. }
  1017. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  1018. {
  1019. RT_ASSERT(0);
  1020. }
  1021. /* enable interrupt */
  1022. if (flag == RT_DEVICE_FLAG_DMA_RX)
  1023. {
  1024. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  1025. RT_ASSERT(rx_fifo != RT_NULL);
  1026. /* Start DMA transfer */
  1027. if (HAL_UART_Receive_DMA(&(uart->handle), rx_fifo->buffer, serial->config.rx_bufsz) != HAL_OK)
  1028. {
  1029. /* Transfer error in reception process */
  1030. RT_ASSERT(0);
  1031. }
  1032. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  1033. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  1034. }
  1035. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  1036. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  1037. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  1038. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  1039. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  1040. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  1041. LOG_D("%s dma config done", uart->config->name);
  1042. }
  1043. /**
  1044. * @brief UART error callbacks
  1045. * @param huart: UART handle
  1046. * @note This example shows a simple way to report transfer error, and you can
  1047. * add your own implementation.
  1048. * @retval None
  1049. */
  1050. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  1051. {
  1052. RT_ASSERT(huart != NULL);
  1053. struct stm32_uart *uart = (struct stm32_uart *)huart;
  1054. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  1055. UNUSED(uart);
  1056. }
  1057. /**
  1058. * @brief Rx Transfer completed callback
  1059. * @param huart: UART handle
  1060. * @note This example shows a simple way to report end of DMA Rx transfer, and
  1061. * you can add your own implementation.
  1062. * @retval None
  1063. */
  1064. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  1065. {
  1066. struct stm32_uart *uart;
  1067. RT_ASSERT(huart != NULL);
  1068. uart = (struct stm32_uart *)huart;
  1069. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_TC_FLAG);
  1070. }
  1071. /**
  1072. * @brief Rx Half transfer completed callback
  1073. * @param huart: UART handle
  1074. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  1075. * and you can add your own implementation.
  1076. * @retval None
  1077. */
  1078. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  1079. {
  1080. struct stm32_uart *uart;
  1081. RT_ASSERT(huart != NULL);
  1082. uart = (struct stm32_uart *)huart;
  1083. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_HT_FLAG);
  1084. }
  1085. /**
  1086. * @brief HAL_UART_TxCpltCallback
  1087. * @param huart: UART handle
  1088. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  1089. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  1090. * @retval None
  1091. */
  1092. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  1093. {
  1094. struct stm32_uart *uart;
  1095. struct rt_serial_device *serial;
  1096. rt_size_t trans_total_index;
  1097. rt_base_t level;
  1098. RT_ASSERT(huart != NULL);
  1099. uart = (struct stm32_uart *)huart;
  1100. serial = &uart->serial;
  1101. RT_ASSERT(serial != RT_NULL);
  1102. level = rt_hw_interrupt_disable();
  1103. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  1104. rt_hw_interrupt_enable(level);
  1105. if (trans_total_index) return;
  1106. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  1107. }
  1108. #endif /* RT_SERIAL_USING_DMA */
  1109. static const struct rt_uart_ops stm32_uart_ops =
  1110. {
  1111. .configure = stm32_configure,
  1112. .control = stm32_control,
  1113. .putc = stm32_putc,
  1114. .getc = stm32_getc,
  1115. .transmit = stm32_transmit
  1116. };
  1117. int rt_hw_usart_init(void)
  1118. {
  1119. rt_err_t result = 0;
  1120. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  1121. stm32_uart_get_config();
  1122. for (int i = 0; i < obj_num; i++)
  1123. {
  1124. /* init UART object */
  1125. uart_obj[i].config = &uart_config[i];
  1126. uart_obj[i].serial.ops = &stm32_uart_ops;
  1127. /* register UART device */
  1128. result = rt_hw_serial_register(&uart_obj[i].serial,
  1129. uart_obj[i].config->name,
  1130. RT_DEVICE_FLAG_RDWR,
  1131. NULL);
  1132. RT_ASSERT(result == RT_EOK);
  1133. }
  1134. return result;
  1135. }
  1136. #endif /* RT_USING_SERIAL_V2 */